main.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/delay.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <linux/list.h>
  50. #include <rdma/ib_smi.h>
  51. #include <rdma/ib_umem.h>
  52. #include <linux/in.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/mlx5/fs.h>
  55. #include "user.h"
  56. #include "mlx5_ib.h"
  57. #define DRIVER_NAME "mlx5_ib"
  58. #define DRIVER_VERSION "2.2-1"
  59. #define DRIVER_RELDATE "Feb 2014"
  60. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  61. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  62. MODULE_LICENSE("Dual BSD/GPL");
  63. MODULE_VERSION(DRIVER_VERSION);
  64. static int deprecated_prof_sel = 2;
  65. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  66. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  67. static char mlx5_version[] =
  68. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  69. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  70. enum {
  71. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  72. };
  73. static enum rdma_link_layer
  74. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  75. {
  76. switch (port_type_cap) {
  77. case MLX5_CAP_PORT_TYPE_IB:
  78. return IB_LINK_LAYER_INFINIBAND;
  79. case MLX5_CAP_PORT_TYPE_ETH:
  80. return IB_LINK_LAYER_ETHERNET;
  81. default:
  82. return IB_LINK_LAYER_UNSPECIFIED;
  83. }
  84. }
  85. static enum rdma_link_layer
  86. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  87. {
  88. struct mlx5_ib_dev *dev = to_mdev(device);
  89. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  90. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  91. }
  92. static int mlx5_netdev_event(struct notifier_block *this,
  93. unsigned long event, void *ptr)
  94. {
  95. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  96. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  97. roce.nb);
  98. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  99. return NOTIFY_DONE;
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  103. write_unlock(&ibdev->roce.netdev_lock);
  104. return NOTIFY_DONE;
  105. }
  106. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  107. u8 port_num)
  108. {
  109. struct mlx5_ib_dev *ibdev = to_mdev(device);
  110. struct net_device *ndev;
  111. /* Ensure ndev does not disappear before we invoke dev_hold()
  112. */
  113. read_lock(&ibdev->roce.netdev_lock);
  114. ndev = ibdev->roce.netdev;
  115. if (ndev)
  116. dev_hold(ndev);
  117. read_unlock(&ibdev->roce.netdev_lock);
  118. return ndev;
  119. }
  120. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  121. struct ib_port_attr *props)
  122. {
  123. struct mlx5_ib_dev *dev = to_mdev(device);
  124. struct net_device *ndev;
  125. enum ib_mtu ndev_ib_mtu;
  126. u16 qkey_viol_cntr;
  127. memset(props, 0, sizeof(*props));
  128. props->port_cap_flags |= IB_PORT_CM_SUP;
  129. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  130. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  131. roce_address_table_size);
  132. props->max_mtu = IB_MTU_4096;
  133. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  134. props->pkey_tbl_len = 1;
  135. props->state = IB_PORT_DOWN;
  136. props->phys_state = 3;
  137. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  138. props->qkey_viol_cntr = qkey_viol_cntr;
  139. ndev = mlx5_ib_get_netdev(device, port_num);
  140. if (!ndev)
  141. return 0;
  142. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  143. props->state = IB_PORT_ACTIVE;
  144. props->phys_state = 5;
  145. }
  146. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  147. dev_put(ndev);
  148. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  149. props->active_width = IB_WIDTH_4X; /* TODO */
  150. props->active_speed = IB_SPEED_QDR; /* TODO */
  151. return 0;
  152. }
  153. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  154. const struct ib_gid_attr *attr,
  155. void *mlx5_addr)
  156. {
  157. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  158. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  159. source_l3_address);
  160. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  161. source_mac_47_32);
  162. if (!gid)
  163. return;
  164. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  165. if (is_vlan_dev(attr->ndev)) {
  166. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  167. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  168. }
  169. switch (attr->gid_type) {
  170. case IB_GID_TYPE_IB:
  171. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  172. break;
  173. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  174. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  175. break;
  176. default:
  177. WARN_ON(true);
  178. }
  179. if (attr->gid_type != IB_GID_TYPE_IB) {
  180. if (ipv6_addr_v4mapped((void *)gid))
  181. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  182. MLX5_ROCE_L3_TYPE_IPV4);
  183. else
  184. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  185. MLX5_ROCE_L3_TYPE_IPV6);
  186. }
  187. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  188. !ipv6_addr_v4mapped((void *)gid))
  189. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  190. else
  191. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  192. }
  193. static int set_roce_addr(struct ib_device *device, u8 port_num,
  194. unsigned int index,
  195. const union ib_gid *gid,
  196. const struct ib_gid_attr *attr)
  197. {
  198. struct mlx5_ib_dev *dev = to_mdev(device);
  199. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
  200. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
  201. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  202. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  203. if (ll != IB_LINK_LAYER_ETHERNET)
  204. return -EINVAL;
  205. memset(in, 0, sizeof(in));
  206. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  207. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  208. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  209. memset(out, 0, sizeof(out));
  210. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  211. }
  212. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  213. unsigned int index, const union ib_gid *gid,
  214. const struct ib_gid_attr *attr,
  215. __always_unused void **context)
  216. {
  217. return set_roce_addr(device, port_num, index, gid, attr);
  218. }
  219. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  220. unsigned int index, __always_unused void **context)
  221. {
  222. return set_roce_addr(device, port_num, index, NULL, NULL);
  223. }
  224. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  225. int index)
  226. {
  227. struct ib_gid_attr attr;
  228. union ib_gid gid;
  229. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  230. return 0;
  231. if (!attr.ndev)
  232. return 0;
  233. dev_put(attr.ndev);
  234. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  235. return 0;
  236. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  237. }
  238. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  239. {
  240. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  241. }
  242. enum {
  243. MLX5_VPORT_ACCESS_METHOD_MAD,
  244. MLX5_VPORT_ACCESS_METHOD_HCA,
  245. MLX5_VPORT_ACCESS_METHOD_NIC,
  246. };
  247. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  248. {
  249. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  250. return MLX5_VPORT_ACCESS_METHOD_MAD;
  251. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  252. IB_LINK_LAYER_ETHERNET)
  253. return MLX5_VPORT_ACCESS_METHOD_NIC;
  254. return MLX5_VPORT_ACCESS_METHOD_HCA;
  255. }
  256. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  257. struct ib_device_attr *props)
  258. {
  259. u8 tmp;
  260. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  261. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  262. u8 atomic_req_8B_endianness_mode =
  263. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  264. /* Check if HW supports 8 bytes standard atomic operations and capable
  265. * of host endianness respond
  266. */
  267. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  268. if (((atomic_operations & tmp) == tmp) &&
  269. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  270. (atomic_req_8B_endianness_mode)) {
  271. props->atomic_cap = IB_ATOMIC_HCA;
  272. } else {
  273. props->atomic_cap = IB_ATOMIC_NONE;
  274. }
  275. }
  276. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  277. __be64 *sys_image_guid)
  278. {
  279. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  280. struct mlx5_core_dev *mdev = dev->mdev;
  281. u64 tmp;
  282. int err;
  283. switch (mlx5_get_vport_access_method(ibdev)) {
  284. case MLX5_VPORT_ACCESS_METHOD_MAD:
  285. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  286. sys_image_guid);
  287. case MLX5_VPORT_ACCESS_METHOD_HCA:
  288. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  289. break;
  290. case MLX5_VPORT_ACCESS_METHOD_NIC:
  291. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  292. break;
  293. default:
  294. return -EINVAL;
  295. }
  296. if (!err)
  297. *sys_image_guid = cpu_to_be64(tmp);
  298. return err;
  299. }
  300. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  301. u16 *max_pkeys)
  302. {
  303. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  304. struct mlx5_core_dev *mdev = dev->mdev;
  305. switch (mlx5_get_vport_access_method(ibdev)) {
  306. case MLX5_VPORT_ACCESS_METHOD_MAD:
  307. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  308. case MLX5_VPORT_ACCESS_METHOD_HCA:
  309. case MLX5_VPORT_ACCESS_METHOD_NIC:
  310. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  311. pkey_table_size));
  312. return 0;
  313. default:
  314. return -EINVAL;
  315. }
  316. }
  317. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  318. u32 *vendor_id)
  319. {
  320. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  321. switch (mlx5_get_vport_access_method(ibdev)) {
  322. case MLX5_VPORT_ACCESS_METHOD_MAD:
  323. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  324. case MLX5_VPORT_ACCESS_METHOD_HCA:
  325. case MLX5_VPORT_ACCESS_METHOD_NIC:
  326. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  327. default:
  328. return -EINVAL;
  329. }
  330. }
  331. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  332. __be64 *node_guid)
  333. {
  334. u64 tmp;
  335. int err;
  336. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  337. case MLX5_VPORT_ACCESS_METHOD_MAD:
  338. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  339. case MLX5_VPORT_ACCESS_METHOD_HCA:
  340. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  341. break;
  342. case MLX5_VPORT_ACCESS_METHOD_NIC:
  343. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. if (!err)
  349. *node_guid = cpu_to_be64(tmp);
  350. return err;
  351. }
  352. struct mlx5_reg_node_desc {
  353. u8 desc[64];
  354. };
  355. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  356. {
  357. struct mlx5_reg_node_desc in;
  358. if (mlx5_use_mad_ifc(dev))
  359. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  360. memset(&in, 0, sizeof(in));
  361. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  362. sizeof(struct mlx5_reg_node_desc),
  363. MLX5_REG_NODE_DESC, 0, 0);
  364. }
  365. static int mlx5_ib_query_device(struct ib_device *ibdev,
  366. struct ib_device_attr *props,
  367. struct ib_udata *uhw)
  368. {
  369. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  370. struct mlx5_core_dev *mdev = dev->mdev;
  371. int err = -ENOMEM;
  372. int max_rq_sg;
  373. int max_sq_sg;
  374. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  375. struct mlx5_ib_query_device_resp resp = {};
  376. size_t resp_len;
  377. u64 max_tso;
  378. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  379. if (uhw->outlen && uhw->outlen < resp_len)
  380. return -EINVAL;
  381. else
  382. resp.response_length = resp_len;
  383. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  384. return -EINVAL;
  385. memset(props, 0, sizeof(*props));
  386. err = mlx5_query_system_image_guid(ibdev,
  387. &props->sys_image_guid);
  388. if (err)
  389. return err;
  390. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  391. if (err)
  392. return err;
  393. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  394. if (err)
  395. return err;
  396. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  397. (fw_rev_min(dev->mdev) << 16) |
  398. fw_rev_sub(dev->mdev);
  399. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  400. IB_DEVICE_PORT_ACTIVE_EVENT |
  401. IB_DEVICE_SYS_IMAGE_GUID |
  402. IB_DEVICE_RC_RNR_NAK_GEN;
  403. if (MLX5_CAP_GEN(mdev, pkv))
  404. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  405. if (MLX5_CAP_GEN(mdev, qkv))
  406. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  407. if (MLX5_CAP_GEN(mdev, apm))
  408. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  409. if (MLX5_CAP_GEN(mdev, xrc))
  410. props->device_cap_flags |= IB_DEVICE_XRC;
  411. if (MLX5_CAP_GEN(mdev, imaicl)) {
  412. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  413. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  414. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  415. /* We support 'Gappy' memory registration too */
  416. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  417. }
  418. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  419. if (MLX5_CAP_GEN(mdev, sho)) {
  420. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  421. /* At this stage no support for signature handover */
  422. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  423. IB_PROT_T10DIF_TYPE_2 |
  424. IB_PROT_T10DIF_TYPE_3;
  425. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  426. IB_GUARD_T10DIF_CSUM;
  427. }
  428. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  429. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  430. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  431. if (MLX5_CAP_ETH(mdev, csum_cap))
  432. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  433. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  434. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  435. if (max_tso) {
  436. resp.tso_caps.max_tso = 1 << max_tso;
  437. resp.tso_caps.supported_qpts |=
  438. 1 << IB_QPT_RAW_PACKET;
  439. resp.response_length += sizeof(resp.tso_caps);
  440. }
  441. }
  442. }
  443. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  444. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  445. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  446. }
  447. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  448. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  449. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  450. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  451. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  452. props->vendor_part_id = mdev->pdev->device;
  453. props->hw_ver = mdev->pdev->revision;
  454. props->max_mr_size = ~0ull;
  455. props->page_size_cap = ~(min_page_size - 1);
  456. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  457. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  458. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  459. sizeof(struct mlx5_wqe_data_seg);
  460. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  461. sizeof(struct mlx5_wqe_ctrl_seg)) /
  462. sizeof(struct mlx5_wqe_data_seg);
  463. props->max_sge = min(max_rq_sg, max_sq_sg);
  464. props->max_sge_rd = MLX5_MAX_SGE_RD;
  465. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  466. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  467. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  468. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  469. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  470. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  471. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  472. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  473. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  474. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  475. props->max_srq_sge = max_rq_sg - 1;
  476. props->max_fast_reg_page_list_len =
  477. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  478. get_atomic_caps(dev, props);
  479. props->masked_atomic_cap = IB_ATOMIC_NONE;
  480. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  481. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  482. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  483. props->max_mcast_grp;
  484. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  485. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  486. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  487. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  488. if (MLX5_CAP_GEN(mdev, pg))
  489. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  490. props->odp_caps = dev->odp_caps;
  491. #endif
  492. if (MLX5_CAP_GEN(mdev, cd))
  493. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  494. if (!mlx5_core_is_pf(mdev))
  495. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  496. if (uhw->outlen) {
  497. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  498. if (err)
  499. return err;
  500. }
  501. return 0;
  502. }
  503. enum mlx5_ib_width {
  504. MLX5_IB_WIDTH_1X = 1 << 0,
  505. MLX5_IB_WIDTH_2X = 1 << 1,
  506. MLX5_IB_WIDTH_4X = 1 << 2,
  507. MLX5_IB_WIDTH_8X = 1 << 3,
  508. MLX5_IB_WIDTH_12X = 1 << 4
  509. };
  510. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  511. u8 *ib_width)
  512. {
  513. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  514. int err = 0;
  515. if (active_width & MLX5_IB_WIDTH_1X) {
  516. *ib_width = IB_WIDTH_1X;
  517. } else if (active_width & MLX5_IB_WIDTH_2X) {
  518. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  519. (int)active_width);
  520. err = -EINVAL;
  521. } else if (active_width & MLX5_IB_WIDTH_4X) {
  522. *ib_width = IB_WIDTH_4X;
  523. } else if (active_width & MLX5_IB_WIDTH_8X) {
  524. *ib_width = IB_WIDTH_8X;
  525. } else if (active_width & MLX5_IB_WIDTH_12X) {
  526. *ib_width = IB_WIDTH_12X;
  527. } else {
  528. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  529. (int)active_width);
  530. err = -EINVAL;
  531. }
  532. return err;
  533. }
  534. static int mlx5_mtu_to_ib_mtu(int mtu)
  535. {
  536. switch (mtu) {
  537. case 256: return 1;
  538. case 512: return 2;
  539. case 1024: return 3;
  540. case 2048: return 4;
  541. case 4096: return 5;
  542. default:
  543. pr_warn("invalid mtu\n");
  544. return -1;
  545. }
  546. }
  547. enum ib_max_vl_num {
  548. __IB_MAX_VL_0 = 1,
  549. __IB_MAX_VL_0_1 = 2,
  550. __IB_MAX_VL_0_3 = 3,
  551. __IB_MAX_VL_0_7 = 4,
  552. __IB_MAX_VL_0_14 = 5,
  553. };
  554. enum mlx5_vl_hw_cap {
  555. MLX5_VL_HW_0 = 1,
  556. MLX5_VL_HW_0_1 = 2,
  557. MLX5_VL_HW_0_2 = 3,
  558. MLX5_VL_HW_0_3 = 4,
  559. MLX5_VL_HW_0_4 = 5,
  560. MLX5_VL_HW_0_5 = 6,
  561. MLX5_VL_HW_0_6 = 7,
  562. MLX5_VL_HW_0_7 = 8,
  563. MLX5_VL_HW_0_14 = 15
  564. };
  565. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  566. u8 *max_vl_num)
  567. {
  568. switch (vl_hw_cap) {
  569. case MLX5_VL_HW_0:
  570. *max_vl_num = __IB_MAX_VL_0;
  571. break;
  572. case MLX5_VL_HW_0_1:
  573. *max_vl_num = __IB_MAX_VL_0_1;
  574. break;
  575. case MLX5_VL_HW_0_3:
  576. *max_vl_num = __IB_MAX_VL_0_3;
  577. break;
  578. case MLX5_VL_HW_0_7:
  579. *max_vl_num = __IB_MAX_VL_0_7;
  580. break;
  581. case MLX5_VL_HW_0_14:
  582. *max_vl_num = __IB_MAX_VL_0_14;
  583. break;
  584. default:
  585. return -EINVAL;
  586. }
  587. return 0;
  588. }
  589. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  590. struct ib_port_attr *props)
  591. {
  592. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  593. struct mlx5_core_dev *mdev = dev->mdev;
  594. struct mlx5_hca_vport_context *rep;
  595. u16 max_mtu;
  596. u16 oper_mtu;
  597. int err;
  598. u8 ib_link_width_oper;
  599. u8 vl_hw_cap;
  600. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  601. if (!rep) {
  602. err = -ENOMEM;
  603. goto out;
  604. }
  605. memset(props, 0, sizeof(*props));
  606. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  607. if (err)
  608. goto out;
  609. props->lid = rep->lid;
  610. props->lmc = rep->lmc;
  611. props->sm_lid = rep->sm_lid;
  612. props->sm_sl = rep->sm_sl;
  613. props->state = rep->vport_state;
  614. props->phys_state = rep->port_physical_state;
  615. props->port_cap_flags = rep->cap_mask1;
  616. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  617. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  618. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  619. props->bad_pkey_cntr = rep->pkey_violation_counter;
  620. props->qkey_viol_cntr = rep->qkey_violation_counter;
  621. props->subnet_timeout = rep->subnet_timeout;
  622. props->init_type_reply = rep->init_type_reply;
  623. props->grh_required = rep->grh_required;
  624. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  625. if (err)
  626. goto out;
  627. err = translate_active_width(ibdev, ib_link_width_oper,
  628. &props->active_width);
  629. if (err)
  630. goto out;
  631. err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
  632. port);
  633. if (err)
  634. goto out;
  635. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  636. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  637. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  638. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  639. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  640. if (err)
  641. goto out;
  642. err = translate_max_vl_num(ibdev, vl_hw_cap,
  643. &props->max_vl_num);
  644. out:
  645. kfree(rep);
  646. return err;
  647. }
  648. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  649. struct ib_port_attr *props)
  650. {
  651. switch (mlx5_get_vport_access_method(ibdev)) {
  652. case MLX5_VPORT_ACCESS_METHOD_MAD:
  653. return mlx5_query_mad_ifc_port(ibdev, port, props);
  654. case MLX5_VPORT_ACCESS_METHOD_HCA:
  655. return mlx5_query_hca_port(ibdev, port, props);
  656. case MLX5_VPORT_ACCESS_METHOD_NIC:
  657. return mlx5_query_port_roce(ibdev, port, props);
  658. default:
  659. return -EINVAL;
  660. }
  661. }
  662. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  663. union ib_gid *gid)
  664. {
  665. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  666. struct mlx5_core_dev *mdev = dev->mdev;
  667. switch (mlx5_get_vport_access_method(ibdev)) {
  668. case MLX5_VPORT_ACCESS_METHOD_MAD:
  669. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  670. case MLX5_VPORT_ACCESS_METHOD_HCA:
  671. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  672. default:
  673. return -EINVAL;
  674. }
  675. }
  676. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  677. u16 *pkey)
  678. {
  679. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  680. struct mlx5_core_dev *mdev = dev->mdev;
  681. switch (mlx5_get_vport_access_method(ibdev)) {
  682. case MLX5_VPORT_ACCESS_METHOD_MAD:
  683. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  684. case MLX5_VPORT_ACCESS_METHOD_HCA:
  685. case MLX5_VPORT_ACCESS_METHOD_NIC:
  686. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  687. pkey);
  688. default:
  689. return -EINVAL;
  690. }
  691. }
  692. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  693. struct ib_device_modify *props)
  694. {
  695. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  696. struct mlx5_reg_node_desc in;
  697. struct mlx5_reg_node_desc out;
  698. int err;
  699. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  700. return -EOPNOTSUPP;
  701. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  702. return 0;
  703. /*
  704. * If possible, pass node desc to FW, so it can generate
  705. * a 144 trap. If cmd fails, just ignore.
  706. */
  707. memcpy(&in, props->node_desc, 64);
  708. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  709. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  710. if (err)
  711. return err;
  712. memcpy(ibdev->node_desc, props->node_desc, 64);
  713. return err;
  714. }
  715. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  716. struct ib_port_modify *props)
  717. {
  718. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  719. struct ib_port_attr attr;
  720. u32 tmp;
  721. int err;
  722. mutex_lock(&dev->cap_mask_mutex);
  723. err = mlx5_ib_query_port(ibdev, port, &attr);
  724. if (err)
  725. goto out;
  726. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  727. ~props->clr_port_cap_mask;
  728. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  729. out:
  730. mutex_unlock(&dev->cap_mask_mutex);
  731. return err;
  732. }
  733. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  734. struct ib_udata *udata)
  735. {
  736. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  737. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  738. struct mlx5_ib_alloc_ucontext_resp resp = {};
  739. struct mlx5_ib_ucontext *context;
  740. struct mlx5_uuar_info *uuari;
  741. struct mlx5_uar *uars;
  742. int gross_uuars;
  743. int num_uars;
  744. int ver;
  745. int uuarn;
  746. int err;
  747. int i;
  748. size_t reqlen;
  749. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  750. max_cqe_version);
  751. if (!dev->ib_active)
  752. return ERR_PTR(-EAGAIN);
  753. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  754. return ERR_PTR(-EINVAL);
  755. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  756. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  757. ver = 0;
  758. else if (reqlen >= min_req_v2)
  759. ver = 2;
  760. else
  761. return ERR_PTR(-EINVAL);
  762. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  763. if (err)
  764. return ERR_PTR(err);
  765. if (req.flags)
  766. return ERR_PTR(-EINVAL);
  767. if (req.total_num_uuars > MLX5_MAX_UUARS)
  768. return ERR_PTR(-ENOMEM);
  769. if (req.total_num_uuars == 0)
  770. return ERR_PTR(-EINVAL);
  771. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  772. return ERR_PTR(-EOPNOTSUPP);
  773. if (reqlen > sizeof(req) &&
  774. !ib_is_udata_cleared(udata, sizeof(req),
  775. reqlen - sizeof(req)))
  776. return ERR_PTR(-EOPNOTSUPP);
  777. req.total_num_uuars = ALIGN(req.total_num_uuars,
  778. MLX5_NON_FP_BF_REGS_PER_PAGE);
  779. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  780. return ERR_PTR(-EINVAL);
  781. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  782. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  783. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  784. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  785. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  786. resp.cache_line_size = L1_CACHE_BYTES;
  787. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  788. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  789. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  790. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  791. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  792. resp.cqe_version = min_t(__u8,
  793. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  794. req.max_cqe_version);
  795. resp.response_length = min(offsetof(typeof(resp), response_length) +
  796. sizeof(resp.response_length), udata->outlen);
  797. context = kzalloc(sizeof(*context), GFP_KERNEL);
  798. if (!context)
  799. return ERR_PTR(-ENOMEM);
  800. uuari = &context->uuari;
  801. mutex_init(&uuari->lock);
  802. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  803. if (!uars) {
  804. err = -ENOMEM;
  805. goto out_ctx;
  806. }
  807. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  808. sizeof(*uuari->bitmap),
  809. GFP_KERNEL);
  810. if (!uuari->bitmap) {
  811. err = -ENOMEM;
  812. goto out_uar_ctx;
  813. }
  814. /*
  815. * clear all fast path uuars
  816. */
  817. for (i = 0; i < gross_uuars; i++) {
  818. uuarn = i & 3;
  819. if (uuarn == 2 || uuarn == 3)
  820. set_bit(i, uuari->bitmap);
  821. }
  822. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  823. if (!uuari->count) {
  824. err = -ENOMEM;
  825. goto out_bitmap;
  826. }
  827. for (i = 0; i < num_uars; i++) {
  828. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  829. if (err)
  830. goto out_count;
  831. }
  832. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  833. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  834. #endif
  835. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  836. err = mlx5_core_alloc_transport_domain(dev->mdev,
  837. &context->tdn);
  838. if (err)
  839. goto out_uars;
  840. }
  841. INIT_LIST_HEAD(&context->vma_private_list);
  842. INIT_LIST_HEAD(&context->db_page_list);
  843. mutex_init(&context->db_page_mutex);
  844. resp.tot_uuars = req.total_num_uuars;
  845. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  846. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  847. resp.response_length += sizeof(resp.cqe_version);
  848. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  849. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
  850. resp.response_length += sizeof(resp.cmds_supp_uhw);
  851. }
  852. /*
  853. * We don't want to expose information from the PCI bar that is located
  854. * after 4096 bytes, so if the arch only supports larger pages, let's
  855. * pretend we don't support reading the HCA's core clock. This is also
  856. * forced by mmap function.
  857. */
  858. if (PAGE_SIZE <= 4096 &&
  859. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  860. resp.comp_mask |=
  861. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  862. resp.hca_core_clock_offset =
  863. offsetof(struct mlx5_init_seg, internal_timer_h) %
  864. PAGE_SIZE;
  865. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  866. sizeof(resp.reserved2);
  867. }
  868. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  869. if (err)
  870. goto out_td;
  871. uuari->ver = ver;
  872. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  873. uuari->uars = uars;
  874. uuari->num_uars = num_uars;
  875. context->cqe_version = resp.cqe_version;
  876. return &context->ibucontext;
  877. out_td:
  878. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  879. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  880. out_uars:
  881. for (i--; i >= 0; i--)
  882. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  883. out_count:
  884. kfree(uuari->count);
  885. out_bitmap:
  886. kfree(uuari->bitmap);
  887. out_uar_ctx:
  888. kfree(uars);
  889. out_ctx:
  890. kfree(context);
  891. return ERR_PTR(err);
  892. }
  893. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  894. {
  895. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  896. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  897. struct mlx5_uuar_info *uuari = &context->uuari;
  898. int i;
  899. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  900. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  901. for (i = 0; i < uuari->num_uars; i++) {
  902. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  903. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  904. }
  905. kfree(uuari->count);
  906. kfree(uuari->bitmap);
  907. kfree(uuari->uars);
  908. kfree(context);
  909. return 0;
  910. }
  911. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  912. {
  913. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  914. }
  915. static int get_command(unsigned long offset)
  916. {
  917. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  918. }
  919. static int get_arg(unsigned long offset)
  920. {
  921. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  922. }
  923. static int get_index(unsigned long offset)
  924. {
  925. return get_arg(offset);
  926. }
  927. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  928. {
  929. /* vma_open is called when a new VMA is created on top of our VMA. This
  930. * is done through either mremap flow or split_vma (usually due to
  931. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  932. * as this VMA is strongly hardware related. Therefore we set the
  933. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  934. * calling us again and trying to do incorrect actions. We assume that
  935. * the original VMA size is exactly a single page, and therefore all
  936. * "splitting" operation will not happen to it.
  937. */
  938. area->vm_ops = NULL;
  939. }
  940. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  941. {
  942. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  943. /* It's guaranteed that all VMAs opened on a FD are closed before the
  944. * file itself is closed, therefore no sync is needed with the regular
  945. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  946. * However need a sync with accessing the vma as part of
  947. * mlx5_ib_disassociate_ucontext.
  948. * The close operation is usually called under mm->mmap_sem except when
  949. * process is exiting.
  950. * The exiting case is handled explicitly as part of
  951. * mlx5_ib_disassociate_ucontext.
  952. */
  953. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  954. /* setting the vma context pointer to null in the mlx5_ib driver's
  955. * private data, to protect a race condition in
  956. * mlx5_ib_disassociate_ucontext().
  957. */
  958. mlx5_ib_vma_priv_data->vma = NULL;
  959. list_del(&mlx5_ib_vma_priv_data->list);
  960. kfree(mlx5_ib_vma_priv_data);
  961. }
  962. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  963. .open = mlx5_ib_vma_open,
  964. .close = mlx5_ib_vma_close
  965. };
  966. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  967. struct mlx5_ib_ucontext *ctx)
  968. {
  969. struct mlx5_ib_vma_private_data *vma_prv;
  970. struct list_head *vma_head = &ctx->vma_private_list;
  971. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  972. if (!vma_prv)
  973. return -ENOMEM;
  974. vma_prv->vma = vma;
  975. vma->vm_private_data = vma_prv;
  976. vma->vm_ops = &mlx5_ib_vm_ops;
  977. list_add(&vma_prv->list, vma_head);
  978. return 0;
  979. }
  980. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  981. {
  982. int ret;
  983. struct vm_area_struct *vma;
  984. struct mlx5_ib_vma_private_data *vma_private, *n;
  985. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  986. struct task_struct *owning_process = NULL;
  987. struct mm_struct *owning_mm = NULL;
  988. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  989. if (!owning_process)
  990. return;
  991. owning_mm = get_task_mm(owning_process);
  992. if (!owning_mm) {
  993. pr_info("no mm, disassociate ucontext is pending task termination\n");
  994. while (1) {
  995. put_task_struct(owning_process);
  996. usleep_range(1000, 2000);
  997. owning_process = get_pid_task(ibcontext->tgid,
  998. PIDTYPE_PID);
  999. if (!owning_process ||
  1000. owning_process->state == TASK_DEAD) {
  1001. pr_info("disassociate ucontext done, task was terminated\n");
  1002. /* in case task was dead need to release the
  1003. * task struct.
  1004. */
  1005. if (owning_process)
  1006. put_task_struct(owning_process);
  1007. return;
  1008. }
  1009. }
  1010. }
  1011. /* need to protect from a race on closing the vma as part of
  1012. * mlx5_ib_vma_close.
  1013. */
  1014. down_read(&owning_mm->mmap_sem);
  1015. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1016. list) {
  1017. vma = vma_private->vma;
  1018. ret = zap_vma_ptes(vma, vma->vm_start,
  1019. PAGE_SIZE);
  1020. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1021. /* context going to be destroyed, should
  1022. * not access ops any more.
  1023. */
  1024. vma->vm_ops = NULL;
  1025. list_del(&vma_private->list);
  1026. kfree(vma_private);
  1027. }
  1028. up_read(&owning_mm->mmap_sem);
  1029. mmput(owning_mm);
  1030. put_task_struct(owning_process);
  1031. }
  1032. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1033. {
  1034. switch (cmd) {
  1035. case MLX5_IB_MMAP_WC_PAGE:
  1036. return "WC";
  1037. case MLX5_IB_MMAP_REGULAR_PAGE:
  1038. return "best effort WC";
  1039. case MLX5_IB_MMAP_NC_PAGE:
  1040. return "NC";
  1041. default:
  1042. return NULL;
  1043. }
  1044. }
  1045. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1046. struct vm_area_struct *vma,
  1047. struct mlx5_ib_ucontext *context)
  1048. {
  1049. struct mlx5_uuar_info *uuari = &context->uuari;
  1050. int err;
  1051. unsigned long idx;
  1052. phys_addr_t pfn, pa;
  1053. pgprot_t prot;
  1054. switch (cmd) {
  1055. case MLX5_IB_MMAP_WC_PAGE:
  1056. /* Some architectures don't support WC memory */
  1057. #if defined(CONFIG_X86)
  1058. if (!pat_enabled())
  1059. return -EPERM;
  1060. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1061. return -EPERM;
  1062. #endif
  1063. /* fall through */
  1064. case MLX5_IB_MMAP_REGULAR_PAGE:
  1065. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1066. prot = pgprot_writecombine(vma->vm_page_prot);
  1067. break;
  1068. case MLX5_IB_MMAP_NC_PAGE:
  1069. prot = pgprot_noncached(vma->vm_page_prot);
  1070. break;
  1071. default:
  1072. return -EINVAL;
  1073. }
  1074. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1075. return -EINVAL;
  1076. idx = get_index(vma->vm_pgoff);
  1077. if (idx >= uuari->num_uars)
  1078. return -EINVAL;
  1079. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1080. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1081. vma->vm_page_prot = prot;
  1082. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1083. PAGE_SIZE, vma->vm_page_prot);
  1084. if (err) {
  1085. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1086. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1087. return -EAGAIN;
  1088. }
  1089. pa = pfn << PAGE_SHIFT;
  1090. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1091. vma->vm_start, &pa);
  1092. return mlx5_ib_set_vma_data(vma, context);
  1093. }
  1094. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1095. {
  1096. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1097. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1098. unsigned long command;
  1099. phys_addr_t pfn;
  1100. command = get_command(vma->vm_pgoff);
  1101. switch (command) {
  1102. case MLX5_IB_MMAP_WC_PAGE:
  1103. case MLX5_IB_MMAP_NC_PAGE:
  1104. case MLX5_IB_MMAP_REGULAR_PAGE:
  1105. return uar_mmap(dev, command, vma, context);
  1106. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1107. return -ENOSYS;
  1108. case MLX5_IB_MMAP_CORE_CLOCK:
  1109. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1110. return -EINVAL;
  1111. if (vma->vm_flags & VM_WRITE)
  1112. return -EPERM;
  1113. /* Don't expose to user-space information it shouldn't have */
  1114. if (PAGE_SIZE > 4096)
  1115. return -EOPNOTSUPP;
  1116. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1117. pfn = (dev->mdev->iseg_base +
  1118. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1119. PAGE_SHIFT;
  1120. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1121. PAGE_SIZE, vma->vm_page_prot))
  1122. return -EAGAIN;
  1123. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1124. vma->vm_start,
  1125. (unsigned long long)pfn << PAGE_SHIFT);
  1126. break;
  1127. default:
  1128. return -EINVAL;
  1129. }
  1130. return 0;
  1131. }
  1132. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1133. struct ib_ucontext *context,
  1134. struct ib_udata *udata)
  1135. {
  1136. struct mlx5_ib_alloc_pd_resp resp;
  1137. struct mlx5_ib_pd *pd;
  1138. int err;
  1139. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1140. if (!pd)
  1141. return ERR_PTR(-ENOMEM);
  1142. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1143. if (err) {
  1144. kfree(pd);
  1145. return ERR_PTR(err);
  1146. }
  1147. if (context) {
  1148. resp.pdn = pd->pdn;
  1149. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1150. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1151. kfree(pd);
  1152. return ERR_PTR(-EFAULT);
  1153. }
  1154. }
  1155. return &pd->ibpd;
  1156. }
  1157. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1158. {
  1159. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1160. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1161. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1162. kfree(mpd);
  1163. return 0;
  1164. }
  1165. static bool outer_header_zero(u32 *match_criteria)
  1166. {
  1167. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  1168. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  1169. outer_headers);
  1170. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  1171. outer_headers_c + 1,
  1172. size - 1);
  1173. }
  1174. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1175. union ib_flow_spec *ib_spec)
  1176. {
  1177. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1178. outer_headers);
  1179. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1180. outer_headers);
  1181. switch (ib_spec->type) {
  1182. case IB_FLOW_SPEC_ETH:
  1183. if (ib_spec->size != sizeof(ib_spec->eth))
  1184. return -EINVAL;
  1185. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1186. dmac_47_16),
  1187. ib_spec->eth.mask.dst_mac);
  1188. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1189. dmac_47_16),
  1190. ib_spec->eth.val.dst_mac);
  1191. if (ib_spec->eth.mask.vlan_tag) {
  1192. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1193. vlan_tag, 1);
  1194. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1195. vlan_tag, 1);
  1196. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1197. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1198. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1199. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1200. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1201. first_cfi,
  1202. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1203. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1204. first_cfi,
  1205. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1206. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1207. first_prio,
  1208. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1209. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1210. first_prio,
  1211. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1212. }
  1213. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1214. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1215. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1216. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1217. break;
  1218. case IB_FLOW_SPEC_IPV4:
  1219. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1220. return -EINVAL;
  1221. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1222. ethertype, 0xffff);
  1223. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1224. ethertype, ETH_P_IP);
  1225. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1226. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1227. &ib_spec->ipv4.mask.src_ip,
  1228. sizeof(ib_spec->ipv4.mask.src_ip));
  1229. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1230. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1231. &ib_spec->ipv4.val.src_ip,
  1232. sizeof(ib_spec->ipv4.val.src_ip));
  1233. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1234. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1235. &ib_spec->ipv4.mask.dst_ip,
  1236. sizeof(ib_spec->ipv4.mask.dst_ip));
  1237. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1238. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1239. &ib_spec->ipv4.val.dst_ip,
  1240. sizeof(ib_spec->ipv4.val.dst_ip));
  1241. break;
  1242. case IB_FLOW_SPEC_IPV6:
  1243. if (ib_spec->size != sizeof(ib_spec->ipv6))
  1244. return -EINVAL;
  1245. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1246. ethertype, 0xffff);
  1247. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1248. ethertype, ETH_P_IPV6);
  1249. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1250. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1251. &ib_spec->ipv6.mask.src_ip,
  1252. sizeof(ib_spec->ipv6.mask.src_ip));
  1253. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1254. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1255. &ib_spec->ipv6.val.src_ip,
  1256. sizeof(ib_spec->ipv6.val.src_ip));
  1257. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1258. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1259. &ib_spec->ipv6.mask.dst_ip,
  1260. sizeof(ib_spec->ipv6.mask.dst_ip));
  1261. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1262. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1263. &ib_spec->ipv6.val.dst_ip,
  1264. sizeof(ib_spec->ipv6.val.dst_ip));
  1265. break;
  1266. case IB_FLOW_SPEC_TCP:
  1267. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1268. return -EINVAL;
  1269. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1270. 0xff);
  1271. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1272. IPPROTO_TCP);
  1273. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1274. ntohs(ib_spec->tcp_udp.mask.src_port));
  1275. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1276. ntohs(ib_spec->tcp_udp.val.src_port));
  1277. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1278. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1279. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1280. ntohs(ib_spec->tcp_udp.val.dst_port));
  1281. break;
  1282. case IB_FLOW_SPEC_UDP:
  1283. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1284. return -EINVAL;
  1285. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1286. 0xff);
  1287. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1288. IPPROTO_UDP);
  1289. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1290. ntohs(ib_spec->tcp_udp.mask.src_port));
  1291. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1292. ntohs(ib_spec->tcp_udp.val.src_port));
  1293. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1294. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1295. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1296. ntohs(ib_spec->tcp_udp.val.dst_port));
  1297. break;
  1298. default:
  1299. return -EINVAL;
  1300. }
  1301. return 0;
  1302. }
  1303. /* If a flow could catch both multicast and unicast packets,
  1304. * it won't fall into the multicast flow steering table and this rule
  1305. * could steal other multicast packets.
  1306. */
  1307. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1308. {
  1309. struct ib_flow_spec_eth *eth_spec;
  1310. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1311. ib_attr->size < sizeof(struct ib_flow_attr) +
  1312. sizeof(struct ib_flow_spec_eth) ||
  1313. ib_attr->num_of_specs < 1)
  1314. return false;
  1315. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1316. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1317. eth_spec->size != sizeof(*eth_spec))
  1318. return false;
  1319. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1320. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1321. }
  1322. static bool is_valid_attr(struct ib_flow_attr *flow_attr)
  1323. {
  1324. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1325. bool has_ipv4_spec = false;
  1326. bool eth_type_ipv4 = true;
  1327. unsigned int spec_index;
  1328. /* Validate that ethertype is correct */
  1329. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1330. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1331. ib_spec->eth.mask.ether_type) {
  1332. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1333. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1334. eth_type_ipv4 = false;
  1335. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1336. has_ipv4_spec = true;
  1337. }
  1338. ib_spec = (void *)ib_spec + ib_spec->size;
  1339. }
  1340. return !has_ipv4_spec || eth_type_ipv4;
  1341. }
  1342. static void put_flow_table(struct mlx5_ib_dev *dev,
  1343. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1344. {
  1345. prio->refcount -= !!ft_added;
  1346. if (!prio->refcount) {
  1347. mlx5_destroy_flow_table(prio->flow_table);
  1348. prio->flow_table = NULL;
  1349. }
  1350. }
  1351. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1352. {
  1353. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1354. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1355. struct mlx5_ib_flow_handler,
  1356. ibflow);
  1357. struct mlx5_ib_flow_handler *iter, *tmp;
  1358. mutex_lock(&dev->flow_db.lock);
  1359. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1360. mlx5_del_flow_rule(iter->rule);
  1361. list_del(&iter->list);
  1362. kfree(iter);
  1363. }
  1364. mlx5_del_flow_rule(handler->rule);
  1365. put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
  1366. mutex_unlock(&dev->flow_db.lock);
  1367. kfree(handler);
  1368. return 0;
  1369. }
  1370. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1371. {
  1372. priority *= 2;
  1373. if (!dont_trap)
  1374. priority++;
  1375. return priority;
  1376. }
  1377. #define MLX5_FS_MAX_TYPES 10
  1378. #define MLX5_FS_MAX_ENTRIES 32000UL
  1379. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1380. struct ib_flow_attr *flow_attr)
  1381. {
  1382. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1383. struct mlx5_flow_namespace *ns = NULL;
  1384. struct mlx5_ib_flow_prio *prio;
  1385. struct mlx5_flow_table *ft;
  1386. int num_entries;
  1387. int num_groups;
  1388. int priority;
  1389. int err = 0;
  1390. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1391. if (flow_is_multicast_only(flow_attr) &&
  1392. !dont_trap)
  1393. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1394. else
  1395. priority = ib_prio_to_core_prio(flow_attr->priority,
  1396. dont_trap);
  1397. ns = mlx5_get_flow_namespace(dev->mdev,
  1398. MLX5_FLOW_NAMESPACE_BYPASS);
  1399. num_entries = MLX5_FS_MAX_ENTRIES;
  1400. num_groups = MLX5_FS_MAX_TYPES;
  1401. prio = &dev->flow_db.prios[priority];
  1402. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1403. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1404. ns = mlx5_get_flow_namespace(dev->mdev,
  1405. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1406. build_leftovers_ft_param(&priority,
  1407. &num_entries,
  1408. &num_groups);
  1409. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1410. }
  1411. if (!ns)
  1412. return ERR_PTR(-ENOTSUPP);
  1413. ft = prio->flow_table;
  1414. if (!ft) {
  1415. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1416. num_entries,
  1417. num_groups,
  1418. 0);
  1419. if (!IS_ERR(ft)) {
  1420. prio->refcount = 0;
  1421. prio->flow_table = ft;
  1422. } else {
  1423. err = PTR_ERR(ft);
  1424. }
  1425. }
  1426. return err ? ERR_PTR(err) : prio;
  1427. }
  1428. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1429. struct mlx5_ib_flow_prio *ft_prio,
  1430. struct ib_flow_attr *flow_attr,
  1431. struct mlx5_flow_destination *dst)
  1432. {
  1433. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1434. struct mlx5_ib_flow_handler *handler;
  1435. struct mlx5_flow_spec *spec;
  1436. void *ib_flow = flow_attr + 1;
  1437. unsigned int spec_index;
  1438. u32 action;
  1439. int err = 0;
  1440. if (!is_valid_attr(flow_attr))
  1441. return ERR_PTR(-EINVAL);
  1442. spec = mlx5_vzalloc(sizeof(*spec));
  1443. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1444. if (!handler || !spec) {
  1445. err = -ENOMEM;
  1446. goto free;
  1447. }
  1448. INIT_LIST_HEAD(&handler->list);
  1449. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1450. err = parse_flow_attr(spec->match_criteria,
  1451. spec->match_value, ib_flow);
  1452. if (err < 0)
  1453. goto free;
  1454. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1455. }
  1456. /* Outer header support only */
  1457. spec->match_criteria_enable = (!outer_header_zero(spec->match_criteria))
  1458. << 0;
  1459. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1460. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1461. handler->rule = mlx5_add_flow_rule(ft, spec,
  1462. action,
  1463. MLX5_FS_DEFAULT_FLOW_TAG,
  1464. dst);
  1465. if (IS_ERR(handler->rule)) {
  1466. err = PTR_ERR(handler->rule);
  1467. goto free;
  1468. }
  1469. handler->prio = ft_prio - dev->flow_db.prios;
  1470. ft_prio->flow_table = ft;
  1471. free:
  1472. if (err)
  1473. kfree(handler);
  1474. kvfree(spec);
  1475. return err ? ERR_PTR(err) : handler;
  1476. }
  1477. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1478. struct mlx5_ib_flow_prio *ft_prio,
  1479. struct ib_flow_attr *flow_attr,
  1480. struct mlx5_flow_destination *dst)
  1481. {
  1482. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1483. struct mlx5_ib_flow_handler *handler = NULL;
  1484. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1485. if (!IS_ERR(handler)) {
  1486. handler_dst = create_flow_rule(dev, ft_prio,
  1487. flow_attr, dst);
  1488. if (IS_ERR(handler_dst)) {
  1489. mlx5_del_flow_rule(handler->rule);
  1490. kfree(handler);
  1491. handler = handler_dst;
  1492. } else {
  1493. list_add(&handler_dst->list, &handler->list);
  1494. }
  1495. }
  1496. return handler;
  1497. }
  1498. enum {
  1499. LEFTOVERS_MC,
  1500. LEFTOVERS_UC,
  1501. };
  1502. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1503. struct mlx5_ib_flow_prio *ft_prio,
  1504. struct ib_flow_attr *flow_attr,
  1505. struct mlx5_flow_destination *dst)
  1506. {
  1507. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1508. struct mlx5_ib_flow_handler *handler = NULL;
  1509. static struct {
  1510. struct ib_flow_attr flow_attr;
  1511. struct ib_flow_spec_eth eth_flow;
  1512. } leftovers_specs[] = {
  1513. [LEFTOVERS_MC] = {
  1514. .flow_attr = {
  1515. .num_of_specs = 1,
  1516. .size = sizeof(leftovers_specs[0])
  1517. },
  1518. .eth_flow = {
  1519. .type = IB_FLOW_SPEC_ETH,
  1520. .size = sizeof(struct ib_flow_spec_eth),
  1521. .mask = {.dst_mac = {0x1} },
  1522. .val = {.dst_mac = {0x1} }
  1523. }
  1524. },
  1525. [LEFTOVERS_UC] = {
  1526. .flow_attr = {
  1527. .num_of_specs = 1,
  1528. .size = sizeof(leftovers_specs[0])
  1529. },
  1530. .eth_flow = {
  1531. .type = IB_FLOW_SPEC_ETH,
  1532. .size = sizeof(struct ib_flow_spec_eth),
  1533. .mask = {.dst_mac = {0x1} },
  1534. .val = {.dst_mac = {} }
  1535. }
  1536. }
  1537. };
  1538. handler = create_flow_rule(dev, ft_prio,
  1539. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1540. dst);
  1541. if (!IS_ERR(handler) &&
  1542. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1543. handler_ucast = create_flow_rule(dev, ft_prio,
  1544. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1545. dst);
  1546. if (IS_ERR(handler_ucast)) {
  1547. kfree(handler);
  1548. handler = handler_ucast;
  1549. } else {
  1550. list_add(&handler_ucast->list, &handler->list);
  1551. }
  1552. }
  1553. return handler;
  1554. }
  1555. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1556. struct ib_flow_attr *flow_attr,
  1557. int domain)
  1558. {
  1559. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1560. struct mlx5_ib_flow_handler *handler = NULL;
  1561. struct mlx5_flow_destination *dst = NULL;
  1562. struct mlx5_ib_flow_prio *ft_prio;
  1563. int err;
  1564. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1565. return ERR_PTR(-ENOSPC);
  1566. if (domain != IB_FLOW_DOMAIN_USER ||
  1567. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1568. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1569. return ERR_PTR(-EINVAL);
  1570. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1571. if (!dst)
  1572. return ERR_PTR(-ENOMEM);
  1573. mutex_lock(&dev->flow_db.lock);
  1574. ft_prio = get_flow_table(dev, flow_attr);
  1575. if (IS_ERR(ft_prio)) {
  1576. err = PTR_ERR(ft_prio);
  1577. goto unlock;
  1578. }
  1579. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1580. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1581. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1582. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1583. handler = create_dont_trap_rule(dev, ft_prio,
  1584. flow_attr, dst);
  1585. } else {
  1586. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1587. dst);
  1588. }
  1589. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1590. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1591. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1592. dst);
  1593. } else {
  1594. err = -EINVAL;
  1595. goto destroy_ft;
  1596. }
  1597. if (IS_ERR(handler)) {
  1598. err = PTR_ERR(handler);
  1599. handler = NULL;
  1600. goto destroy_ft;
  1601. }
  1602. ft_prio->refcount++;
  1603. mutex_unlock(&dev->flow_db.lock);
  1604. kfree(dst);
  1605. return &handler->ibflow;
  1606. destroy_ft:
  1607. put_flow_table(dev, ft_prio, false);
  1608. unlock:
  1609. mutex_unlock(&dev->flow_db.lock);
  1610. kfree(dst);
  1611. kfree(handler);
  1612. return ERR_PTR(err);
  1613. }
  1614. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1615. {
  1616. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1617. int err;
  1618. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1619. if (err)
  1620. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1621. ibqp->qp_num, gid->raw);
  1622. return err;
  1623. }
  1624. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1625. {
  1626. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1627. int err;
  1628. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1629. if (err)
  1630. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1631. ibqp->qp_num, gid->raw);
  1632. return err;
  1633. }
  1634. static int init_node_data(struct mlx5_ib_dev *dev)
  1635. {
  1636. int err;
  1637. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1638. if (err)
  1639. return err;
  1640. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1641. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1642. }
  1643. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1644. char *buf)
  1645. {
  1646. struct mlx5_ib_dev *dev =
  1647. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1648. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1649. }
  1650. static ssize_t show_reg_pages(struct device *device,
  1651. struct device_attribute *attr, char *buf)
  1652. {
  1653. struct mlx5_ib_dev *dev =
  1654. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1655. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1656. }
  1657. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1658. char *buf)
  1659. {
  1660. struct mlx5_ib_dev *dev =
  1661. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1662. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1663. }
  1664. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1665. char *buf)
  1666. {
  1667. struct mlx5_ib_dev *dev =
  1668. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1669. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1670. }
  1671. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1672. char *buf)
  1673. {
  1674. struct mlx5_ib_dev *dev =
  1675. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1676. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1677. dev->mdev->board_id);
  1678. }
  1679. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1680. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1681. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1682. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1683. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1684. static struct device_attribute *mlx5_class_attributes[] = {
  1685. &dev_attr_hw_rev,
  1686. &dev_attr_hca_type,
  1687. &dev_attr_board_id,
  1688. &dev_attr_fw_pages,
  1689. &dev_attr_reg_pages,
  1690. };
  1691. static void pkey_change_handler(struct work_struct *work)
  1692. {
  1693. struct mlx5_ib_port_resources *ports =
  1694. container_of(work, struct mlx5_ib_port_resources,
  1695. pkey_change_work);
  1696. mutex_lock(&ports->devr->mutex);
  1697. mlx5_ib_gsi_pkey_change(ports->gsi);
  1698. mutex_unlock(&ports->devr->mutex);
  1699. }
  1700. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1701. {
  1702. struct mlx5_ib_qp *mqp;
  1703. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1704. struct mlx5_core_cq *mcq;
  1705. struct list_head cq_armed_list;
  1706. unsigned long flags_qp;
  1707. unsigned long flags_cq;
  1708. unsigned long flags;
  1709. INIT_LIST_HEAD(&cq_armed_list);
  1710. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1711. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1712. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1713. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1714. if (mqp->sq.tail != mqp->sq.head) {
  1715. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1716. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1717. if (send_mcq->mcq.comp &&
  1718. mqp->ibqp.send_cq->comp_handler) {
  1719. if (!send_mcq->mcq.reset_notify_added) {
  1720. send_mcq->mcq.reset_notify_added = 1;
  1721. list_add_tail(&send_mcq->mcq.reset_notify,
  1722. &cq_armed_list);
  1723. }
  1724. }
  1725. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1726. }
  1727. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1728. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  1729. /* no handling is needed for SRQ */
  1730. if (!mqp->ibqp.srq) {
  1731. if (mqp->rq.tail != mqp->rq.head) {
  1732. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  1733. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  1734. if (recv_mcq->mcq.comp &&
  1735. mqp->ibqp.recv_cq->comp_handler) {
  1736. if (!recv_mcq->mcq.reset_notify_added) {
  1737. recv_mcq->mcq.reset_notify_added = 1;
  1738. list_add_tail(&recv_mcq->mcq.reset_notify,
  1739. &cq_armed_list);
  1740. }
  1741. }
  1742. spin_unlock_irqrestore(&recv_mcq->lock,
  1743. flags_cq);
  1744. }
  1745. }
  1746. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  1747. }
  1748. /*At that point all inflight post send were put to be executed as of we
  1749. * lock/unlock above locks Now need to arm all involved CQs.
  1750. */
  1751. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  1752. mcq->comp(mcq);
  1753. }
  1754. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  1755. }
  1756. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1757. enum mlx5_dev_event event, unsigned long param)
  1758. {
  1759. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1760. struct ib_event ibev;
  1761. u8 port = 0;
  1762. switch (event) {
  1763. case MLX5_DEV_EVENT_SYS_ERROR:
  1764. ibdev->ib_active = false;
  1765. ibev.event = IB_EVENT_DEVICE_FATAL;
  1766. mlx5_ib_handle_internal_error(ibdev);
  1767. break;
  1768. case MLX5_DEV_EVENT_PORT_UP:
  1769. ibev.event = IB_EVENT_PORT_ACTIVE;
  1770. port = (u8)param;
  1771. break;
  1772. case MLX5_DEV_EVENT_PORT_DOWN:
  1773. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1774. ibev.event = IB_EVENT_PORT_ERR;
  1775. port = (u8)param;
  1776. break;
  1777. case MLX5_DEV_EVENT_LID_CHANGE:
  1778. ibev.event = IB_EVENT_LID_CHANGE;
  1779. port = (u8)param;
  1780. break;
  1781. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1782. ibev.event = IB_EVENT_PKEY_CHANGE;
  1783. port = (u8)param;
  1784. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1785. break;
  1786. case MLX5_DEV_EVENT_GUID_CHANGE:
  1787. ibev.event = IB_EVENT_GID_CHANGE;
  1788. port = (u8)param;
  1789. break;
  1790. case MLX5_DEV_EVENT_CLIENT_REREG:
  1791. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1792. port = (u8)param;
  1793. break;
  1794. }
  1795. ibev.device = &ibdev->ib_dev;
  1796. ibev.element.port_num = port;
  1797. if (port < 1 || port > ibdev->num_ports) {
  1798. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1799. return;
  1800. }
  1801. if (ibdev->ib_active)
  1802. ib_dispatch_event(&ibev);
  1803. }
  1804. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1805. {
  1806. int port;
  1807. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1808. mlx5_query_ext_port_caps(dev, port);
  1809. }
  1810. static int get_port_caps(struct mlx5_ib_dev *dev)
  1811. {
  1812. struct ib_device_attr *dprops = NULL;
  1813. struct ib_port_attr *pprops = NULL;
  1814. int err = -ENOMEM;
  1815. int port;
  1816. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1817. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1818. if (!pprops)
  1819. goto out;
  1820. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1821. if (!dprops)
  1822. goto out;
  1823. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1824. if (err) {
  1825. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1826. goto out;
  1827. }
  1828. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1829. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1830. if (err) {
  1831. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1832. port, err);
  1833. break;
  1834. }
  1835. dev->mdev->port_caps[port - 1].pkey_table_len =
  1836. dprops->max_pkeys;
  1837. dev->mdev->port_caps[port - 1].gid_table_len =
  1838. pprops->gid_tbl_len;
  1839. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1840. dprops->max_pkeys, pprops->gid_tbl_len);
  1841. }
  1842. out:
  1843. kfree(pprops);
  1844. kfree(dprops);
  1845. return err;
  1846. }
  1847. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1848. {
  1849. int err;
  1850. err = mlx5_mr_cache_cleanup(dev);
  1851. if (err)
  1852. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1853. mlx5_ib_destroy_qp(dev->umrc.qp);
  1854. ib_free_cq(dev->umrc.cq);
  1855. ib_dealloc_pd(dev->umrc.pd);
  1856. }
  1857. enum {
  1858. MAX_UMR_WR = 128,
  1859. };
  1860. static int create_umr_res(struct mlx5_ib_dev *dev)
  1861. {
  1862. struct ib_qp_init_attr *init_attr = NULL;
  1863. struct ib_qp_attr *attr = NULL;
  1864. struct ib_pd *pd;
  1865. struct ib_cq *cq;
  1866. struct ib_qp *qp;
  1867. int ret;
  1868. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1869. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1870. if (!attr || !init_attr) {
  1871. ret = -ENOMEM;
  1872. goto error_0;
  1873. }
  1874. pd = ib_alloc_pd(&dev->ib_dev);
  1875. if (IS_ERR(pd)) {
  1876. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1877. ret = PTR_ERR(pd);
  1878. goto error_0;
  1879. }
  1880. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  1881. if (IS_ERR(cq)) {
  1882. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1883. ret = PTR_ERR(cq);
  1884. goto error_2;
  1885. }
  1886. init_attr->send_cq = cq;
  1887. init_attr->recv_cq = cq;
  1888. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1889. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1890. init_attr->cap.max_send_sge = 1;
  1891. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1892. init_attr->port_num = 1;
  1893. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1894. if (IS_ERR(qp)) {
  1895. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1896. ret = PTR_ERR(qp);
  1897. goto error_3;
  1898. }
  1899. qp->device = &dev->ib_dev;
  1900. qp->real_qp = qp;
  1901. qp->uobject = NULL;
  1902. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1903. attr->qp_state = IB_QPS_INIT;
  1904. attr->port_num = 1;
  1905. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1906. IB_QP_PORT, NULL);
  1907. if (ret) {
  1908. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1909. goto error_4;
  1910. }
  1911. memset(attr, 0, sizeof(*attr));
  1912. attr->qp_state = IB_QPS_RTR;
  1913. attr->path_mtu = IB_MTU_256;
  1914. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1915. if (ret) {
  1916. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1917. goto error_4;
  1918. }
  1919. memset(attr, 0, sizeof(*attr));
  1920. attr->qp_state = IB_QPS_RTS;
  1921. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1922. if (ret) {
  1923. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1924. goto error_4;
  1925. }
  1926. dev->umrc.qp = qp;
  1927. dev->umrc.cq = cq;
  1928. dev->umrc.pd = pd;
  1929. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1930. ret = mlx5_mr_cache_init(dev);
  1931. if (ret) {
  1932. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1933. goto error_4;
  1934. }
  1935. kfree(attr);
  1936. kfree(init_attr);
  1937. return 0;
  1938. error_4:
  1939. mlx5_ib_destroy_qp(qp);
  1940. error_3:
  1941. ib_free_cq(cq);
  1942. error_2:
  1943. ib_dealloc_pd(pd);
  1944. error_0:
  1945. kfree(attr);
  1946. kfree(init_attr);
  1947. return ret;
  1948. }
  1949. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1950. {
  1951. struct ib_srq_init_attr attr;
  1952. struct mlx5_ib_dev *dev;
  1953. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1954. int port;
  1955. int ret = 0;
  1956. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1957. mutex_init(&devr->mutex);
  1958. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1959. if (IS_ERR(devr->p0)) {
  1960. ret = PTR_ERR(devr->p0);
  1961. goto error0;
  1962. }
  1963. devr->p0->device = &dev->ib_dev;
  1964. devr->p0->uobject = NULL;
  1965. atomic_set(&devr->p0->usecnt, 0);
  1966. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1967. if (IS_ERR(devr->c0)) {
  1968. ret = PTR_ERR(devr->c0);
  1969. goto error1;
  1970. }
  1971. devr->c0->device = &dev->ib_dev;
  1972. devr->c0->uobject = NULL;
  1973. devr->c0->comp_handler = NULL;
  1974. devr->c0->event_handler = NULL;
  1975. devr->c0->cq_context = NULL;
  1976. atomic_set(&devr->c0->usecnt, 0);
  1977. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1978. if (IS_ERR(devr->x0)) {
  1979. ret = PTR_ERR(devr->x0);
  1980. goto error2;
  1981. }
  1982. devr->x0->device = &dev->ib_dev;
  1983. devr->x0->inode = NULL;
  1984. atomic_set(&devr->x0->usecnt, 0);
  1985. mutex_init(&devr->x0->tgt_qp_mutex);
  1986. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  1987. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1988. if (IS_ERR(devr->x1)) {
  1989. ret = PTR_ERR(devr->x1);
  1990. goto error3;
  1991. }
  1992. devr->x1->device = &dev->ib_dev;
  1993. devr->x1->inode = NULL;
  1994. atomic_set(&devr->x1->usecnt, 0);
  1995. mutex_init(&devr->x1->tgt_qp_mutex);
  1996. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  1997. memset(&attr, 0, sizeof(attr));
  1998. attr.attr.max_sge = 1;
  1999. attr.attr.max_wr = 1;
  2000. attr.srq_type = IB_SRQT_XRC;
  2001. attr.ext.xrc.cq = devr->c0;
  2002. attr.ext.xrc.xrcd = devr->x0;
  2003. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2004. if (IS_ERR(devr->s0)) {
  2005. ret = PTR_ERR(devr->s0);
  2006. goto error4;
  2007. }
  2008. devr->s0->device = &dev->ib_dev;
  2009. devr->s0->pd = devr->p0;
  2010. devr->s0->uobject = NULL;
  2011. devr->s0->event_handler = NULL;
  2012. devr->s0->srq_context = NULL;
  2013. devr->s0->srq_type = IB_SRQT_XRC;
  2014. devr->s0->ext.xrc.xrcd = devr->x0;
  2015. devr->s0->ext.xrc.cq = devr->c0;
  2016. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2017. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2018. atomic_inc(&devr->p0->usecnt);
  2019. atomic_set(&devr->s0->usecnt, 0);
  2020. memset(&attr, 0, sizeof(attr));
  2021. attr.attr.max_sge = 1;
  2022. attr.attr.max_wr = 1;
  2023. attr.srq_type = IB_SRQT_BASIC;
  2024. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2025. if (IS_ERR(devr->s1)) {
  2026. ret = PTR_ERR(devr->s1);
  2027. goto error5;
  2028. }
  2029. devr->s1->device = &dev->ib_dev;
  2030. devr->s1->pd = devr->p0;
  2031. devr->s1->uobject = NULL;
  2032. devr->s1->event_handler = NULL;
  2033. devr->s1->srq_context = NULL;
  2034. devr->s1->srq_type = IB_SRQT_BASIC;
  2035. devr->s1->ext.xrc.cq = devr->c0;
  2036. atomic_inc(&devr->p0->usecnt);
  2037. atomic_set(&devr->s0->usecnt, 0);
  2038. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2039. INIT_WORK(&devr->ports[port].pkey_change_work,
  2040. pkey_change_handler);
  2041. devr->ports[port].devr = devr;
  2042. }
  2043. return 0;
  2044. error5:
  2045. mlx5_ib_destroy_srq(devr->s0);
  2046. error4:
  2047. mlx5_ib_dealloc_xrcd(devr->x1);
  2048. error3:
  2049. mlx5_ib_dealloc_xrcd(devr->x0);
  2050. error2:
  2051. mlx5_ib_destroy_cq(devr->c0);
  2052. error1:
  2053. mlx5_ib_dealloc_pd(devr->p0);
  2054. error0:
  2055. return ret;
  2056. }
  2057. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2058. {
  2059. struct mlx5_ib_dev *dev =
  2060. container_of(devr, struct mlx5_ib_dev, devr);
  2061. int port;
  2062. mlx5_ib_destroy_srq(devr->s1);
  2063. mlx5_ib_destroy_srq(devr->s0);
  2064. mlx5_ib_dealloc_xrcd(devr->x0);
  2065. mlx5_ib_dealloc_xrcd(devr->x1);
  2066. mlx5_ib_destroy_cq(devr->c0);
  2067. mlx5_ib_dealloc_pd(devr->p0);
  2068. /* Make sure no change P_Key work items are still executing */
  2069. for (port = 0; port < dev->num_ports; ++port)
  2070. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2071. }
  2072. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2073. {
  2074. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2075. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2076. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2077. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2078. u32 ret = 0;
  2079. if (ll == IB_LINK_LAYER_INFINIBAND)
  2080. return RDMA_CORE_PORT_IBA_IB;
  2081. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2082. return 0;
  2083. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2084. return 0;
  2085. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2086. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2087. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2088. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2089. return ret;
  2090. }
  2091. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2092. struct ib_port_immutable *immutable)
  2093. {
  2094. struct ib_port_attr attr;
  2095. int err;
  2096. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2097. if (err)
  2098. return err;
  2099. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2100. immutable->gid_tbl_len = attr.gid_tbl_len;
  2101. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2102. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2103. return 0;
  2104. }
  2105. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2106. size_t str_len)
  2107. {
  2108. struct mlx5_ib_dev *dev =
  2109. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2110. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2111. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2112. }
  2113. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  2114. {
  2115. int err;
  2116. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2117. err = register_netdevice_notifier(&dev->roce.nb);
  2118. if (err)
  2119. return err;
  2120. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2121. if (err)
  2122. goto err_unregister_netdevice_notifier;
  2123. return 0;
  2124. err_unregister_netdevice_notifier:
  2125. unregister_netdevice_notifier(&dev->roce.nb);
  2126. return err;
  2127. }
  2128. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  2129. {
  2130. mlx5_nic_vport_disable_roce(dev->mdev);
  2131. unregister_netdevice_notifier(&dev->roce.nb);
  2132. }
  2133. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2134. {
  2135. unsigned int i;
  2136. for (i = 0; i < dev->num_ports; i++)
  2137. mlx5_core_dealloc_q_counter(dev->mdev,
  2138. dev->port[i].q_cnt_id);
  2139. }
  2140. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2141. {
  2142. int i;
  2143. int ret;
  2144. for (i = 0; i < dev->num_ports; i++) {
  2145. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2146. &dev->port[i].q_cnt_id);
  2147. if (ret) {
  2148. mlx5_ib_warn(dev,
  2149. "couldn't allocate queue counter for port %d, err %d\n",
  2150. i + 1, ret);
  2151. goto dealloc_counters;
  2152. }
  2153. }
  2154. return 0;
  2155. dealloc_counters:
  2156. while (--i >= 0)
  2157. mlx5_core_dealloc_q_counter(dev->mdev,
  2158. dev->port[i].q_cnt_id);
  2159. return ret;
  2160. }
  2161. static const char * const names[] = {
  2162. "rx_write_requests",
  2163. "rx_read_requests",
  2164. "rx_atomic_requests",
  2165. "out_of_buffer",
  2166. "out_of_sequence",
  2167. "duplicate_request",
  2168. "rnr_nak_retry_err",
  2169. "packet_seq_err",
  2170. "implied_nak_seq_err",
  2171. "local_ack_timeout_err",
  2172. };
  2173. static const size_t stats_offsets[] = {
  2174. MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
  2175. MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
  2176. MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
  2177. MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
  2178. MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
  2179. MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
  2180. MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
  2181. MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
  2182. MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
  2183. MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
  2184. };
  2185. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2186. u8 port_num)
  2187. {
  2188. BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
  2189. /* We support only per port stats */
  2190. if (port_num == 0)
  2191. return NULL;
  2192. return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
  2193. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2194. }
  2195. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2196. struct rdma_hw_stats *stats,
  2197. u8 port, int index)
  2198. {
  2199. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2200. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2201. void *out;
  2202. __be32 val;
  2203. int ret;
  2204. int i;
  2205. if (!port || !stats)
  2206. return -ENOSYS;
  2207. out = mlx5_vzalloc(outlen);
  2208. if (!out)
  2209. return -ENOMEM;
  2210. ret = mlx5_core_query_q_counter(dev->mdev,
  2211. dev->port[port - 1].q_cnt_id, 0,
  2212. out, outlen);
  2213. if (ret)
  2214. goto free;
  2215. for (i = 0; i < ARRAY_SIZE(names); i++) {
  2216. val = *(__be32 *)(out + stats_offsets[i]);
  2217. stats->value[i] = (u64)be32_to_cpu(val);
  2218. }
  2219. free:
  2220. kvfree(out);
  2221. return ARRAY_SIZE(names);
  2222. }
  2223. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2224. {
  2225. struct mlx5_ib_dev *dev;
  2226. enum rdma_link_layer ll;
  2227. int port_type_cap;
  2228. int err;
  2229. int i;
  2230. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2231. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2232. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  2233. return NULL;
  2234. printk_once(KERN_INFO "%s", mlx5_version);
  2235. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2236. if (!dev)
  2237. return NULL;
  2238. dev->mdev = mdev;
  2239. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2240. GFP_KERNEL);
  2241. if (!dev->port)
  2242. goto err_dealloc;
  2243. rwlock_init(&dev->roce.netdev_lock);
  2244. err = get_port_caps(dev);
  2245. if (err)
  2246. goto err_free_port;
  2247. if (mlx5_use_mad_ifc(dev))
  2248. get_ext_port_caps(dev);
  2249. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2250. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  2251. dev->ib_dev.owner = THIS_MODULE;
  2252. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2253. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2254. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2255. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2256. dev->ib_dev.num_comp_vectors =
  2257. dev->mdev->priv.eq_table.num_comp_vectors;
  2258. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2259. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2260. dev->ib_dev.uverbs_cmd_mask =
  2261. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2262. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2263. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2264. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2265. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2266. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2267. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2268. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2269. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2270. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2271. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2272. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2273. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2274. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2275. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2276. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2277. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2278. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2279. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2280. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2281. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2282. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2283. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2284. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2285. dev->ib_dev.uverbs_ex_cmd_mask =
  2286. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2287. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2288. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  2289. dev->ib_dev.query_device = mlx5_ib_query_device;
  2290. dev->ib_dev.query_port = mlx5_ib_query_port;
  2291. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2292. if (ll == IB_LINK_LAYER_ETHERNET)
  2293. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2294. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2295. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2296. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2297. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2298. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2299. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2300. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2301. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2302. dev->ib_dev.mmap = mlx5_ib_mmap;
  2303. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2304. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2305. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2306. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2307. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2308. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2309. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2310. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2311. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2312. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2313. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2314. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2315. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2316. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2317. dev->ib_dev.post_send = mlx5_ib_post_send;
  2318. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2319. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2320. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2321. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2322. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2323. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2324. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2325. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2326. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2327. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2328. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2329. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2330. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2331. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2332. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2333. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2334. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2335. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2336. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2337. if (mlx5_core_is_pf(mdev)) {
  2338. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2339. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2340. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2341. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2342. }
  2343. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2344. mlx5_ib_internal_fill_odp_caps(dev);
  2345. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2346. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2347. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2348. dev->ib_dev.uverbs_cmd_mask |=
  2349. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2350. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2351. }
  2352. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
  2353. MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2354. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2355. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2356. }
  2357. if (MLX5_CAP_GEN(mdev, xrc)) {
  2358. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2359. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2360. dev->ib_dev.uverbs_cmd_mask |=
  2361. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2362. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2363. }
  2364. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2365. IB_LINK_LAYER_ETHERNET) {
  2366. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2367. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2368. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2369. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2370. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2371. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2372. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2373. dev->ib_dev.uverbs_ex_cmd_mask |=
  2374. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2375. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2376. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2377. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2378. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2379. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2380. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2381. }
  2382. err = init_node_data(dev);
  2383. if (err)
  2384. goto err_dealloc;
  2385. mutex_init(&dev->flow_db.lock);
  2386. mutex_init(&dev->cap_mask_mutex);
  2387. INIT_LIST_HEAD(&dev->qp_list);
  2388. spin_lock_init(&dev->reset_flow_resource_lock);
  2389. if (ll == IB_LINK_LAYER_ETHERNET) {
  2390. err = mlx5_enable_roce(dev);
  2391. if (err)
  2392. goto err_dealloc;
  2393. }
  2394. err = create_dev_resources(&dev->devr);
  2395. if (err)
  2396. goto err_disable_roce;
  2397. err = mlx5_ib_odp_init_one(dev);
  2398. if (err)
  2399. goto err_rsrc;
  2400. err = mlx5_ib_alloc_q_counters(dev);
  2401. if (err)
  2402. goto err_odp;
  2403. err = ib_register_device(&dev->ib_dev, NULL);
  2404. if (err)
  2405. goto err_q_cnt;
  2406. err = create_umr_res(dev);
  2407. if (err)
  2408. goto err_dev;
  2409. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2410. err = device_create_file(&dev->ib_dev.dev,
  2411. mlx5_class_attributes[i]);
  2412. if (err)
  2413. goto err_umrc;
  2414. }
  2415. dev->ib_active = true;
  2416. return dev;
  2417. err_umrc:
  2418. destroy_umrc_res(dev);
  2419. err_dev:
  2420. ib_unregister_device(&dev->ib_dev);
  2421. err_q_cnt:
  2422. mlx5_ib_dealloc_q_counters(dev);
  2423. err_odp:
  2424. mlx5_ib_odp_remove_one(dev);
  2425. err_rsrc:
  2426. destroy_dev_resources(&dev->devr);
  2427. err_disable_roce:
  2428. if (ll == IB_LINK_LAYER_ETHERNET)
  2429. mlx5_disable_roce(dev);
  2430. err_free_port:
  2431. kfree(dev->port);
  2432. err_dealloc:
  2433. ib_dealloc_device((struct ib_device *)dev);
  2434. return NULL;
  2435. }
  2436. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2437. {
  2438. struct mlx5_ib_dev *dev = context;
  2439. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2440. ib_unregister_device(&dev->ib_dev);
  2441. mlx5_ib_dealloc_q_counters(dev);
  2442. destroy_umrc_res(dev);
  2443. mlx5_ib_odp_remove_one(dev);
  2444. destroy_dev_resources(&dev->devr);
  2445. if (ll == IB_LINK_LAYER_ETHERNET)
  2446. mlx5_disable_roce(dev);
  2447. kfree(dev->port);
  2448. ib_dealloc_device(&dev->ib_dev);
  2449. }
  2450. static struct mlx5_interface mlx5_ib_interface = {
  2451. .add = mlx5_ib_add,
  2452. .remove = mlx5_ib_remove,
  2453. .event = mlx5_ib_event,
  2454. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2455. };
  2456. static int __init mlx5_ib_init(void)
  2457. {
  2458. int err;
  2459. if (deprecated_prof_sel != 2)
  2460. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2461. err = mlx5_ib_odp_init();
  2462. if (err)
  2463. return err;
  2464. err = mlx5_register_interface(&mlx5_ib_interface);
  2465. if (err)
  2466. goto clean_odp;
  2467. return err;
  2468. clean_odp:
  2469. mlx5_ib_odp_cleanup();
  2470. return err;
  2471. }
  2472. static void __exit mlx5_ib_cleanup(void)
  2473. {
  2474. mlx5_unregister_interface(&mlx5_ib_interface);
  2475. mlx5_ib_odp_cleanup();
  2476. }
  2477. module_init(mlx5_ib_init);
  2478. module_exit(mlx5_ib_cleanup);