qp.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dma_free_coherent(&(rdev->lldi.pdev->dev),
  137. wq->rq.memsize, wq->rq.queue,
  138. dma_unmap_addr(&wq->rq, mapping));
  139. dealloc_sq(rdev, &wq->sq);
  140. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  141. kfree(wq->rq.sw_rq);
  142. kfree(wq->sq.sw_sq);
  143. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  144. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  145. return 0;
  146. }
  147. /*
  148. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  149. * then this is a user mapping so compute the page-aligned physical address
  150. * for mapping.
  151. */
  152. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  153. enum cxgb4_bar2_qtype qtype,
  154. unsigned int *pbar2_qid, u64 *pbar2_pa)
  155. {
  156. u64 bar2_qoffset;
  157. int ret;
  158. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  159. pbar2_pa ? 1 : 0,
  160. &bar2_qoffset, pbar2_qid);
  161. if (ret)
  162. return NULL;
  163. if (pbar2_pa)
  164. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  165. if (is_t4(rdev->lldi.adapter_type))
  166. return NULL;
  167. return rdev->bar2_kva + bar2_qoffset;
  168. }
  169. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  170. struct t4_cq *rcq, struct t4_cq *scq,
  171. struct c4iw_dev_ucontext *uctx)
  172. {
  173. int user = (uctx != &rdev->uctx);
  174. struct fw_ri_res_wr *res_wr;
  175. struct fw_ri_res *res;
  176. int wr_len;
  177. struct c4iw_wr_wait wr_wait;
  178. struct sk_buff *skb;
  179. int ret = 0;
  180. int eqsize;
  181. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  182. if (!wq->sq.qid)
  183. return -ENOMEM;
  184. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->rq.qid) {
  186. ret = -ENOMEM;
  187. goto free_sq_qid;
  188. }
  189. if (!user) {
  190. wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
  191. GFP_KERNEL);
  192. if (!wq->sq.sw_sq) {
  193. ret = -ENOMEM;
  194. goto free_rq_qid;
  195. }
  196. wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
  197. GFP_KERNEL);
  198. if (!wq->rq.sw_rq) {
  199. ret = -ENOMEM;
  200. goto free_sw_sq;
  201. }
  202. }
  203. /*
  204. * RQT must be a power of 2 and at least 16 deep.
  205. */
  206. wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  207. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  208. if (!wq->rq.rqt_hwaddr) {
  209. ret = -ENOMEM;
  210. goto free_sw_rq;
  211. }
  212. ret = alloc_sq(rdev, &wq->sq, user);
  213. if (ret)
  214. goto free_hwaddr;
  215. memset(wq->sq.queue, 0, wq->sq.memsize);
  216. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  217. wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
  218. wq->rq.memsize, &(wq->rq.dma_addr),
  219. GFP_KERNEL);
  220. if (!wq->rq.queue) {
  221. ret = -ENOMEM;
  222. goto free_sq;
  223. }
  224. PDBG("%s sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  225. __func__, wq->sq.queue,
  226. (unsigned long long)virt_to_phys(wq->sq.queue),
  227. wq->rq.queue,
  228. (unsigned long long)virt_to_phys(wq->rq.queue));
  229. memset(wq->rq.queue, 0, wq->rq.memsize);
  230. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  231. wq->db = rdev->lldi.db_reg;
  232. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  233. &wq->sq.bar2_qid,
  234. user ? &wq->sq.bar2_pa : NULL);
  235. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
  236. &wq->rq.bar2_qid,
  237. user ? &wq->rq.bar2_pa : NULL);
  238. /*
  239. * User mode must have bar2 access.
  240. */
  241. if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
  242. pr_warn(MOD "%s: sqid %u or rqid %u not in BAR2 range.\n",
  243. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  244. goto free_dma;
  245. }
  246. wq->rdev = rdev;
  247. wq->rq.msn = 1;
  248. /* build fw_ri_res_wr */
  249. wr_len = sizeof *res_wr + 2 * sizeof *res;
  250. skb = alloc_skb(wr_len, GFP_KERNEL);
  251. if (!skb) {
  252. ret = -ENOMEM;
  253. goto free_dma;
  254. }
  255. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  256. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  257. memset(res_wr, 0, wr_len);
  258. res_wr->op_nres = cpu_to_be32(
  259. FW_WR_OP_V(FW_RI_RES_WR) |
  260. FW_RI_RES_WR_NRES_V(2) |
  261. FW_WR_COMPL_F);
  262. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  263. res_wr->cookie = (uintptr_t)&wr_wait;
  264. res = res_wr->res;
  265. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  266. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  267. /*
  268. * eqsize is the number of 64B entries plus the status page size.
  269. */
  270. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  271. rdev->hw_queue.t4_eq_status_entries;
  272. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  273. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  274. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  275. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  276. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  277. FW_RI_RES_WR_IQID_V(scq->cqid));
  278. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  279. FW_RI_RES_WR_DCAEN_V(0) |
  280. FW_RI_RES_WR_DCACPU_V(0) |
  281. FW_RI_RES_WR_FBMIN_V(2) |
  282. FW_RI_RES_WR_FBMAX_V(2) |
  283. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  284. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  285. FW_RI_RES_WR_EQSIZE_V(eqsize));
  286. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  287. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  288. res++;
  289. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  290. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  291. /*
  292. * eqsize is the number of 64B entries plus the status page size.
  293. */
  294. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  295. rdev->hw_queue.t4_eq_status_entries;
  296. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  297. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  298. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  299. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  300. FW_RI_RES_WR_IQID_V(rcq->cqid));
  301. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  302. FW_RI_RES_WR_DCAEN_V(0) |
  303. FW_RI_RES_WR_DCACPU_V(0) |
  304. FW_RI_RES_WR_FBMIN_V(2) |
  305. FW_RI_RES_WR_FBMAX_V(2) |
  306. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  307. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  308. FW_RI_RES_WR_EQSIZE_V(eqsize));
  309. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  310. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  311. c4iw_init_wr_wait(&wr_wait);
  312. ret = c4iw_ofld_send(rdev, skb);
  313. if (ret)
  314. goto free_dma;
  315. ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, wq->sq.qid, __func__);
  316. if (ret)
  317. goto free_dma;
  318. PDBG("%s sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  319. __func__, wq->sq.qid, wq->rq.qid, wq->db,
  320. wq->sq.bar2_va, wq->rq.bar2_va);
  321. return 0;
  322. free_dma:
  323. dma_free_coherent(&(rdev->lldi.pdev->dev),
  324. wq->rq.memsize, wq->rq.queue,
  325. dma_unmap_addr(&wq->rq, mapping));
  326. free_sq:
  327. dealloc_sq(rdev, &wq->sq);
  328. free_hwaddr:
  329. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  330. free_sw_rq:
  331. kfree(wq->rq.sw_rq);
  332. free_sw_sq:
  333. kfree(wq->sq.sw_sq);
  334. free_rq_qid:
  335. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  336. free_sq_qid:
  337. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  338. return ret;
  339. }
  340. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  341. struct ib_send_wr *wr, int max, u32 *plenp)
  342. {
  343. u8 *dstp, *srcp;
  344. u32 plen = 0;
  345. int i;
  346. int rem, len;
  347. dstp = (u8 *)immdp->data;
  348. for (i = 0; i < wr->num_sge; i++) {
  349. if ((plen + wr->sg_list[i].length) > max)
  350. return -EMSGSIZE;
  351. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  352. plen += wr->sg_list[i].length;
  353. rem = wr->sg_list[i].length;
  354. while (rem) {
  355. if (dstp == (u8 *)&sq->queue[sq->size])
  356. dstp = (u8 *)sq->queue;
  357. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  358. len = rem;
  359. else
  360. len = (u8 *)&sq->queue[sq->size] - dstp;
  361. memcpy(dstp, srcp, len);
  362. dstp += len;
  363. srcp += len;
  364. rem -= len;
  365. }
  366. }
  367. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  368. if (len)
  369. memset(dstp, 0, len);
  370. immdp->op = FW_RI_DATA_IMMD;
  371. immdp->r1 = 0;
  372. immdp->r2 = 0;
  373. immdp->immdlen = cpu_to_be32(plen);
  374. *plenp = plen;
  375. return 0;
  376. }
  377. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  378. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  379. int num_sge, u32 *plenp)
  380. {
  381. int i;
  382. u32 plen = 0;
  383. __be64 *flitp = (__be64 *)isglp->sge;
  384. for (i = 0; i < num_sge; i++) {
  385. if ((plen + sg_list[i].length) < plen)
  386. return -EMSGSIZE;
  387. plen += sg_list[i].length;
  388. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  389. sg_list[i].length);
  390. if (++flitp == queue_end)
  391. flitp = queue_start;
  392. *flitp = cpu_to_be64(sg_list[i].addr);
  393. if (++flitp == queue_end)
  394. flitp = queue_start;
  395. }
  396. *flitp = (__force __be64)0;
  397. isglp->op = FW_RI_DATA_ISGL;
  398. isglp->r1 = 0;
  399. isglp->nsge = cpu_to_be16(num_sge);
  400. isglp->r2 = 0;
  401. if (plenp)
  402. *plenp = plen;
  403. return 0;
  404. }
  405. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  406. struct ib_send_wr *wr, u8 *len16)
  407. {
  408. u32 plen;
  409. int size;
  410. int ret;
  411. if (wr->num_sge > T4_MAX_SEND_SGE)
  412. return -EINVAL;
  413. switch (wr->opcode) {
  414. case IB_WR_SEND:
  415. if (wr->send_flags & IB_SEND_SOLICITED)
  416. wqe->send.sendop_pkd = cpu_to_be32(
  417. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  418. else
  419. wqe->send.sendop_pkd = cpu_to_be32(
  420. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  421. wqe->send.stag_inv = 0;
  422. break;
  423. case IB_WR_SEND_WITH_INV:
  424. if (wr->send_flags & IB_SEND_SOLICITED)
  425. wqe->send.sendop_pkd = cpu_to_be32(
  426. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  427. else
  428. wqe->send.sendop_pkd = cpu_to_be32(
  429. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  430. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  431. break;
  432. default:
  433. return -EINVAL;
  434. }
  435. wqe->send.r3 = 0;
  436. wqe->send.r4 = 0;
  437. plen = 0;
  438. if (wr->num_sge) {
  439. if (wr->send_flags & IB_SEND_INLINE) {
  440. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  441. T4_MAX_SEND_INLINE, &plen);
  442. if (ret)
  443. return ret;
  444. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  445. plen;
  446. } else {
  447. ret = build_isgl((__be64 *)sq->queue,
  448. (__be64 *)&sq->queue[sq->size],
  449. wqe->send.u.isgl_src,
  450. wr->sg_list, wr->num_sge, &plen);
  451. if (ret)
  452. return ret;
  453. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  454. wr->num_sge * sizeof(struct fw_ri_sge);
  455. }
  456. } else {
  457. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  458. wqe->send.u.immd_src[0].r1 = 0;
  459. wqe->send.u.immd_src[0].r2 = 0;
  460. wqe->send.u.immd_src[0].immdlen = 0;
  461. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  462. plen = 0;
  463. }
  464. *len16 = DIV_ROUND_UP(size, 16);
  465. wqe->send.plen = cpu_to_be32(plen);
  466. return 0;
  467. }
  468. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  469. struct ib_send_wr *wr, u8 *len16)
  470. {
  471. u32 plen;
  472. int size;
  473. int ret;
  474. if (wr->num_sge > T4_MAX_SEND_SGE)
  475. return -EINVAL;
  476. wqe->write.r2 = 0;
  477. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  478. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  479. if (wr->num_sge) {
  480. if (wr->send_flags & IB_SEND_INLINE) {
  481. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  482. T4_MAX_WRITE_INLINE, &plen);
  483. if (ret)
  484. return ret;
  485. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  486. plen;
  487. } else {
  488. ret = build_isgl((__be64 *)sq->queue,
  489. (__be64 *)&sq->queue[sq->size],
  490. wqe->write.u.isgl_src,
  491. wr->sg_list, wr->num_sge, &plen);
  492. if (ret)
  493. return ret;
  494. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  495. wr->num_sge * sizeof(struct fw_ri_sge);
  496. }
  497. } else {
  498. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  499. wqe->write.u.immd_src[0].r1 = 0;
  500. wqe->write.u.immd_src[0].r2 = 0;
  501. wqe->write.u.immd_src[0].immdlen = 0;
  502. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  503. plen = 0;
  504. }
  505. *len16 = DIV_ROUND_UP(size, 16);
  506. wqe->write.plen = cpu_to_be32(plen);
  507. return 0;
  508. }
  509. static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  510. {
  511. if (wr->num_sge > 1)
  512. return -EINVAL;
  513. if (wr->num_sge) {
  514. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  515. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  516. >> 32));
  517. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  518. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  519. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  520. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  521. >> 32));
  522. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  523. } else {
  524. wqe->read.stag_src = cpu_to_be32(2);
  525. wqe->read.to_src_hi = 0;
  526. wqe->read.to_src_lo = 0;
  527. wqe->read.stag_sink = cpu_to_be32(2);
  528. wqe->read.plen = 0;
  529. wqe->read.to_sink_hi = 0;
  530. wqe->read.to_sink_lo = 0;
  531. }
  532. wqe->read.r2 = 0;
  533. wqe->read.r5 = 0;
  534. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  535. return 0;
  536. }
  537. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  538. struct ib_recv_wr *wr, u8 *len16)
  539. {
  540. int ret;
  541. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  542. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  543. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  544. if (ret)
  545. return ret;
  546. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  547. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  548. return 0;
  549. }
  550. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  551. struct ib_reg_wr *wr, u8 *len16, bool dsgl_supported)
  552. {
  553. struct c4iw_mr *mhp = to_c4iw_mr(wr->mr);
  554. struct fw_ri_immd *imdp;
  555. __be64 *p;
  556. int i;
  557. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  558. int rem;
  559. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  560. return -EINVAL;
  561. wqe->fr.qpbinde_to_dcacpu = 0;
  562. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  563. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  564. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  565. wqe->fr.len_hi = 0;
  566. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  567. wqe->fr.stag = cpu_to_be32(wr->key);
  568. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  569. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  570. 0xffffffff);
  571. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  572. struct fw_ri_dsgl *sglp;
  573. for (i = 0; i < mhp->mpl_len; i++)
  574. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  575. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  576. sglp->op = FW_RI_DATA_DSGL;
  577. sglp->r1 = 0;
  578. sglp->nsge = cpu_to_be16(1);
  579. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  580. sglp->len0 = cpu_to_be32(pbllen);
  581. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  582. } else {
  583. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  584. imdp->op = FW_RI_DATA_IMMD;
  585. imdp->r1 = 0;
  586. imdp->r2 = 0;
  587. imdp->immdlen = cpu_to_be32(pbllen);
  588. p = (__be64 *)(imdp + 1);
  589. rem = pbllen;
  590. for (i = 0; i < mhp->mpl_len; i++) {
  591. *p = cpu_to_be64((u64)mhp->mpl[i]);
  592. rem -= sizeof(*p);
  593. if (++p == (__be64 *)&sq->queue[sq->size])
  594. p = (__be64 *)sq->queue;
  595. }
  596. BUG_ON(rem < 0);
  597. while (rem) {
  598. *p = 0;
  599. rem -= sizeof(*p);
  600. if (++p == (__be64 *)&sq->queue[sq->size])
  601. p = (__be64 *)sq->queue;
  602. }
  603. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  604. + pbllen, 16);
  605. }
  606. return 0;
  607. }
  608. static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr,
  609. u8 *len16)
  610. {
  611. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  612. wqe->inv.r2 = 0;
  613. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  614. return 0;
  615. }
  616. void _free_qp(struct kref *kref)
  617. {
  618. struct c4iw_qp *qhp;
  619. qhp = container_of(kref, struct c4iw_qp, kref);
  620. PDBG("%s qhp %p\n", __func__, qhp);
  621. kfree(qhp);
  622. }
  623. void c4iw_qp_add_ref(struct ib_qp *qp)
  624. {
  625. PDBG("%s ib_qp %p\n", __func__, qp);
  626. kref_get(&to_c4iw_qp(qp)->kref);
  627. }
  628. void c4iw_qp_rem_ref(struct ib_qp *qp)
  629. {
  630. PDBG("%s ib_qp %p\n", __func__, qp);
  631. kref_put(&to_c4iw_qp(qp)->kref, _free_qp);
  632. }
  633. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  634. {
  635. if (list_empty(entry))
  636. list_add_tail(entry, head);
  637. }
  638. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  639. {
  640. unsigned long flags;
  641. spin_lock_irqsave(&qhp->rhp->lock, flags);
  642. spin_lock(&qhp->lock);
  643. if (qhp->rhp->db_state == NORMAL)
  644. t4_ring_sq_db(&qhp->wq, inc, NULL);
  645. else {
  646. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  647. qhp->wq.sq.wq_pidx_inc += inc;
  648. }
  649. spin_unlock(&qhp->lock);
  650. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  651. return 0;
  652. }
  653. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  654. {
  655. unsigned long flags;
  656. spin_lock_irqsave(&qhp->rhp->lock, flags);
  657. spin_lock(&qhp->lock);
  658. if (qhp->rhp->db_state == NORMAL)
  659. t4_ring_rq_db(&qhp->wq, inc, NULL);
  660. else {
  661. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  662. qhp->wq.rq.wq_pidx_inc += inc;
  663. }
  664. spin_unlock(&qhp->lock);
  665. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  666. return 0;
  667. }
  668. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  669. struct ib_send_wr **bad_wr)
  670. {
  671. int err = 0;
  672. u8 len16 = 0;
  673. enum fw_wr_opcodes fw_opcode = 0;
  674. enum fw_ri_wr_flags fw_flags;
  675. struct c4iw_qp *qhp;
  676. union t4_wr *wqe = NULL;
  677. u32 num_wrs;
  678. struct t4_swsqe *swsqe;
  679. unsigned long flag;
  680. u16 idx = 0;
  681. qhp = to_c4iw_qp(ibqp);
  682. spin_lock_irqsave(&qhp->lock, flag);
  683. if (t4_wq_in_error(&qhp->wq)) {
  684. spin_unlock_irqrestore(&qhp->lock, flag);
  685. return -EINVAL;
  686. }
  687. num_wrs = t4_sq_avail(&qhp->wq);
  688. if (num_wrs == 0) {
  689. spin_unlock_irqrestore(&qhp->lock, flag);
  690. return -ENOMEM;
  691. }
  692. while (wr) {
  693. if (num_wrs == 0) {
  694. err = -ENOMEM;
  695. *bad_wr = wr;
  696. break;
  697. }
  698. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  699. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  700. fw_flags = 0;
  701. if (wr->send_flags & IB_SEND_SOLICITED)
  702. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  703. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  704. fw_flags |= FW_RI_COMPLETION_FLAG;
  705. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  706. switch (wr->opcode) {
  707. case IB_WR_SEND_WITH_INV:
  708. case IB_WR_SEND:
  709. if (wr->send_flags & IB_SEND_FENCE)
  710. fw_flags |= FW_RI_READ_FENCE_FLAG;
  711. fw_opcode = FW_RI_SEND_WR;
  712. if (wr->opcode == IB_WR_SEND)
  713. swsqe->opcode = FW_RI_SEND;
  714. else
  715. swsqe->opcode = FW_RI_SEND_WITH_INV;
  716. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  717. break;
  718. case IB_WR_RDMA_WRITE:
  719. fw_opcode = FW_RI_RDMA_WRITE_WR;
  720. swsqe->opcode = FW_RI_RDMA_WRITE;
  721. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  722. break;
  723. case IB_WR_RDMA_READ:
  724. case IB_WR_RDMA_READ_WITH_INV:
  725. fw_opcode = FW_RI_RDMA_READ_WR;
  726. swsqe->opcode = FW_RI_READ_REQ;
  727. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV)
  728. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  729. else
  730. fw_flags = 0;
  731. err = build_rdma_read(wqe, wr, &len16);
  732. if (err)
  733. break;
  734. swsqe->read_len = wr->sg_list[0].length;
  735. if (!qhp->wq.sq.oldest_read)
  736. qhp->wq.sq.oldest_read = swsqe;
  737. break;
  738. case IB_WR_REG_MR:
  739. fw_opcode = FW_RI_FR_NSMR_WR;
  740. swsqe->opcode = FW_RI_FAST_REGISTER;
  741. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr), &len16,
  742. qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
  743. break;
  744. case IB_WR_LOCAL_INV:
  745. if (wr->send_flags & IB_SEND_FENCE)
  746. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  747. fw_opcode = FW_RI_INV_LSTAG_WR;
  748. swsqe->opcode = FW_RI_LOCAL_INV;
  749. err = build_inv_stag(wqe, wr, &len16);
  750. break;
  751. default:
  752. PDBG("%s post of type=%d TBD!\n", __func__,
  753. wr->opcode);
  754. err = -EINVAL;
  755. }
  756. if (err) {
  757. *bad_wr = wr;
  758. break;
  759. }
  760. swsqe->idx = qhp->wq.sq.pidx;
  761. swsqe->complete = 0;
  762. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  763. qhp->sq_sig_all;
  764. swsqe->flushed = 0;
  765. swsqe->wr_id = wr->wr_id;
  766. if (c4iw_wr_log) {
  767. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  768. qhp->rhp->rdev.lldi.ports[0]);
  769. getnstimeofday(&swsqe->host_ts);
  770. }
  771. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  772. PDBG("%s cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  773. __func__, (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  774. swsqe->opcode, swsqe->read_len);
  775. wr = wr->next;
  776. num_wrs--;
  777. t4_sq_produce(&qhp->wq, len16);
  778. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  779. }
  780. if (!qhp->rhp->rdev.status_page->db_off) {
  781. t4_ring_sq_db(&qhp->wq, idx, wqe);
  782. spin_unlock_irqrestore(&qhp->lock, flag);
  783. } else {
  784. spin_unlock_irqrestore(&qhp->lock, flag);
  785. ring_kernel_sq_db(qhp, idx);
  786. }
  787. return err;
  788. }
  789. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  790. struct ib_recv_wr **bad_wr)
  791. {
  792. int err = 0;
  793. struct c4iw_qp *qhp;
  794. union t4_recv_wr *wqe = NULL;
  795. u32 num_wrs;
  796. u8 len16 = 0;
  797. unsigned long flag;
  798. u16 idx = 0;
  799. qhp = to_c4iw_qp(ibqp);
  800. spin_lock_irqsave(&qhp->lock, flag);
  801. if (t4_wq_in_error(&qhp->wq)) {
  802. spin_unlock_irqrestore(&qhp->lock, flag);
  803. return -EINVAL;
  804. }
  805. num_wrs = t4_rq_avail(&qhp->wq);
  806. if (num_wrs == 0) {
  807. spin_unlock_irqrestore(&qhp->lock, flag);
  808. return -ENOMEM;
  809. }
  810. while (wr) {
  811. if (wr->num_sge > T4_MAX_RECV_SGE) {
  812. err = -EINVAL;
  813. *bad_wr = wr;
  814. break;
  815. }
  816. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  817. qhp->wq.rq.wq_pidx *
  818. T4_EQ_ENTRY_SIZE);
  819. if (num_wrs)
  820. err = build_rdma_recv(qhp, wqe, wr, &len16);
  821. else
  822. err = -ENOMEM;
  823. if (err) {
  824. *bad_wr = wr;
  825. break;
  826. }
  827. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  828. if (c4iw_wr_log) {
  829. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  830. cxgb4_read_sge_timestamp(
  831. qhp->rhp->rdev.lldi.ports[0]);
  832. getnstimeofday(
  833. &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
  834. }
  835. wqe->recv.opcode = FW_RI_RECV_WR;
  836. wqe->recv.r1 = 0;
  837. wqe->recv.wrid = qhp->wq.rq.pidx;
  838. wqe->recv.r2[0] = 0;
  839. wqe->recv.r2[1] = 0;
  840. wqe->recv.r2[2] = 0;
  841. wqe->recv.len16 = len16;
  842. PDBG("%s cookie 0x%llx pidx %u\n", __func__,
  843. (unsigned long long) wr->wr_id, qhp->wq.rq.pidx);
  844. t4_rq_produce(&qhp->wq, len16);
  845. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  846. wr = wr->next;
  847. num_wrs--;
  848. }
  849. if (!qhp->rhp->rdev.status_page->db_off) {
  850. t4_ring_rq_db(&qhp->wq, idx, wqe);
  851. spin_unlock_irqrestore(&qhp->lock, flag);
  852. } else {
  853. spin_unlock_irqrestore(&qhp->lock, flag);
  854. ring_kernel_rq_db(qhp, idx);
  855. }
  856. return err;
  857. }
  858. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  859. u8 *ecode)
  860. {
  861. int status;
  862. int tagged;
  863. int opcode;
  864. int rqtype;
  865. int send_inv;
  866. if (!err_cqe) {
  867. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  868. *ecode = 0;
  869. return;
  870. }
  871. status = CQE_STATUS(err_cqe);
  872. opcode = CQE_OPCODE(err_cqe);
  873. rqtype = RQ_TYPE(err_cqe);
  874. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  875. (opcode == FW_RI_SEND_WITH_SE_INV);
  876. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  877. (rqtype && (opcode == FW_RI_READ_RESP));
  878. switch (status) {
  879. case T4_ERR_STAG:
  880. if (send_inv) {
  881. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  882. *ecode = RDMAP_CANT_INV_STAG;
  883. } else {
  884. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  885. *ecode = RDMAP_INV_STAG;
  886. }
  887. break;
  888. case T4_ERR_PDID:
  889. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  890. if ((opcode == FW_RI_SEND_WITH_INV) ||
  891. (opcode == FW_RI_SEND_WITH_SE_INV))
  892. *ecode = RDMAP_CANT_INV_STAG;
  893. else
  894. *ecode = RDMAP_STAG_NOT_ASSOC;
  895. break;
  896. case T4_ERR_QPID:
  897. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  898. *ecode = RDMAP_STAG_NOT_ASSOC;
  899. break;
  900. case T4_ERR_ACCESS:
  901. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  902. *ecode = RDMAP_ACC_VIOL;
  903. break;
  904. case T4_ERR_WRAP:
  905. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  906. *ecode = RDMAP_TO_WRAP;
  907. break;
  908. case T4_ERR_BOUND:
  909. if (tagged) {
  910. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  911. *ecode = DDPT_BASE_BOUNDS;
  912. } else {
  913. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  914. *ecode = RDMAP_BASE_BOUNDS;
  915. }
  916. break;
  917. case T4_ERR_INVALIDATE_SHARED_MR:
  918. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  919. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  920. *ecode = RDMAP_CANT_INV_STAG;
  921. break;
  922. case T4_ERR_ECC:
  923. case T4_ERR_ECC_PSTAG:
  924. case T4_ERR_INTERNAL_ERR:
  925. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  926. *ecode = 0;
  927. break;
  928. case T4_ERR_OUT_OF_RQE:
  929. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  930. *ecode = DDPU_INV_MSN_NOBUF;
  931. break;
  932. case T4_ERR_PBL_ADDR_BOUND:
  933. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  934. *ecode = DDPT_BASE_BOUNDS;
  935. break;
  936. case T4_ERR_CRC:
  937. *layer_type = LAYER_MPA|DDP_LLP;
  938. *ecode = MPA_CRC_ERR;
  939. break;
  940. case T4_ERR_MARKER:
  941. *layer_type = LAYER_MPA|DDP_LLP;
  942. *ecode = MPA_MARKER_ERR;
  943. break;
  944. case T4_ERR_PDU_LEN_ERR:
  945. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  946. *ecode = DDPU_MSG_TOOBIG;
  947. break;
  948. case T4_ERR_DDP_VERSION:
  949. if (tagged) {
  950. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  951. *ecode = DDPT_INV_VERS;
  952. } else {
  953. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  954. *ecode = DDPU_INV_VERS;
  955. }
  956. break;
  957. case T4_ERR_RDMA_VERSION:
  958. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  959. *ecode = RDMAP_INV_VERS;
  960. break;
  961. case T4_ERR_OPCODE:
  962. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  963. *ecode = RDMAP_INV_OPCODE;
  964. break;
  965. case T4_ERR_DDP_QUEUE_NUM:
  966. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  967. *ecode = DDPU_INV_QN;
  968. break;
  969. case T4_ERR_MSN:
  970. case T4_ERR_MSN_GAP:
  971. case T4_ERR_MSN_RANGE:
  972. case T4_ERR_IRD_OVERFLOW:
  973. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  974. *ecode = DDPU_INV_MSN_RANGE;
  975. break;
  976. case T4_ERR_TBIT:
  977. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  978. *ecode = 0;
  979. break;
  980. case T4_ERR_MO:
  981. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  982. *ecode = DDPU_INV_MO;
  983. break;
  984. default:
  985. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  986. *ecode = 0;
  987. break;
  988. }
  989. }
  990. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  991. gfp_t gfp)
  992. {
  993. struct fw_ri_wr *wqe;
  994. struct sk_buff *skb;
  995. struct terminate_message *term;
  996. PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  997. qhp->ep->hwtid);
  998. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  999. if (WARN_ON(!skb))
  1000. return;
  1001. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1002. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1003. memset(wqe, 0, sizeof *wqe);
  1004. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1005. wqe->flowid_len16 = cpu_to_be32(
  1006. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1007. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1008. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1009. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1010. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1011. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1012. term->layer_etype = qhp->attr.layer_etype;
  1013. term->ecode = qhp->attr.ecode;
  1014. } else
  1015. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1016. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1017. }
  1018. /*
  1019. * Assumes qhp lock is held.
  1020. */
  1021. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1022. struct c4iw_cq *schp)
  1023. {
  1024. int count;
  1025. int rq_flushed, sq_flushed;
  1026. unsigned long flag;
  1027. PDBG("%s qhp %p rchp %p schp %p\n", __func__, qhp, rchp, schp);
  1028. /* locking hierarchy: cq lock first, then qp lock. */
  1029. spin_lock_irqsave(&rchp->lock, flag);
  1030. spin_lock(&qhp->lock);
  1031. if (qhp->wq.flushed) {
  1032. spin_unlock(&qhp->lock);
  1033. spin_unlock_irqrestore(&rchp->lock, flag);
  1034. return;
  1035. }
  1036. qhp->wq.flushed = 1;
  1037. c4iw_flush_hw_cq(rchp);
  1038. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1039. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1040. spin_unlock(&qhp->lock);
  1041. spin_unlock_irqrestore(&rchp->lock, flag);
  1042. /* locking hierarchy: cq lock first, then qp lock. */
  1043. spin_lock_irqsave(&schp->lock, flag);
  1044. spin_lock(&qhp->lock);
  1045. if (schp != rchp)
  1046. c4iw_flush_hw_cq(schp);
  1047. sq_flushed = c4iw_flush_sq(qhp);
  1048. spin_unlock(&qhp->lock);
  1049. spin_unlock_irqrestore(&schp->lock, flag);
  1050. if (schp == rchp) {
  1051. if (t4_clear_cq_armed(&rchp->cq) &&
  1052. (rq_flushed || sq_flushed)) {
  1053. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1054. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1055. rchp->ibcq.cq_context);
  1056. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1057. }
  1058. } else {
  1059. if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) {
  1060. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1061. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1062. rchp->ibcq.cq_context);
  1063. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1064. }
  1065. if (t4_clear_cq_armed(&schp->cq) && sq_flushed) {
  1066. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1067. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1068. schp->ibcq.cq_context);
  1069. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1070. }
  1071. }
  1072. }
  1073. static void flush_qp(struct c4iw_qp *qhp)
  1074. {
  1075. struct c4iw_cq *rchp, *schp;
  1076. unsigned long flag;
  1077. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1078. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1079. t4_set_wq_in_error(&qhp->wq);
  1080. if (qhp->ibqp.uobject) {
  1081. t4_set_cq_in_error(&rchp->cq);
  1082. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1083. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1084. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1085. if (schp != rchp) {
  1086. t4_set_cq_in_error(&schp->cq);
  1087. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1088. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1089. schp->ibcq.cq_context);
  1090. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1091. }
  1092. return;
  1093. }
  1094. __flush_qp(qhp, rchp, schp);
  1095. }
  1096. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1097. struct c4iw_ep *ep)
  1098. {
  1099. struct fw_ri_wr *wqe;
  1100. int ret;
  1101. struct sk_buff *skb;
  1102. PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  1103. ep->hwtid);
  1104. skb = skb_dequeue(&ep->com.ep_skb_list);
  1105. if (WARN_ON(!skb))
  1106. return -ENOMEM;
  1107. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1108. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1109. memset(wqe, 0, sizeof *wqe);
  1110. wqe->op_compl = cpu_to_be32(
  1111. FW_WR_OP_V(FW_RI_INIT_WR) |
  1112. FW_WR_COMPL_F);
  1113. wqe->flowid_len16 = cpu_to_be32(
  1114. FW_WR_FLOWID_V(ep->hwtid) |
  1115. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1116. wqe->cookie = (uintptr_t)&ep->com.wr_wait;
  1117. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1118. ret = c4iw_ofld_send(&rhp->rdev, skb);
  1119. if (ret)
  1120. goto out;
  1121. ret = c4iw_wait_for_reply(&rhp->rdev, &ep->com.wr_wait, qhp->ep->hwtid,
  1122. qhp->wq.sq.qid, __func__);
  1123. out:
  1124. PDBG("%s ret %d\n", __func__, ret);
  1125. return ret;
  1126. }
  1127. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1128. {
  1129. PDBG("%s p2p_type = %d\n", __func__, p2p_type);
  1130. memset(&init->u, 0, sizeof init->u);
  1131. switch (p2p_type) {
  1132. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1133. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1134. init->u.write.stag_sink = cpu_to_be32(1);
  1135. init->u.write.to_sink = cpu_to_be64(1);
  1136. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1137. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1138. sizeof(struct fw_ri_immd),
  1139. 16);
  1140. break;
  1141. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1142. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1143. init->u.read.stag_src = cpu_to_be32(1);
  1144. init->u.read.to_src_lo = cpu_to_be32(1);
  1145. init->u.read.stag_sink = cpu_to_be32(1);
  1146. init->u.read.to_sink_lo = cpu_to_be32(1);
  1147. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1148. break;
  1149. }
  1150. }
  1151. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1152. {
  1153. struct fw_ri_wr *wqe;
  1154. int ret;
  1155. struct sk_buff *skb;
  1156. PDBG("%s qhp %p qid 0x%x tid %u ird %u ord %u\n", __func__, qhp,
  1157. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1158. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1159. if (!skb) {
  1160. ret = -ENOMEM;
  1161. goto out;
  1162. }
  1163. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1164. if (ret) {
  1165. qhp->attr.max_ird = 0;
  1166. kfree_skb(skb);
  1167. goto out;
  1168. }
  1169. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1170. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1171. memset(wqe, 0, sizeof *wqe);
  1172. wqe->op_compl = cpu_to_be32(
  1173. FW_WR_OP_V(FW_RI_INIT_WR) |
  1174. FW_WR_COMPL_F);
  1175. wqe->flowid_len16 = cpu_to_be32(
  1176. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1177. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1178. wqe->cookie = (uintptr_t)&qhp->ep->com.wr_wait;
  1179. wqe->u.init.type = FW_RI_TYPE_INIT;
  1180. wqe->u.init.mpareqbit_p2ptype =
  1181. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1182. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1183. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1184. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1185. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1186. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1187. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1188. if (qhp->attr.mpa_attr.crc_enabled)
  1189. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1190. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1191. FW_RI_QP_RDMA_WRITE_ENABLE |
  1192. FW_RI_QP_BIND_ENABLE;
  1193. if (!qhp->ibqp.uobject)
  1194. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1195. FW_RI_QP_STAG0_ENABLE;
  1196. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1197. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1198. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1199. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1200. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1201. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1202. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1203. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1204. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1205. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1206. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1207. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1208. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1209. rhp->rdev.lldi.vr->rq.start);
  1210. if (qhp->attr.mpa_attr.initiator)
  1211. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1212. ret = c4iw_ofld_send(&rhp->rdev, skb);
  1213. if (ret)
  1214. goto err1;
  1215. ret = c4iw_wait_for_reply(&rhp->rdev, &qhp->ep->com.wr_wait,
  1216. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1217. if (!ret)
  1218. goto out;
  1219. err1:
  1220. free_ird(rhp, qhp->attr.max_ird);
  1221. out:
  1222. PDBG("%s ret %d\n", __func__, ret);
  1223. return ret;
  1224. }
  1225. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1226. enum c4iw_qp_attr_mask mask,
  1227. struct c4iw_qp_attributes *attrs,
  1228. int internal)
  1229. {
  1230. int ret = 0;
  1231. struct c4iw_qp_attributes newattr = qhp->attr;
  1232. int disconnect = 0;
  1233. int terminate = 0;
  1234. int abort = 0;
  1235. int free = 0;
  1236. struct c4iw_ep *ep = NULL;
  1237. PDBG("%s qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n", __func__,
  1238. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1239. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1240. mutex_lock(&qhp->mutex);
  1241. /* Process attr changes if in IDLE */
  1242. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1243. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1244. ret = -EIO;
  1245. goto out;
  1246. }
  1247. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1248. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1249. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1250. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1251. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1252. newattr.enable_bind = attrs->enable_bind;
  1253. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1254. if (attrs->max_ord > c4iw_max_read_depth) {
  1255. ret = -EINVAL;
  1256. goto out;
  1257. }
  1258. newattr.max_ord = attrs->max_ord;
  1259. }
  1260. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1261. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1262. ret = -EINVAL;
  1263. goto out;
  1264. }
  1265. newattr.max_ird = attrs->max_ird;
  1266. }
  1267. qhp->attr = newattr;
  1268. }
  1269. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1270. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1271. goto out;
  1272. }
  1273. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1274. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1275. goto out;
  1276. }
  1277. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1278. goto out;
  1279. if (qhp->attr.state == attrs->next_state)
  1280. goto out;
  1281. switch (qhp->attr.state) {
  1282. case C4IW_QP_STATE_IDLE:
  1283. switch (attrs->next_state) {
  1284. case C4IW_QP_STATE_RTS:
  1285. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1286. ret = -EINVAL;
  1287. goto out;
  1288. }
  1289. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1290. ret = -EINVAL;
  1291. goto out;
  1292. }
  1293. qhp->attr.mpa_attr = attrs->mpa_attr;
  1294. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1295. qhp->ep = qhp->attr.llp_stream_handle;
  1296. set_state(qhp, C4IW_QP_STATE_RTS);
  1297. /*
  1298. * Ref the endpoint here and deref when we
  1299. * disassociate the endpoint from the QP. This
  1300. * happens in CLOSING->IDLE transition or *->ERROR
  1301. * transition.
  1302. */
  1303. c4iw_get_ep(&qhp->ep->com);
  1304. ret = rdma_init(rhp, qhp);
  1305. if (ret)
  1306. goto err;
  1307. break;
  1308. case C4IW_QP_STATE_ERROR:
  1309. set_state(qhp, C4IW_QP_STATE_ERROR);
  1310. flush_qp(qhp);
  1311. break;
  1312. default:
  1313. ret = -EINVAL;
  1314. goto out;
  1315. }
  1316. break;
  1317. case C4IW_QP_STATE_RTS:
  1318. switch (attrs->next_state) {
  1319. case C4IW_QP_STATE_CLOSING:
  1320. BUG_ON(atomic_read(&qhp->ep->com.kref.refcount) < 2);
  1321. t4_set_wq_in_error(&qhp->wq);
  1322. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1323. ep = qhp->ep;
  1324. if (!internal) {
  1325. abort = 0;
  1326. disconnect = 1;
  1327. c4iw_get_ep(&qhp->ep->com);
  1328. }
  1329. ret = rdma_fini(rhp, qhp, ep);
  1330. if (ret)
  1331. goto err;
  1332. break;
  1333. case C4IW_QP_STATE_TERMINATE:
  1334. t4_set_wq_in_error(&qhp->wq);
  1335. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1336. qhp->attr.layer_etype = attrs->layer_etype;
  1337. qhp->attr.ecode = attrs->ecode;
  1338. ep = qhp->ep;
  1339. if (!internal) {
  1340. c4iw_get_ep(&qhp->ep->com);
  1341. terminate = 1;
  1342. disconnect = 1;
  1343. } else {
  1344. terminate = qhp->attr.send_term;
  1345. ret = rdma_fini(rhp, qhp, ep);
  1346. if (ret)
  1347. goto err;
  1348. }
  1349. break;
  1350. case C4IW_QP_STATE_ERROR:
  1351. t4_set_wq_in_error(&qhp->wq);
  1352. set_state(qhp, C4IW_QP_STATE_ERROR);
  1353. if (!internal) {
  1354. abort = 1;
  1355. disconnect = 1;
  1356. ep = qhp->ep;
  1357. c4iw_get_ep(&qhp->ep->com);
  1358. }
  1359. goto err;
  1360. break;
  1361. default:
  1362. ret = -EINVAL;
  1363. goto out;
  1364. }
  1365. break;
  1366. case C4IW_QP_STATE_CLOSING:
  1367. if (!internal) {
  1368. ret = -EINVAL;
  1369. goto out;
  1370. }
  1371. switch (attrs->next_state) {
  1372. case C4IW_QP_STATE_IDLE:
  1373. flush_qp(qhp);
  1374. set_state(qhp, C4IW_QP_STATE_IDLE);
  1375. qhp->attr.llp_stream_handle = NULL;
  1376. c4iw_put_ep(&qhp->ep->com);
  1377. qhp->ep = NULL;
  1378. wake_up(&qhp->wait);
  1379. break;
  1380. case C4IW_QP_STATE_ERROR:
  1381. goto err;
  1382. default:
  1383. ret = -EINVAL;
  1384. goto err;
  1385. }
  1386. break;
  1387. case C4IW_QP_STATE_ERROR:
  1388. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1389. ret = -EINVAL;
  1390. goto out;
  1391. }
  1392. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1393. ret = -EINVAL;
  1394. goto out;
  1395. }
  1396. set_state(qhp, C4IW_QP_STATE_IDLE);
  1397. break;
  1398. case C4IW_QP_STATE_TERMINATE:
  1399. if (!internal) {
  1400. ret = -EINVAL;
  1401. goto out;
  1402. }
  1403. goto err;
  1404. break;
  1405. default:
  1406. printk(KERN_ERR "%s in a bad state %d\n",
  1407. __func__, qhp->attr.state);
  1408. ret = -EINVAL;
  1409. goto err;
  1410. break;
  1411. }
  1412. goto out;
  1413. err:
  1414. PDBG("%s disassociating ep %p qpid 0x%x\n", __func__, qhp->ep,
  1415. qhp->wq.sq.qid);
  1416. /* disassociate the LLP connection */
  1417. qhp->attr.llp_stream_handle = NULL;
  1418. if (!ep)
  1419. ep = qhp->ep;
  1420. qhp->ep = NULL;
  1421. set_state(qhp, C4IW_QP_STATE_ERROR);
  1422. free = 1;
  1423. abort = 1;
  1424. BUG_ON(!ep);
  1425. flush_qp(qhp);
  1426. wake_up(&qhp->wait);
  1427. out:
  1428. mutex_unlock(&qhp->mutex);
  1429. if (terminate)
  1430. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1431. /*
  1432. * If disconnect is 1, then we need to initiate a disconnect
  1433. * on the EP. This can be a normal close (RTS->CLOSING) or
  1434. * an abnormal close (RTS/CLOSING->ERROR).
  1435. */
  1436. if (disconnect) {
  1437. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1438. GFP_KERNEL);
  1439. c4iw_put_ep(&ep->com);
  1440. }
  1441. /*
  1442. * If free is 1, then we've disassociated the EP from the QP
  1443. * and we need to dereference the EP.
  1444. */
  1445. if (free)
  1446. c4iw_put_ep(&ep->com);
  1447. PDBG("%s exit state %d\n", __func__, qhp->attr.state);
  1448. return ret;
  1449. }
  1450. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1451. {
  1452. struct c4iw_dev *rhp;
  1453. struct c4iw_qp *qhp;
  1454. struct c4iw_qp_attributes attrs;
  1455. struct c4iw_ucontext *ucontext;
  1456. qhp = to_c4iw_qp(ib_qp);
  1457. rhp = qhp->rhp;
  1458. attrs.next_state = C4IW_QP_STATE_ERROR;
  1459. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1460. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1461. else
  1462. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1463. wait_event(qhp->wait, !qhp->ep);
  1464. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1465. spin_lock_irq(&rhp->lock);
  1466. if (!list_empty(&qhp->db_fc_entry))
  1467. list_del_init(&qhp->db_fc_entry);
  1468. spin_unlock_irq(&rhp->lock);
  1469. free_ird(rhp, qhp->attr.max_ird);
  1470. ucontext = ib_qp->uobject ?
  1471. to_c4iw_ucontext(ib_qp->uobject->context) : NULL;
  1472. destroy_qp(&rhp->rdev, &qhp->wq,
  1473. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1474. c4iw_qp_rem_ref(ib_qp);
  1475. PDBG("%s ib_qp %p qpid 0x%0x\n", __func__, ib_qp, qhp->wq.sq.qid);
  1476. return 0;
  1477. }
  1478. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1479. struct ib_udata *udata)
  1480. {
  1481. struct c4iw_dev *rhp;
  1482. struct c4iw_qp *qhp;
  1483. struct c4iw_pd *php;
  1484. struct c4iw_cq *schp;
  1485. struct c4iw_cq *rchp;
  1486. struct c4iw_create_qp_resp uresp;
  1487. unsigned int sqsize, rqsize;
  1488. struct c4iw_ucontext *ucontext;
  1489. int ret;
  1490. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1491. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1492. PDBG("%s ib_pd %p\n", __func__, pd);
  1493. if (attrs->qp_type != IB_QPT_RC)
  1494. return ERR_PTR(-EINVAL);
  1495. php = to_c4iw_pd(pd);
  1496. rhp = php->rhp;
  1497. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1498. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1499. if (!schp || !rchp)
  1500. return ERR_PTR(-EINVAL);
  1501. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1502. return ERR_PTR(-EINVAL);
  1503. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1504. return ERR_PTR(-E2BIG);
  1505. rqsize = attrs->cap.max_recv_wr + 1;
  1506. if (rqsize < 8)
  1507. rqsize = 8;
  1508. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1509. return ERR_PTR(-E2BIG);
  1510. sqsize = attrs->cap.max_send_wr + 1;
  1511. if (sqsize < 8)
  1512. sqsize = 8;
  1513. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1514. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1515. if (!qhp)
  1516. return ERR_PTR(-ENOMEM);
  1517. qhp->wq.sq.size = sqsize;
  1518. qhp->wq.sq.memsize =
  1519. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1520. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1521. qhp->wq.sq.flush_cidx = -1;
  1522. qhp->wq.rq.size = rqsize;
  1523. qhp->wq.rq.memsize =
  1524. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1525. sizeof(*qhp->wq.rq.queue);
  1526. if (ucontext) {
  1527. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1528. qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1529. }
  1530. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1531. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1532. if (ret)
  1533. goto err1;
  1534. attrs->cap.max_recv_wr = rqsize - 1;
  1535. attrs->cap.max_send_wr = sqsize - 1;
  1536. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1537. qhp->rhp = rhp;
  1538. qhp->attr.pd = php->pdid;
  1539. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1540. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1541. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1542. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1543. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1544. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1545. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1546. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1547. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1548. qhp->attr.enable_rdma_read = 1;
  1549. qhp->attr.enable_rdma_write = 1;
  1550. qhp->attr.enable_bind = 1;
  1551. qhp->attr.max_ord = 0;
  1552. qhp->attr.max_ird = 0;
  1553. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  1554. spin_lock_init(&qhp->lock);
  1555. init_completion(&qhp->sq_drained);
  1556. init_completion(&qhp->rq_drained);
  1557. mutex_init(&qhp->mutex);
  1558. init_waitqueue_head(&qhp->wait);
  1559. kref_init(&qhp->kref);
  1560. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1561. if (ret)
  1562. goto err2;
  1563. if (udata) {
  1564. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  1565. if (!sq_key_mm) {
  1566. ret = -ENOMEM;
  1567. goto err3;
  1568. }
  1569. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  1570. if (!rq_key_mm) {
  1571. ret = -ENOMEM;
  1572. goto err4;
  1573. }
  1574. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  1575. if (!sq_db_key_mm) {
  1576. ret = -ENOMEM;
  1577. goto err5;
  1578. }
  1579. rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  1580. if (!rq_db_key_mm) {
  1581. ret = -ENOMEM;
  1582. goto err6;
  1583. }
  1584. if (t4_sq_onchip(&qhp->wq.sq)) {
  1585. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  1586. GFP_KERNEL);
  1587. if (!ma_sync_key_mm) {
  1588. ret = -ENOMEM;
  1589. goto err7;
  1590. }
  1591. uresp.flags = C4IW_QPF_ONCHIP;
  1592. } else
  1593. uresp.flags = 0;
  1594. uresp.qid_mask = rhp->rdev.qpmask;
  1595. uresp.sqid = qhp->wq.sq.qid;
  1596. uresp.sq_size = qhp->wq.sq.size;
  1597. uresp.sq_memsize = qhp->wq.sq.memsize;
  1598. uresp.rqid = qhp->wq.rq.qid;
  1599. uresp.rq_size = qhp->wq.rq.size;
  1600. uresp.rq_memsize = qhp->wq.rq.memsize;
  1601. spin_lock(&ucontext->mmap_lock);
  1602. if (ma_sync_key_mm) {
  1603. uresp.ma_sync_key = ucontext->key;
  1604. ucontext->key += PAGE_SIZE;
  1605. } else {
  1606. uresp.ma_sync_key = 0;
  1607. }
  1608. uresp.sq_key = ucontext->key;
  1609. ucontext->key += PAGE_SIZE;
  1610. uresp.rq_key = ucontext->key;
  1611. ucontext->key += PAGE_SIZE;
  1612. uresp.sq_db_gts_key = ucontext->key;
  1613. ucontext->key += PAGE_SIZE;
  1614. uresp.rq_db_gts_key = ucontext->key;
  1615. ucontext->key += PAGE_SIZE;
  1616. spin_unlock(&ucontext->mmap_lock);
  1617. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1618. if (ret)
  1619. goto err8;
  1620. sq_key_mm->key = uresp.sq_key;
  1621. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  1622. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1623. insert_mmap(ucontext, sq_key_mm);
  1624. rq_key_mm->key = uresp.rq_key;
  1625. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  1626. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1627. insert_mmap(ucontext, rq_key_mm);
  1628. sq_db_key_mm->key = uresp.sq_db_gts_key;
  1629. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  1630. sq_db_key_mm->len = PAGE_SIZE;
  1631. insert_mmap(ucontext, sq_db_key_mm);
  1632. rq_db_key_mm->key = uresp.rq_db_gts_key;
  1633. rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  1634. rq_db_key_mm->len = PAGE_SIZE;
  1635. insert_mmap(ucontext, rq_db_key_mm);
  1636. if (ma_sync_key_mm) {
  1637. ma_sync_key_mm->key = uresp.ma_sync_key;
  1638. ma_sync_key_mm->addr =
  1639. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  1640. PCIE_MA_SYNC_A) & PAGE_MASK;
  1641. ma_sync_key_mm->len = PAGE_SIZE;
  1642. insert_mmap(ucontext, ma_sync_key_mm);
  1643. }
  1644. }
  1645. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1646. init_timer(&(qhp->timer));
  1647. INIT_LIST_HEAD(&qhp->db_fc_entry);
  1648. PDBG("%s sq id %u size %u memsize %zu num_entries %u "
  1649. "rq id %u size %u memsize %zu num_entries %u\n", __func__,
  1650. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  1651. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  1652. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  1653. return &qhp->ibqp;
  1654. err8:
  1655. kfree(ma_sync_key_mm);
  1656. err7:
  1657. kfree(rq_db_key_mm);
  1658. err6:
  1659. kfree(sq_db_key_mm);
  1660. err5:
  1661. kfree(rq_key_mm);
  1662. err4:
  1663. kfree(sq_key_mm);
  1664. err3:
  1665. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1666. err2:
  1667. destroy_qp(&rhp->rdev, &qhp->wq,
  1668. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1669. err1:
  1670. kfree(qhp);
  1671. return ERR_PTR(ret);
  1672. }
  1673. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1674. int attr_mask, struct ib_udata *udata)
  1675. {
  1676. struct c4iw_dev *rhp;
  1677. struct c4iw_qp *qhp;
  1678. enum c4iw_qp_attr_mask mask = 0;
  1679. struct c4iw_qp_attributes attrs;
  1680. PDBG("%s ib_qp %p\n", __func__, ibqp);
  1681. /* iwarp does not support the RTR state */
  1682. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  1683. attr_mask &= ~IB_QP_STATE;
  1684. /* Make sure we still have something left to do */
  1685. if (!attr_mask)
  1686. return 0;
  1687. memset(&attrs, 0, sizeof attrs);
  1688. qhp = to_c4iw_qp(ibqp);
  1689. rhp = qhp->rhp;
  1690. attrs.next_state = c4iw_convert_state(attr->qp_state);
  1691. attrs.enable_rdma_read = (attr->qp_access_flags &
  1692. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  1693. attrs.enable_rdma_write = (attr->qp_access_flags &
  1694. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  1695. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  1696. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  1697. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  1698. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  1699. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  1700. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  1701. /*
  1702. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  1703. * ringing the queue db when we're in DB_FULL mode.
  1704. * Only allow this on T4 devices.
  1705. */
  1706. attrs.sq_db_inc = attr->sq_psn;
  1707. attrs.rq_db_inc = attr->rq_psn;
  1708. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  1709. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  1710. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  1711. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  1712. return -EINVAL;
  1713. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  1714. }
  1715. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  1716. {
  1717. PDBG("%s ib_dev %p qpn 0x%x\n", __func__, dev, qpn);
  1718. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  1719. }
  1720. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1721. int attr_mask, struct ib_qp_init_attr *init_attr)
  1722. {
  1723. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  1724. memset(attr, 0, sizeof *attr);
  1725. memset(init_attr, 0, sizeof *init_attr);
  1726. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  1727. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  1728. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  1729. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  1730. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  1731. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1732. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  1733. return 0;
  1734. }
  1735. static void move_qp_to_err(struct c4iw_qp *qp)
  1736. {
  1737. struct c4iw_qp_attributes attrs = { .next_state = C4IW_QP_STATE_ERROR };
  1738. (void)c4iw_modify_qp(qp->rhp, qp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1739. }
  1740. void c4iw_drain_sq(struct ib_qp *ibqp)
  1741. {
  1742. struct c4iw_qp *qp = to_c4iw_qp(ibqp);
  1743. unsigned long flag;
  1744. bool need_to_wait;
  1745. move_qp_to_err(qp);
  1746. spin_lock_irqsave(&qp->lock, flag);
  1747. need_to_wait = !t4_sq_empty(&qp->wq);
  1748. spin_unlock_irqrestore(&qp->lock, flag);
  1749. if (need_to_wait)
  1750. wait_for_completion(&qp->sq_drained);
  1751. }
  1752. void c4iw_drain_rq(struct ib_qp *ibqp)
  1753. {
  1754. struct c4iw_qp *qp = to_c4iw_qp(ibqp);
  1755. unsigned long flag;
  1756. bool need_to_wait;
  1757. move_qp_to_err(qp);
  1758. spin_lock_irqsave(&qp->lock, flag);
  1759. need_to_wait = !t4_rq_empty(&qp->wq);
  1760. spin_unlock_irqrestore(&qp->lock, flag);
  1761. if (need_to_wait)
  1762. wait_for_completion(&qp->rq_drained);
  1763. }