sti_hda.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Author: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
  4. * License terms: GNU General Public License (GPL), version 2
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/component.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/seq_file.h>
  11. #include <drm/drmP.h>
  12. #include <drm/drm_atomic_helper.h>
  13. #include <drm/drm_crtc_helper.h>
  14. /* HDformatter registers */
  15. #define HDA_ANA_CFG 0x0000
  16. #define HDA_ANA_SCALE_CTRL_Y 0x0004
  17. #define HDA_ANA_SCALE_CTRL_CB 0x0008
  18. #define HDA_ANA_SCALE_CTRL_CR 0x000C
  19. #define HDA_ANA_ANC_CTRL 0x0010
  20. #define HDA_ANA_SRC_Y_CFG 0x0014
  21. #define HDA_COEFF_Y_PH1_TAP123 0x0018
  22. #define HDA_COEFF_Y_PH1_TAP456 0x001C
  23. #define HDA_COEFF_Y_PH2_TAP123 0x0020
  24. #define HDA_COEFF_Y_PH2_TAP456 0x0024
  25. #define HDA_COEFF_Y_PH3_TAP123 0x0028
  26. #define HDA_COEFF_Y_PH3_TAP456 0x002C
  27. #define HDA_COEFF_Y_PH4_TAP123 0x0030
  28. #define HDA_COEFF_Y_PH4_TAP456 0x0034
  29. #define HDA_ANA_SRC_C_CFG 0x0040
  30. #define HDA_COEFF_C_PH1_TAP123 0x0044
  31. #define HDA_COEFF_C_PH1_TAP456 0x0048
  32. #define HDA_COEFF_C_PH2_TAP123 0x004C
  33. #define HDA_COEFF_C_PH2_TAP456 0x0050
  34. #define HDA_COEFF_C_PH3_TAP123 0x0054
  35. #define HDA_COEFF_C_PH3_TAP456 0x0058
  36. #define HDA_COEFF_C_PH4_TAP123 0x005C
  37. #define HDA_COEFF_C_PH4_TAP456 0x0060
  38. #define HDA_SYNC_AWGI 0x0300
  39. /* HDA_ANA_CFG */
  40. #define CFG_AWG_ASYNC_EN BIT(0)
  41. #define CFG_AWG_ASYNC_HSYNC_MTD BIT(1)
  42. #define CFG_AWG_ASYNC_VSYNC_MTD BIT(2)
  43. #define CFG_AWG_SYNC_DEL BIT(3)
  44. #define CFG_AWG_FLTR_MODE_SHIFT 4
  45. #define CFG_AWG_FLTR_MODE_MASK (0xF << CFG_AWG_FLTR_MODE_SHIFT)
  46. #define CFG_AWG_FLTR_MODE_SD (0 << CFG_AWG_FLTR_MODE_SHIFT)
  47. #define CFG_AWG_FLTR_MODE_ED (1 << CFG_AWG_FLTR_MODE_SHIFT)
  48. #define CFG_AWG_FLTR_MODE_HD (2 << CFG_AWG_FLTR_MODE_SHIFT)
  49. #define CFG_SYNC_ON_PBPR_MASK BIT(8)
  50. #define CFG_PREFILTER_EN_MASK BIT(9)
  51. #define CFG_PBPR_SYNC_OFF_SHIFT 16
  52. #define CFG_PBPR_SYNC_OFF_MASK (0x7FF << CFG_PBPR_SYNC_OFF_SHIFT)
  53. #define CFG_PBPR_SYNC_OFF_VAL 0x117 /* Voltage dependent. stiH416 */
  54. /* Default scaling values */
  55. #define SCALE_CTRL_Y_DFLT 0x00C50256
  56. #define SCALE_CTRL_CB_DFLT 0x00DB0249
  57. #define SCALE_CTRL_CR_DFLT 0x00DB0249
  58. /* Video DACs control */
  59. #define VIDEO_DACS_CONTROL_MASK 0x0FFF
  60. #define VIDEO_DACS_CONTROL_SYSCFG2535 0x085C /* for stih416 */
  61. #define DAC_CFG_HD_OFF_SHIFT 5
  62. #define DAC_CFG_HD_OFF_MASK (0x7 << DAC_CFG_HD_OFF_SHIFT)
  63. #define VIDEO_DACS_CONTROL_SYSCFG5072 0x0120 /* for stih407 */
  64. #define DAC_CFG_HD_HZUVW_OFF_MASK BIT(1)
  65. /* Upsampler values for the alternative 2X Filter */
  66. #define SAMPLER_COEF_NB 8
  67. #define HDA_ANA_SRC_Y_CFG_ALT_2X 0x01130000
  68. static u32 coef_y_alt_2x[] = {
  69. 0x00FE83FB, 0x1F900401, 0x00000000, 0x00000000,
  70. 0x00F408F9, 0x055F7C25, 0x00000000, 0x00000000
  71. };
  72. #define HDA_ANA_SRC_C_CFG_ALT_2X 0x01750004
  73. static u32 coef_c_alt_2x[] = {
  74. 0x001305F7, 0x05274BD0, 0x00000000, 0x00000000,
  75. 0x0004907C, 0x09C80B9D, 0x00000000, 0x00000000
  76. };
  77. /* Upsampler values for the 4X Filter */
  78. #define HDA_ANA_SRC_Y_CFG_4X 0x01ED0005
  79. #define HDA_ANA_SRC_C_CFG_4X 0x01ED0004
  80. static u32 coef_yc_4x[] = {
  81. 0x00FC827F, 0x008FE20B, 0x00F684FC, 0x050F7C24,
  82. 0x00F4857C, 0x0A1F402E, 0x00FA027F, 0x0E076E1D
  83. };
  84. /* AWG instructions for some video modes */
  85. #define AWG_MAX_INST 64
  86. /* 720p@50 */
  87. static u32 AWGi_720p_50[] = {
  88. 0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
  89. 0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
  90. 0x00000D8E, 0x00000104, 0x00001804, 0x00000971,
  91. 0x00000C26, 0x0000003B, 0x00000FB4, 0x00000FB5,
  92. 0x00000104, 0x00001AE8
  93. };
  94. #define NN_720p_50 ARRAY_SIZE(AWGi_720p_50)
  95. /* 720p@60 */
  96. static u32 AWGi_720p_60[] = {
  97. 0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
  98. 0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
  99. 0x00000C44, 0x00000104, 0x00001804, 0x00000971,
  100. 0x00000C26, 0x0000003B, 0x00000F0F, 0x00000F10,
  101. 0x00000104, 0x00001AE8
  102. };
  103. #define NN_720p_60 ARRAY_SIZE(AWGi_720p_60)
  104. /* 1080p@30 */
  105. static u32 AWGi_1080p_30[] = {
  106. 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
  107. 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
  108. 0x00000C2A, 0x00000104, 0x00001804, 0x00000971,
  109. 0x00000C2A, 0x0000003B, 0x00000EBE, 0x00000EBF,
  110. 0x00000EBF, 0x00000104, 0x00001A2F, 0x00001C4B,
  111. 0x00001C52
  112. };
  113. #define NN_1080p_30 ARRAY_SIZE(AWGi_1080p_30)
  114. /* 1080p@25 */
  115. static u32 AWGi_1080p_25[] = {
  116. 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
  117. 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
  118. 0x00000DE2, 0x00000104, 0x00001804, 0x00000971,
  119. 0x00000C2A, 0x0000003B, 0x00000F51, 0x00000F51,
  120. 0x00000F52, 0x00000104, 0x00001A2F, 0x00001C4B,
  121. 0x00001C52
  122. };
  123. #define NN_1080p_25 ARRAY_SIZE(AWGi_1080p_25)
  124. /* 1080p@24 */
  125. static u32 AWGi_1080p_24[] = {
  126. 0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
  127. 0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
  128. 0x00000E50, 0x00000104, 0x00001804, 0x00000971,
  129. 0x00000C2A, 0x0000003B, 0x00000F76, 0x00000F76,
  130. 0x00000F76, 0x00000104, 0x00001A2F, 0x00001C4B,
  131. 0x00001C52
  132. };
  133. #define NN_1080p_24 ARRAY_SIZE(AWGi_1080p_24)
  134. /* 720x480p@60 */
  135. static u32 AWGi_720x480p_60[] = {
  136. 0x00000904, 0x00000F18, 0x0000013B, 0x00001805,
  137. 0x00000904, 0x00000C3D, 0x0000003B, 0x00001A06
  138. };
  139. #define NN_720x480p_60 ARRAY_SIZE(AWGi_720x480p_60)
  140. /* Video mode category */
  141. enum sti_hda_vid_cat {
  142. VID_SD,
  143. VID_ED,
  144. VID_HD_74M,
  145. VID_HD_148M
  146. };
  147. struct sti_hda_video_config {
  148. struct drm_display_mode mode;
  149. u32 *awg_instr;
  150. int nb_instr;
  151. enum sti_hda_vid_cat vid_cat;
  152. };
  153. /* HD analog supported modes
  154. * Interlaced modes may be added when supported by the whole display chain
  155. */
  156. static const struct sti_hda_video_config hda_supported_modes[] = {
  157. /* 1080p30 74.250Mhz */
  158. {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  159. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  160. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  161. AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
  162. /* 1080p30 74.176Mhz */
  163. {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2008,
  164. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  165. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  166. AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
  167. /* 1080p24 74.250Mhz */
  168. {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  169. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  170. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  171. AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
  172. /* 1080p24 74.176Mhz */
  173. {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2558,
  174. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  175. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  176. AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
  177. /* 1080p25 74.250Mhz */
  178. {{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  179. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  180. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  181. AWGi_1080p_25, NN_1080p_25, VID_HD_74M},
  182. /* 720p60 74.250Mhz */
  183. {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  184. 1430, 1650, 0, 720, 725, 730, 750, 0,
  185. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  186. AWGi_720p_60, NN_720p_60, VID_HD_74M},
  187. /* 720p60 74.176Mhz */
  188. {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74176, 1280, 1390,
  189. 1430, 1650, 0, 720, 725, 730, 750, 0,
  190. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  191. AWGi_720p_60, NN_720p_60, VID_HD_74M},
  192. /* 720p50 74.250Mhz */
  193. {{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  194. 1760, 1980, 0, 720, 725, 730, 750, 0,
  195. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
  196. AWGi_720p_50, NN_720p_50, VID_HD_74M},
  197. /* 720x480p60 27.027Mhz */
  198. {{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27027, 720, 736,
  199. 798, 858, 0, 480, 489, 495, 525, 0,
  200. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
  201. AWGi_720x480p_60, NN_720x480p_60, VID_ED},
  202. /* 720x480p60 27.000Mhz */
  203. {{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  204. 798, 858, 0, 480, 489, 495, 525, 0,
  205. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
  206. AWGi_720x480p_60, NN_720x480p_60, VID_ED}
  207. };
  208. /**
  209. * STI hd analog structure
  210. *
  211. * @dev: driver device
  212. * @drm_dev: pointer to drm device
  213. * @mode: current display mode selected
  214. * @regs: HD analog register
  215. * @video_dacs_ctrl: video DACS control register
  216. * @enabled: true if HD analog is enabled else false
  217. */
  218. struct sti_hda {
  219. struct device dev;
  220. struct drm_device *drm_dev;
  221. struct drm_display_mode mode;
  222. void __iomem *regs;
  223. void __iomem *video_dacs_ctrl;
  224. struct clk *clk_pix;
  225. struct clk *clk_hddac;
  226. bool enabled;
  227. };
  228. struct sti_hda_connector {
  229. struct drm_connector drm_connector;
  230. struct drm_encoder *encoder;
  231. struct sti_hda *hda;
  232. };
  233. #define to_sti_hda_connector(x) \
  234. container_of(x, struct sti_hda_connector, drm_connector)
  235. static u32 hda_read(struct sti_hda *hda, int offset)
  236. {
  237. return readl(hda->regs + offset);
  238. }
  239. static void hda_write(struct sti_hda *hda, u32 val, int offset)
  240. {
  241. writel(val, hda->regs + offset);
  242. }
  243. /**
  244. * Search for a video mode in the supported modes table
  245. *
  246. * @mode: mode being searched
  247. * @idx: index of the found mode
  248. *
  249. * Return true if mode is found
  250. */
  251. static bool hda_get_mode_idx(struct drm_display_mode mode, int *idx)
  252. {
  253. unsigned int i;
  254. for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++)
  255. if (drm_mode_equal(&hda_supported_modes[i].mode, &mode)) {
  256. *idx = i;
  257. return true;
  258. }
  259. return false;
  260. }
  261. /**
  262. * Enable the HD DACS
  263. *
  264. * @hda: pointer to HD analog structure
  265. * @enable: true if HD DACS need to be enabled, else false
  266. */
  267. static void hda_enable_hd_dacs(struct sti_hda *hda, bool enable)
  268. {
  269. u32 mask;
  270. if (hda->video_dacs_ctrl) {
  271. u32 val;
  272. switch ((u32)hda->video_dacs_ctrl & VIDEO_DACS_CONTROL_MASK) {
  273. case VIDEO_DACS_CONTROL_SYSCFG2535:
  274. mask = DAC_CFG_HD_OFF_MASK;
  275. break;
  276. case VIDEO_DACS_CONTROL_SYSCFG5072:
  277. mask = DAC_CFG_HD_HZUVW_OFF_MASK;
  278. break;
  279. default:
  280. DRM_INFO("Video DACS control register not supported!");
  281. return;
  282. }
  283. val = readl(hda->video_dacs_ctrl);
  284. if (enable)
  285. val &= ~mask;
  286. else
  287. val |= mask;
  288. writel(val, hda->video_dacs_ctrl);
  289. }
  290. }
  291. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  292. readl(hda->regs + reg))
  293. static void hda_dbg_cfg(struct seq_file *s, int val)
  294. {
  295. seq_puts(s, "\tAWG ");
  296. seq_puts(s, val & CFG_AWG_ASYNC_EN ? "enabled" : "disabled");
  297. }
  298. static void hda_dbg_awg_microcode(struct seq_file *s, void __iomem *reg)
  299. {
  300. unsigned int i;
  301. seq_puts(s, "\n\n");
  302. seq_puts(s, " HDA AWG microcode:");
  303. for (i = 0; i < AWG_MAX_INST; i++) {
  304. if (i % 8 == 0)
  305. seq_printf(s, "\n %04X:", i);
  306. seq_printf(s, " %04X", readl(reg + i * 4));
  307. }
  308. }
  309. static void hda_dbg_video_dacs_ctrl(struct seq_file *s, void __iomem *reg)
  310. {
  311. u32 val = readl(reg);
  312. u32 mask;
  313. switch ((u32)reg & VIDEO_DACS_CONTROL_MASK) {
  314. case VIDEO_DACS_CONTROL_SYSCFG2535:
  315. mask = DAC_CFG_HD_OFF_MASK;
  316. break;
  317. case VIDEO_DACS_CONTROL_SYSCFG5072:
  318. mask = DAC_CFG_HD_HZUVW_OFF_MASK;
  319. break;
  320. default:
  321. DRM_DEBUG_DRIVER("Warning: DACS ctrl register not supported!");
  322. return;
  323. }
  324. seq_puts(s, "\n");
  325. seq_printf(s, "\n %-25s 0x%08X", "VIDEO_DACS_CONTROL", val);
  326. seq_puts(s, "\tHD DACs ");
  327. seq_puts(s, val & mask ? "disabled" : "enabled");
  328. }
  329. static int hda_dbg_show(struct seq_file *s, void *data)
  330. {
  331. struct drm_info_node *node = s->private;
  332. struct sti_hda *hda = (struct sti_hda *)node->info_ent->data;
  333. seq_printf(s, "HD Analog: (vaddr = 0x%p)", hda->regs);
  334. DBGFS_DUMP(HDA_ANA_CFG);
  335. hda_dbg_cfg(s, readl(hda->regs + HDA_ANA_CFG));
  336. DBGFS_DUMP(HDA_ANA_SCALE_CTRL_Y);
  337. DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CB);
  338. DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CR);
  339. DBGFS_DUMP(HDA_ANA_ANC_CTRL);
  340. DBGFS_DUMP(HDA_ANA_SRC_Y_CFG);
  341. DBGFS_DUMP(HDA_ANA_SRC_C_CFG);
  342. hda_dbg_awg_microcode(s, hda->regs + HDA_SYNC_AWGI);
  343. if (hda->video_dacs_ctrl)
  344. hda_dbg_video_dacs_ctrl(s, hda->video_dacs_ctrl);
  345. seq_puts(s, "\n");
  346. return 0;
  347. }
  348. static struct drm_info_list hda_debugfs_files[] = {
  349. { "hda", hda_dbg_show, 0, NULL },
  350. };
  351. static void hda_debugfs_exit(struct sti_hda *hda, struct drm_minor *minor)
  352. {
  353. drm_debugfs_remove_files(hda_debugfs_files,
  354. ARRAY_SIZE(hda_debugfs_files),
  355. minor);
  356. }
  357. static int hda_debugfs_init(struct sti_hda *hda, struct drm_minor *minor)
  358. {
  359. unsigned int i;
  360. for (i = 0; i < ARRAY_SIZE(hda_debugfs_files); i++)
  361. hda_debugfs_files[i].data = hda;
  362. return drm_debugfs_create_files(hda_debugfs_files,
  363. ARRAY_SIZE(hda_debugfs_files),
  364. minor->debugfs_root, minor);
  365. }
  366. /**
  367. * Configure AWG, writing instructions
  368. *
  369. * @hda: pointer to HD analog structure
  370. * @awg_instr: pointer to AWG instructions table
  371. * @nb: nb of AWG instructions
  372. */
  373. static void sti_hda_configure_awg(struct sti_hda *hda, u32 *awg_instr, int nb)
  374. {
  375. unsigned int i;
  376. DRM_DEBUG_DRIVER("\n");
  377. for (i = 0; i < nb; i++)
  378. hda_write(hda, awg_instr[i], HDA_SYNC_AWGI + i * 4);
  379. for (i = nb; i < AWG_MAX_INST; i++)
  380. hda_write(hda, 0, HDA_SYNC_AWGI + i * 4);
  381. }
  382. static void sti_hda_disable(struct drm_bridge *bridge)
  383. {
  384. struct sti_hda *hda = bridge->driver_private;
  385. u32 val;
  386. if (!hda->enabled)
  387. return;
  388. DRM_DEBUG_DRIVER("\n");
  389. /* Disable HD DAC and AWG */
  390. val = hda_read(hda, HDA_ANA_CFG);
  391. val &= ~CFG_AWG_ASYNC_EN;
  392. hda_write(hda, val, HDA_ANA_CFG);
  393. hda_write(hda, 0, HDA_ANA_ANC_CTRL);
  394. hda_enable_hd_dacs(hda, false);
  395. /* Disable/unprepare hda clock */
  396. clk_disable_unprepare(hda->clk_hddac);
  397. clk_disable_unprepare(hda->clk_pix);
  398. hda->enabled = false;
  399. }
  400. static void sti_hda_pre_enable(struct drm_bridge *bridge)
  401. {
  402. struct sti_hda *hda = bridge->driver_private;
  403. u32 val, i, mode_idx;
  404. u32 src_filter_y, src_filter_c;
  405. u32 *coef_y, *coef_c;
  406. u32 filter_mode;
  407. DRM_DEBUG_DRIVER("\n");
  408. if (hda->enabled)
  409. return;
  410. /* Prepare/enable clocks */
  411. if (clk_prepare_enable(hda->clk_pix))
  412. DRM_ERROR("Failed to prepare/enable hda_pix clk\n");
  413. if (clk_prepare_enable(hda->clk_hddac))
  414. DRM_ERROR("Failed to prepare/enable hda_hddac clk\n");
  415. if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
  416. DRM_ERROR("Undefined mode\n");
  417. return;
  418. }
  419. switch (hda_supported_modes[mode_idx].vid_cat) {
  420. case VID_HD_148M:
  421. DRM_ERROR("Beyond HD analog capabilities\n");
  422. return;
  423. case VID_HD_74M:
  424. /* HD use alternate 2x filter */
  425. filter_mode = CFG_AWG_FLTR_MODE_HD;
  426. src_filter_y = HDA_ANA_SRC_Y_CFG_ALT_2X;
  427. src_filter_c = HDA_ANA_SRC_C_CFG_ALT_2X;
  428. coef_y = coef_y_alt_2x;
  429. coef_c = coef_c_alt_2x;
  430. break;
  431. case VID_ED:
  432. /* ED uses 4x filter */
  433. filter_mode = CFG_AWG_FLTR_MODE_ED;
  434. src_filter_y = HDA_ANA_SRC_Y_CFG_4X;
  435. src_filter_c = HDA_ANA_SRC_C_CFG_4X;
  436. coef_y = coef_yc_4x;
  437. coef_c = coef_yc_4x;
  438. break;
  439. case VID_SD:
  440. DRM_ERROR("Not supported\n");
  441. return;
  442. default:
  443. DRM_ERROR("Undefined resolution\n");
  444. return;
  445. }
  446. DRM_DEBUG_DRIVER("Using HDA mode #%d\n", mode_idx);
  447. /* Enable HD Video DACs */
  448. hda_enable_hd_dacs(hda, true);
  449. /* Configure scaler */
  450. hda_write(hda, SCALE_CTRL_Y_DFLT, HDA_ANA_SCALE_CTRL_Y);
  451. hda_write(hda, SCALE_CTRL_CB_DFLT, HDA_ANA_SCALE_CTRL_CB);
  452. hda_write(hda, SCALE_CTRL_CR_DFLT, HDA_ANA_SCALE_CTRL_CR);
  453. /* Configure sampler */
  454. hda_write(hda , src_filter_y, HDA_ANA_SRC_Y_CFG);
  455. hda_write(hda, src_filter_c, HDA_ANA_SRC_C_CFG);
  456. for (i = 0; i < SAMPLER_COEF_NB; i++) {
  457. hda_write(hda, coef_y[i], HDA_COEFF_Y_PH1_TAP123 + i * 4);
  458. hda_write(hda, coef_c[i], HDA_COEFF_C_PH1_TAP123 + i * 4);
  459. }
  460. /* Configure main HDFormatter */
  461. val = 0;
  462. val |= (hda->mode.flags & DRM_MODE_FLAG_INTERLACE) ?
  463. 0 : CFG_AWG_ASYNC_VSYNC_MTD;
  464. val |= (CFG_PBPR_SYNC_OFF_VAL << CFG_PBPR_SYNC_OFF_SHIFT);
  465. val |= filter_mode;
  466. hda_write(hda, val, HDA_ANA_CFG);
  467. /* Configure AWG */
  468. sti_hda_configure_awg(hda, hda_supported_modes[mode_idx].awg_instr,
  469. hda_supported_modes[mode_idx].nb_instr);
  470. /* Enable AWG */
  471. val = hda_read(hda, HDA_ANA_CFG);
  472. val |= CFG_AWG_ASYNC_EN;
  473. hda_write(hda, val, HDA_ANA_CFG);
  474. hda->enabled = true;
  475. }
  476. static void sti_hda_set_mode(struct drm_bridge *bridge,
  477. struct drm_display_mode *mode,
  478. struct drm_display_mode *adjusted_mode)
  479. {
  480. struct sti_hda *hda = bridge->driver_private;
  481. u32 mode_idx;
  482. int hddac_rate;
  483. int ret;
  484. DRM_DEBUG_DRIVER("\n");
  485. memcpy(&hda->mode, mode, sizeof(struct drm_display_mode));
  486. if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
  487. DRM_ERROR("Undefined mode\n");
  488. return;
  489. }
  490. switch (hda_supported_modes[mode_idx].vid_cat) {
  491. case VID_HD_74M:
  492. /* HD use alternate 2x filter */
  493. hddac_rate = mode->clock * 1000 * 2;
  494. break;
  495. case VID_ED:
  496. /* ED uses 4x filter */
  497. hddac_rate = mode->clock * 1000 * 4;
  498. break;
  499. default:
  500. DRM_ERROR("Undefined mode\n");
  501. return;
  502. }
  503. /* HD DAC = 148.5Mhz or 108 Mhz */
  504. ret = clk_set_rate(hda->clk_hddac, hddac_rate);
  505. if (ret < 0)
  506. DRM_ERROR("Cannot set rate (%dHz) for hda_hddac clk\n",
  507. hddac_rate);
  508. /* HDformatter clock = compositor clock */
  509. ret = clk_set_rate(hda->clk_pix, mode->clock * 1000);
  510. if (ret < 0)
  511. DRM_ERROR("Cannot set rate (%dHz) for hda_pix clk\n",
  512. mode->clock * 1000);
  513. }
  514. static void sti_hda_bridge_nope(struct drm_bridge *bridge)
  515. {
  516. /* do nothing */
  517. }
  518. static const struct drm_bridge_funcs sti_hda_bridge_funcs = {
  519. .pre_enable = sti_hda_pre_enable,
  520. .enable = sti_hda_bridge_nope,
  521. .disable = sti_hda_disable,
  522. .post_disable = sti_hda_bridge_nope,
  523. .mode_set = sti_hda_set_mode,
  524. };
  525. static int sti_hda_connector_get_modes(struct drm_connector *connector)
  526. {
  527. unsigned int i;
  528. int count = 0;
  529. struct sti_hda_connector *hda_connector
  530. = to_sti_hda_connector(connector);
  531. struct sti_hda *hda = hda_connector->hda;
  532. DRM_DEBUG_DRIVER("\n");
  533. for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++) {
  534. struct drm_display_mode *mode =
  535. drm_mode_duplicate(hda->drm_dev,
  536. &hda_supported_modes[i].mode);
  537. if (!mode)
  538. continue;
  539. mode->vrefresh = drm_mode_vrefresh(mode);
  540. /* the first mode is the preferred mode */
  541. if (i == 0)
  542. mode->type |= DRM_MODE_TYPE_PREFERRED;
  543. drm_mode_probed_add(connector, mode);
  544. count++;
  545. }
  546. return count;
  547. }
  548. #define CLK_TOLERANCE_HZ 50
  549. static int sti_hda_connector_mode_valid(struct drm_connector *connector,
  550. struct drm_display_mode *mode)
  551. {
  552. int target = mode->clock * 1000;
  553. int target_min = target - CLK_TOLERANCE_HZ;
  554. int target_max = target + CLK_TOLERANCE_HZ;
  555. int result;
  556. int idx;
  557. struct sti_hda_connector *hda_connector
  558. = to_sti_hda_connector(connector);
  559. struct sti_hda *hda = hda_connector->hda;
  560. if (!hda_get_mode_idx(*mode, &idx)) {
  561. return MODE_BAD;
  562. } else {
  563. result = clk_round_rate(hda->clk_pix, target);
  564. DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
  565. target, result);
  566. if ((result < target_min) || (result > target_max)) {
  567. DRM_DEBUG_DRIVER("hda pixclk=%d not supported\n",
  568. target);
  569. return MODE_BAD;
  570. }
  571. }
  572. return MODE_OK;
  573. }
  574. static const
  575. struct drm_connector_helper_funcs sti_hda_connector_helper_funcs = {
  576. .get_modes = sti_hda_connector_get_modes,
  577. .mode_valid = sti_hda_connector_mode_valid,
  578. };
  579. static enum drm_connector_status
  580. sti_hda_connector_detect(struct drm_connector *connector, bool force)
  581. {
  582. return connector_status_connected;
  583. }
  584. static int sti_hda_late_register(struct drm_connector *connector)
  585. {
  586. struct sti_hda_connector *hda_connector
  587. = to_sti_hda_connector(connector);
  588. struct sti_hda *hda = hda_connector->hda;
  589. if (hda_debugfs_init(hda, hda->drm_dev->primary)) {
  590. DRM_ERROR("HDA debugfs setup failed\n");
  591. return -EINVAL;
  592. }
  593. return 0;
  594. }
  595. static const struct drm_connector_funcs sti_hda_connector_funcs = {
  596. .dpms = drm_atomic_helper_connector_dpms,
  597. .fill_modes = drm_helper_probe_single_connector_modes,
  598. .detect = sti_hda_connector_detect,
  599. .destroy = drm_connector_cleanup,
  600. .reset = drm_atomic_helper_connector_reset,
  601. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  602. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  603. .late_register = sti_hda_late_register,
  604. };
  605. static struct drm_encoder *sti_hda_find_encoder(struct drm_device *dev)
  606. {
  607. struct drm_encoder *encoder;
  608. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  609. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC)
  610. return encoder;
  611. }
  612. return NULL;
  613. }
  614. static int sti_hda_bind(struct device *dev, struct device *master, void *data)
  615. {
  616. struct sti_hda *hda = dev_get_drvdata(dev);
  617. struct drm_device *drm_dev = data;
  618. struct drm_encoder *encoder;
  619. struct sti_hda_connector *connector;
  620. struct drm_connector *drm_connector;
  621. struct drm_bridge *bridge;
  622. int err;
  623. /* Set the drm device handle */
  624. hda->drm_dev = drm_dev;
  625. encoder = sti_hda_find_encoder(drm_dev);
  626. if (!encoder)
  627. return -ENOMEM;
  628. connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
  629. if (!connector)
  630. return -ENOMEM;
  631. connector->hda = hda;
  632. bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
  633. if (!bridge)
  634. return -ENOMEM;
  635. bridge->driver_private = hda;
  636. bridge->funcs = &sti_hda_bridge_funcs;
  637. drm_bridge_attach(drm_dev, bridge);
  638. encoder->bridge = bridge;
  639. connector->encoder = encoder;
  640. drm_connector = (struct drm_connector *)connector;
  641. drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
  642. drm_connector_init(drm_dev, drm_connector,
  643. &sti_hda_connector_funcs, DRM_MODE_CONNECTOR_Component);
  644. drm_connector_helper_add(drm_connector,
  645. &sti_hda_connector_helper_funcs);
  646. err = drm_mode_connector_attach_encoder(drm_connector, encoder);
  647. if (err) {
  648. DRM_ERROR("Failed to attach a connector to a encoder\n");
  649. goto err_sysfs;
  650. }
  651. /* force to disable hd dacs at startup */
  652. hda_enable_hd_dacs(hda, false);
  653. return 0;
  654. err_sysfs:
  655. drm_bridge_remove(bridge);
  656. return -EINVAL;
  657. }
  658. static void sti_hda_unbind(struct device *dev,
  659. struct device *master, void *data)
  660. {
  661. struct sti_hda *hda = dev_get_drvdata(dev);
  662. struct drm_device *drm_dev = data;
  663. hda_debugfs_exit(hda, drm_dev->primary);
  664. }
  665. static const struct component_ops sti_hda_ops = {
  666. .bind = sti_hda_bind,
  667. .unbind = sti_hda_unbind,
  668. };
  669. static int sti_hda_probe(struct platform_device *pdev)
  670. {
  671. struct device *dev = &pdev->dev;
  672. struct sti_hda *hda;
  673. struct resource *res;
  674. DRM_INFO("%s\n", __func__);
  675. hda = devm_kzalloc(dev, sizeof(*hda), GFP_KERNEL);
  676. if (!hda)
  677. return -ENOMEM;
  678. hda->dev = pdev->dev;
  679. /* Get resources */
  680. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hda-reg");
  681. if (!res) {
  682. DRM_ERROR("Invalid hda resource\n");
  683. return -ENOMEM;
  684. }
  685. hda->regs = devm_ioremap_nocache(dev, res->start, resource_size(res));
  686. if (!hda->regs)
  687. return -ENOMEM;
  688. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  689. "video-dacs-ctrl");
  690. if (res) {
  691. hda->video_dacs_ctrl = devm_ioremap_nocache(dev, res->start,
  692. resource_size(res));
  693. if (!hda->video_dacs_ctrl)
  694. return -ENOMEM;
  695. } else {
  696. /* If no existing video-dacs-ctrl resource continue the probe */
  697. DRM_DEBUG_DRIVER("No video-dacs-ctrl resource\n");
  698. hda->video_dacs_ctrl = NULL;
  699. }
  700. /* Get clock resources */
  701. hda->clk_pix = devm_clk_get(dev, "pix");
  702. if (IS_ERR(hda->clk_pix)) {
  703. DRM_ERROR("Cannot get hda_pix clock\n");
  704. return PTR_ERR(hda->clk_pix);
  705. }
  706. hda->clk_hddac = devm_clk_get(dev, "hddac");
  707. if (IS_ERR(hda->clk_hddac)) {
  708. DRM_ERROR("Cannot get hda_hddac clock\n");
  709. return PTR_ERR(hda->clk_hddac);
  710. }
  711. platform_set_drvdata(pdev, hda);
  712. return component_add(&pdev->dev, &sti_hda_ops);
  713. }
  714. static int sti_hda_remove(struct platform_device *pdev)
  715. {
  716. component_del(&pdev->dev, &sti_hda_ops);
  717. return 0;
  718. }
  719. static const struct of_device_id hda_of_match[] = {
  720. { .compatible = "st,stih416-hda", },
  721. { .compatible = "st,stih407-hda", },
  722. { /* end node */ }
  723. };
  724. MODULE_DEVICE_TABLE(of, hda_of_match);
  725. struct platform_driver sti_hda_driver = {
  726. .driver = {
  727. .name = "sti-hda",
  728. .owner = THIS_MODULE,
  729. .of_match_table = hda_of_match,
  730. },
  731. .probe = sti_hda_probe,
  732. .remove = sti_hda_remove,
  733. };
  734. MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
  735. MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
  736. MODULE_LICENSE("GPL");