rockchip_drm_vop.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _ROCKCHIP_DRM_VOP_H
  15. #define _ROCKCHIP_DRM_VOP_H
  16. enum vop_data_format {
  17. VOP_FMT_ARGB8888 = 0,
  18. VOP_FMT_RGB888,
  19. VOP_FMT_RGB565,
  20. VOP_FMT_YUV420SP = 4,
  21. VOP_FMT_YUV422SP,
  22. VOP_FMT_YUV444SP,
  23. };
  24. struct vop_reg_data {
  25. uint32_t offset;
  26. uint32_t value;
  27. };
  28. struct vop_reg {
  29. uint32_t offset;
  30. uint32_t shift;
  31. uint32_t mask;
  32. };
  33. struct vop_ctrl {
  34. struct vop_reg standby;
  35. struct vop_reg data_blank;
  36. struct vop_reg gate_en;
  37. struct vop_reg mmu_en;
  38. struct vop_reg rgb_en;
  39. struct vop_reg edp_en;
  40. struct vop_reg hdmi_en;
  41. struct vop_reg mipi_en;
  42. struct vop_reg out_mode;
  43. struct vop_reg dither_down;
  44. struct vop_reg dither_up;
  45. struct vop_reg pin_pol;
  46. struct vop_reg htotal_pw;
  47. struct vop_reg hact_st_end;
  48. struct vop_reg vtotal_pw;
  49. struct vop_reg vact_st_end;
  50. struct vop_reg hpost_st_end;
  51. struct vop_reg vpost_st_end;
  52. struct vop_reg cfg_done;
  53. };
  54. struct vop_intr {
  55. const int *intrs;
  56. uint32_t nintrs;
  57. struct vop_reg enable;
  58. struct vop_reg clear;
  59. struct vop_reg status;
  60. };
  61. struct vop_scl_extension {
  62. struct vop_reg cbcr_vsd_mode;
  63. struct vop_reg cbcr_vsu_mode;
  64. struct vop_reg cbcr_hsd_mode;
  65. struct vop_reg cbcr_ver_scl_mode;
  66. struct vop_reg cbcr_hor_scl_mode;
  67. struct vop_reg yrgb_vsd_mode;
  68. struct vop_reg yrgb_vsu_mode;
  69. struct vop_reg yrgb_hsd_mode;
  70. struct vop_reg yrgb_ver_scl_mode;
  71. struct vop_reg yrgb_hor_scl_mode;
  72. struct vop_reg line_load_mode;
  73. struct vop_reg cbcr_axi_gather_num;
  74. struct vop_reg yrgb_axi_gather_num;
  75. struct vop_reg vsd_cbcr_gt2;
  76. struct vop_reg vsd_cbcr_gt4;
  77. struct vop_reg vsd_yrgb_gt2;
  78. struct vop_reg vsd_yrgb_gt4;
  79. struct vop_reg bic_coe_sel;
  80. struct vop_reg cbcr_axi_gather_en;
  81. struct vop_reg yrgb_axi_gather_en;
  82. struct vop_reg lb_mode;
  83. };
  84. struct vop_scl_regs {
  85. const struct vop_scl_extension *ext;
  86. struct vop_reg scale_yrgb_x;
  87. struct vop_reg scale_yrgb_y;
  88. struct vop_reg scale_cbcr_x;
  89. struct vop_reg scale_cbcr_y;
  90. };
  91. struct vop_win_phy {
  92. const struct vop_scl_regs *scl;
  93. const uint32_t *data_formats;
  94. uint32_t nformats;
  95. struct vop_reg enable;
  96. struct vop_reg format;
  97. struct vop_reg rb_swap;
  98. struct vop_reg act_info;
  99. struct vop_reg dsp_info;
  100. struct vop_reg dsp_st;
  101. struct vop_reg yrgb_mst;
  102. struct vop_reg uv_mst;
  103. struct vop_reg yrgb_vir;
  104. struct vop_reg uv_vir;
  105. struct vop_reg dst_alpha_ctl;
  106. struct vop_reg src_alpha_ctl;
  107. };
  108. struct vop_win_data {
  109. uint32_t base;
  110. const struct vop_win_phy *phy;
  111. enum drm_plane_type type;
  112. };
  113. struct vop_data {
  114. const struct vop_reg_data *init_table;
  115. unsigned int table_size;
  116. const struct vop_ctrl *ctrl;
  117. const struct vop_intr *intr;
  118. const struct vop_win_data *win;
  119. unsigned int win_size;
  120. };
  121. /* interrupt define */
  122. #define DSP_HOLD_VALID_INTR (1 << 0)
  123. #define FS_INTR (1 << 1)
  124. #define LINE_FLAG_INTR (1 << 2)
  125. #define BUS_ERROR_INTR (1 << 3)
  126. #define INTR_MASK (DSP_HOLD_VALID_INTR | FS_INTR | \
  127. LINE_FLAG_INTR | BUS_ERROR_INTR)
  128. #define DSP_HOLD_VALID_INTR_EN(x) ((x) << 4)
  129. #define FS_INTR_EN(x) ((x) << 5)
  130. #define LINE_FLAG_INTR_EN(x) ((x) << 6)
  131. #define BUS_ERROR_INTR_EN(x) ((x) << 7)
  132. #define DSP_HOLD_VALID_INTR_MASK (1 << 4)
  133. #define FS_INTR_MASK (1 << 5)
  134. #define LINE_FLAG_INTR_MASK (1 << 6)
  135. #define BUS_ERROR_INTR_MASK (1 << 7)
  136. #define INTR_CLR_SHIFT 8
  137. #define DSP_HOLD_VALID_INTR_CLR (1 << (INTR_CLR_SHIFT + 0))
  138. #define FS_INTR_CLR (1 << (INTR_CLR_SHIFT + 1))
  139. #define LINE_FLAG_INTR_CLR (1 << (INTR_CLR_SHIFT + 2))
  140. #define BUS_ERROR_INTR_CLR (1 << (INTR_CLR_SHIFT + 3))
  141. #define DSP_LINE_NUM(x) (((x) & 0x1fff) << 12)
  142. #define DSP_LINE_NUM_MASK (0x1fff << 12)
  143. /* src alpha ctrl define */
  144. #define SRC_FADING_VALUE(x) (((x) & 0xff) << 24)
  145. #define SRC_GLOBAL_ALPHA(x) (((x) & 0xff) << 16)
  146. #define SRC_FACTOR_M0(x) (((x) & 0x7) << 6)
  147. #define SRC_ALPHA_CAL_M0(x) (((x) & 0x1) << 5)
  148. #define SRC_BLEND_M0(x) (((x) & 0x3) << 3)
  149. #define SRC_ALPHA_M0(x) (((x) & 0x1) << 2)
  150. #define SRC_COLOR_M0(x) (((x) & 0x1) << 1)
  151. #define SRC_ALPHA_EN(x) (((x) & 0x1) << 0)
  152. /* dst alpha ctrl define */
  153. #define DST_FACTOR_M0(x) (((x) & 0x7) << 6)
  154. /*
  155. * display output interface supported by rockchip lcdc
  156. */
  157. #define ROCKCHIP_OUT_MODE_P888 0
  158. #define ROCKCHIP_OUT_MODE_P666 1
  159. #define ROCKCHIP_OUT_MODE_P565 2
  160. /* for use special outface */
  161. #define ROCKCHIP_OUT_MODE_AAAA 15
  162. enum alpha_mode {
  163. ALPHA_STRAIGHT,
  164. ALPHA_INVERSE,
  165. };
  166. enum global_blend_mode {
  167. ALPHA_GLOBAL,
  168. ALPHA_PER_PIX,
  169. ALPHA_PER_PIX_GLOBAL,
  170. };
  171. enum alpha_cal_mode {
  172. ALPHA_SATURATION,
  173. ALPHA_NO_SATURATION,
  174. };
  175. enum color_mode {
  176. ALPHA_SRC_PRE_MUL,
  177. ALPHA_SRC_NO_PRE_MUL,
  178. };
  179. enum factor_mode {
  180. ALPHA_ZERO,
  181. ALPHA_ONE,
  182. ALPHA_SRC,
  183. ALPHA_SRC_INVERSE,
  184. ALPHA_SRC_GLOBAL,
  185. };
  186. enum scale_mode {
  187. SCALE_NONE = 0x0,
  188. SCALE_UP = 0x1,
  189. SCALE_DOWN = 0x2
  190. };
  191. enum lb_mode {
  192. LB_YUV_3840X5 = 0x0,
  193. LB_YUV_2560X8 = 0x1,
  194. LB_RGB_3840X2 = 0x2,
  195. LB_RGB_2560X4 = 0x3,
  196. LB_RGB_1920X5 = 0x4,
  197. LB_RGB_1280X8 = 0x5
  198. };
  199. enum sacle_up_mode {
  200. SCALE_UP_BIL = 0x0,
  201. SCALE_UP_BIC = 0x1
  202. };
  203. enum scale_down_mode {
  204. SCALE_DOWN_BIL = 0x0,
  205. SCALE_DOWN_AVG = 0x1
  206. };
  207. #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
  208. #define SCL_FT_DEFAULT_FIXPOINT_SHIFT 12
  209. #define SCL_MAX_VSKIPLINES 4
  210. #define MIN_SCL_FT_AFTER_VSKIP 1
  211. static inline uint16_t scl_cal_scale(int src, int dst, int shift)
  212. {
  213. return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
  214. }
  215. static inline uint16_t scl_cal_scale2(int src, int dst)
  216. {
  217. return ((src - 1) << 12) / (dst - 1);
  218. }
  219. #define GET_SCL_FT_BILI_DN(src, dst) scl_cal_scale(src, dst, 12)
  220. #define GET_SCL_FT_BILI_UP(src, dst) scl_cal_scale(src, dst, 16)
  221. #define GET_SCL_FT_BIC(src, dst) scl_cal_scale(src, dst, 16)
  222. static inline uint16_t scl_get_bili_dn_vskip(int src_h, int dst_h,
  223. int vskiplines)
  224. {
  225. int act_height;
  226. act_height = (src_h + vskiplines - 1) / vskiplines;
  227. return GET_SCL_FT_BILI_DN(act_height, dst_h);
  228. }
  229. static inline enum scale_mode scl_get_scl_mode(int src, int dst)
  230. {
  231. if (src < dst)
  232. return SCALE_UP;
  233. else if (src > dst)
  234. return SCALE_DOWN;
  235. return SCALE_NONE;
  236. }
  237. static inline int scl_get_vskiplines(uint32_t srch, uint32_t dsth)
  238. {
  239. uint32_t vskiplines;
  240. for (vskiplines = SCL_MAX_VSKIPLINES; vskiplines > 1; vskiplines /= 2)
  241. if (srch >= vskiplines * dsth * MIN_SCL_FT_AFTER_VSKIP)
  242. break;
  243. return vskiplines;
  244. }
  245. static inline int scl_vop_cal_lb_mode(int width, bool is_yuv)
  246. {
  247. int lb_mode;
  248. if (width > 2560)
  249. lb_mode = LB_RGB_3840X2;
  250. else if (width > 1920)
  251. lb_mode = LB_RGB_2560X4;
  252. else if (!is_yuv)
  253. lb_mode = LB_RGB_1920X5;
  254. else if (width > 1280)
  255. lb_mode = LB_YUV_3840X5;
  256. else
  257. lb_mode = LB_YUV_2560X8;
  258. return lb_mode;
  259. }
  260. extern const struct component_ops vop_component_ops;
  261. #endif /* _ROCKCHIP_DRM_VOP_H */