analogix_dp-rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * Rockchip SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  5. * Author: Andy Yan <andy.yan@rock-chips.com>
  6. * Yakir Yang <ykk@rock-chips.com>
  7. * Jeff Chen <jeff.chen@rock-chips.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/regmap.h>
  19. #include <linux/reset.h>
  20. #include <linux/clk.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_dp_helper.h>
  24. #include <drm/drm_of.h>
  25. #include <drm/drm_panel.h>
  26. #include <video/of_videomode.h>
  27. #include <video/videomode.h>
  28. #include <drm/bridge/analogix_dp.h>
  29. #include "rockchip_drm_drv.h"
  30. #include "rockchip_drm_vop.h"
  31. #define RK3288_GRF_SOC_CON6 0x25c
  32. #define RK3288_EDP_LCDC_SEL BIT(5)
  33. #define RK3399_GRF_SOC_CON20 0x6250
  34. #define RK3399_EDP_LCDC_SEL BIT(5)
  35. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  36. #define to_dp(nm) container_of(nm, struct rockchip_dp_device, nm)
  37. /**
  38. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  39. * @lcdsel_grf_reg: grf register offset of lcdc select
  40. * @lcdsel_big: reg value of selecting vop big for eDP
  41. * @lcdsel_lit: reg value of selecting vop little for eDP
  42. * @chip_type: specific chip type
  43. */
  44. struct rockchip_dp_chip_data {
  45. u32 lcdsel_grf_reg;
  46. u32 lcdsel_big;
  47. u32 lcdsel_lit;
  48. u32 chip_type;
  49. };
  50. struct rockchip_dp_device {
  51. struct drm_device *drm_dev;
  52. struct device *dev;
  53. struct drm_encoder encoder;
  54. struct drm_display_mode mode;
  55. struct clk *pclk;
  56. struct clk *grfclk;
  57. struct regmap *grf;
  58. struct reset_control *rst;
  59. const struct rockchip_dp_chip_data *data;
  60. struct analogix_dp_plat_data plat_data;
  61. };
  62. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  63. {
  64. reset_control_assert(dp->rst);
  65. usleep_range(10, 20);
  66. reset_control_deassert(dp->rst);
  67. return 0;
  68. }
  69. static int rockchip_dp_poweron(struct analogix_dp_plat_data *plat_data)
  70. {
  71. struct rockchip_dp_device *dp = to_dp(plat_data);
  72. int ret;
  73. ret = clk_prepare_enable(dp->pclk);
  74. if (ret < 0) {
  75. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  76. return ret;
  77. }
  78. ret = rockchip_dp_pre_init(dp);
  79. if (ret < 0) {
  80. dev_err(dp->dev, "failed to dp pre init %d\n", ret);
  81. clk_disable_unprepare(dp->pclk);
  82. return ret;
  83. }
  84. return 0;
  85. }
  86. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  87. {
  88. struct rockchip_dp_device *dp = to_dp(plat_data);
  89. clk_disable_unprepare(dp->pclk);
  90. return 0;
  91. }
  92. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  93. struct drm_connector *connector)
  94. {
  95. struct drm_display_info *di = &connector->display_info;
  96. /* VOP couldn't output YUV video format for eDP rightly */
  97. u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;
  98. if ((di->color_formats & mask)) {
  99. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  100. di->color_formats &= ~mask;
  101. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  102. di->bpc = 8;
  103. }
  104. return 0;
  105. }
  106. static bool
  107. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  108. const struct drm_display_mode *mode,
  109. struct drm_display_mode *adjusted_mode)
  110. {
  111. /* do nothing */
  112. return true;
  113. }
  114. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  115. struct drm_display_mode *mode,
  116. struct drm_display_mode *adjusted)
  117. {
  118. /* do nothing */
  119. }
  120. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
  121. {
  122. struct rockchip_dp_device *dp = to_dp(encoder);
  123. int ret;
  124. u32 val;
  125. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  126. if (ret < 0)
  127. return;
  128. if (ret)
  129. val = dp->data->lcdsel_lit;
  130. else
  131. val = dp->data->lcdsel_big;
  132. dev_dbg(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  133. ret = clk_prepare_enable(dp->grfclk);
  134. if (ret < 0) {
  135. dev_err(dp->dev, "failed to enable grfclk %d\n", ret);
  136. return;
  137. }
  138. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  139. if (ret != 0)
  140. dev_err(dp->dev, "Could not write to GRF: %d\n", ret);
  141. clk_disable_unprepare(dp->grfclk);
  142. }
  143. static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
  144. {
  145. /* do nothing */
  146. }
  147. static int
  148. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  149. struct drm_crtc_state *crtc_state,
  150. struct drm_connector_state *conn_state)
  151. {
  152. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  153. struct rockchip_dp_device *dp = to_dp(encoder);
  154. int ret;
  155. /*
  156. * The hardware IC designed that VOP must output the RGB10 video
  157. * format to eDP controller, and if eDP panel only support RGB8,
  158. * then eDP controller should cut down the video data, not via VOP
  159. * controller, that's why we need to hardcode the VOP output mode
  160. * to RGA10 here.
  161. */
  162. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  163. s->output_type = DRM_MODE_CONNECTOR_eDP;
  164. if (dp->data->chip_type == RK3399_EDP) {
  165. /*
  166. * For RK3399, VOP Lit must code the out mode to RGB888,
  167. * VOP Big must code the out mode to RGB10.
  168. */
  169. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node,
  170. encoder);
  171. if (ret > 0)
  172. s->output_mode = ROCKCHIP_OUT_MODE_P888;
  173. }
  174. return 0;
  175. }
  176. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  177. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  178. .mode_set = rockchip_dp_drm_encoder_mode_set,
  179. .enable = rockchip_dp_drm_encoder_enable,
  180. .disable = rockchip_dp_drm_encoder_nop,
  181. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  182. };
  183. static void rockchip_dp_drm_encoder_destroy(struct drm_encoder *encoder)
  184. {
  185. drm_encoder_cleanup(encoder);
  186. }
  187. static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
  188. .destroy = rockchip_dp_drm_encoder_destroy,
  189. };
  190. static int rockchip_dp_init(struct rockchip_dp_device *dp)
  191. {
  192. struct device *dev = dp->dev;
  193. struct device_node *np = dev->of_node;
  194. int ret;
  195. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  196. if (IS_ERR(dp->grf)) {
  197. dev_err(dev, "failed to get rockchip,grf property\n");
  198. return PTR_ERR(dp->grf);
  199. }
  200. dp->grfclk = devm_clk_get(dev, "grf");
  201. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  202. dp->grfclk = NULL;
  203. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  204. return -EPROBE_DEFER;
  205. } else if (IS_ERR(dp->grfclk)) {
  206. dev_err(dev, "failed to get grf clock\n");
  207. return PTR_ERR(dp->grfclk);
  208. }
  209. dp->pclk = devm_clk_get(dev, "pclk");
  210. if (IS_ERR(dp->pclk)) {
  211. dev_err(dev, "failed to get pclk property\n");
  212. return PTR_ERR(dp->pclk);
  213. }
  214. dp->rst = devm_reset_control_get(dev, "dp");
  215. if (IS_ERR(dp->rst)) {
  216. dev_err(dev, "failed to get dp reset control\n");
  217. return PTR_ERR(dp->rst);
  218. }
  219. ret = clk_prepare_enable(dp->pclk);
  220. if (ret < 0) {
  221. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  222. return ret;
  223. }
  224. ret = rockchip_dp_pre_init(dp);
  225. if (ret < 0) {
  226. dev_err(dp->dev, "failed to pre init %d\n", ret);
  227. clk_disable_unprepare(dp->pclk);
  228. return ret;
  229. }
  230. return 0;
  231. }
  232. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  233. {
  234. struct drm_encoder *encoder = &dp->encoder;
  235. struct drm_device *drm_dev = dp->drm_dev;
  236. struct device *dev = dp->dev;
  237. int ret;
  238. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  239. dev->of_node);
  240. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  241. ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
  242. DRM_MODE_ENCODER_TMDS, NULL);
  243. if (ret) {
  244. DRM_ERROR("failed to initialize encoder with drm\n");
  245. return ret;
  246. }
  247. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  248. return 0;
  249. }
  250. static int rockchip_dp_bind(struct device *dev, struct device *master,
  251. void *data)
  252. {
  253. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  254. const struct rockchip_dp_chip_data *dp_data;
  255. struct drm_device *drm_dev = data;
  256. int ret;
  257. /*
  258. * Just like the probe function said, we don't need the
  259. * device drvrate anymore, we should leave the charge to
  260. * analogix dp driver, set the device drvdata to NULL.
  261. */
  262. dev_set_drvdata(dev, NULL);
  263. dp_data = of_device_get_match_data(dev);
  264. if (!dp_data)
  265. return -ENODEV;
  266. ret = rockchip_dp_init(dp);
  267. if (ret < 0)
  268. return ret;
  269. dp->data = dp_data;
  270. dp->drm_dev = drm_dev;
  271. ret = rockchip_dp_drm_create_encoder(dp);
  272. if (ret) {
  273. DRM_ERROR("failed to create drm encoder\n");
  274. return ret;
  275. }
  276. dp->plat_data.encoder = &dp->encoder;
  277. dp->plat_data.dev_type = dp->data->chip_type;
  278. dp->plat_data.power_on = rockchip_dp_poweron;
  279. dp->plat_data.power_off = rockchip_dp_powerdown;
  280. dp->plat_data.get_modes = rockchip_dp_get_modes;
  281. return analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
  282. }
  283. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  284. void *data)
  285. {
  286. return analogix_dp_unbind(dev, master, data);
  287. }
  288. static const struct component_ops rockchip_dp_component_ops = {
  289. .bind = rockchip_dp_bind,
  290. .unbind = rockchip_dp_unbind,
  291. };
  292. static int rockchip_dp_probe(struct platform_device *pdev)
  293. {
  294. struct device *dev = &pdev->dev;
  295. struct device_node *panel_node, *port, *endpoint;
  296. struct drm_panel *panel = NULL;
  297. struct rockchip_dp_device *dp;
  298. port = of_graph_get_port_by_id(dev->of_node, 1);
  299. if (port) {
  300. endpoint = of_get_child_by_name(port, "endpoint");
  301. of_node_put(port);
  302. if (!endpoint) {
  303. dev_err(dev, "no output endpoint found\n");
  304. return -EINVAL;
  305. }
  306. panel_node = of_graph_get_remote_port_parent(endpoint);
  307. of_node_put(endpoint);
  308. if (!panel_node) {
  309. dev_err(dev, "no output node found\n");
  310. return -EINVAL;
  311. }
  312. panel = of_drm_find_panel(panel_node);
  313. of_node_put(panel_node);
  314. if (!panel) {
  315. DRM_ERROR("failed to find panel\n");
  316. return -EPROBE_DEFER;
  317. }
  318. }
  319. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  320. if (!dp)
  321. return -ENOMEM;
  322. dp->dev = dev;
  323. dp->plat_data.panel = panel;
  324. /*
  325. * We just use the drvdata until driver run into component
  326. * add function, and then we would set drvdata to null, so
  327. * that analogix dp driver could take charge of the drvdata.
  328. */
  329. platform_set_drvdata(pdev, dp);
  330. return component_add(dev, &rockchip_dp_component_ops);
  331. }
  332. static int rockchip_dp_remove(struct platform_device *pdev)
  333. {
  334. component_del(&pdev->dev, &rockchip_dp_component_ops);
  335. return 0;
  336. }
  337. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  338. #ifdef CONFIG_PM_SLEEP
  339. .suspend = analogix_dp_suspend,
  340. .resume_early = analogix_dp_resume,
  341. #endif
  342. };
  343. static const struct rockchip_dp_chip_data rk3399_edp = {
  344. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  345. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  346. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  347. .chip_type = RK3399_EDP,
  348. };
  349. static const struct rockchip_dp_chip_data rk3288_dp = {
  350. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  351. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  352. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  353. .chip_type = RK3288_DP,
  354. };
  355. static const struct of_device_id rockchip_dp_dt_ids[] = {
  356. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  357. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  358. {}
  359. };
  360. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  361. static struct platform_driver rockchip_dp_driver = {
  362. .probe = rockchip_dp_probe,
  363. .remove = rockchip_dp_remove,
  364. .driver = {
  365. .name = "rockchip-dp",
  366. .owner = THIS_MODULE,
  367. .pm = &rockchip_dp_pm_ops,
  368. .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
  369. },
  370. };
  371. module_platform_driver(rockchip_dp_driver);
  372. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  373. MODULE_AUTHOR("Jeff chen <jeff.chen@rock-chips.com>");
  374. MODULE_DESCRIPTION("Rockchip Specific Analogix-DP Driver Extension");
  375. MODULE_LICENSE("GPL v2");