rcar_du_group.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * rcar_du_group.c -- R-Car Display Unit Channels Pair
  3. *
  4. * Copyright (C) 2013-2015 Renesas Electronics Corporation
  5. *
  6. * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. /*
  14. * The R8A7779 DU is split in per-CRTC resources (scan-out engine, blending
  15. * unit, timings generator, ...) and device-global resources (start/stop
  16. * control, planes, ...) shared between the two CRTCs.
  17. *
  18. * The R8A7790 introduced a third CRTC with its own set of global resources.
  19. * This would be modeled as two separate DU device instances if it wasn't for
  20. * a handful or resources that are shared between the three CRTCs (mostly
  21. * related to input and output routing). For this reason the R8A7790 DU must be
  22. * modeled as a single device with three CRTCs, two sets of "semi-global"
  23. * resources, and a few device-global resources.
  24. *
  25. * The rcar_du_group object is a driver specific object, without any real
  26. * counterpart in the DU documentation, that models those semi-global resources.
  27. */
  28. #include <linux/clk.h>
  29. #include <linux/io.h>
  30. #include "rcar_du_drv.h"
  31. #include "rcar_du_group.h"
  32. #include "rcar_du_regs.h"
  33. u32 rcar_du_group_read(struct rcar_du_group *rgrp, u32 reg)
  34. {
  35. return rcar_du_read(rgrp->dev, rgrp->mmio_offset + reg);
  36. }
  37. void rcar_du_group_write(struct rcar_du_group *rgrp, u32 reg, u32 data)
  38. {
  39. rcar_du_write(rgrp->dev, rgrp->mmio_offset + reg, data);
  40. }
  41. static void rcar_du_group_setup_pins(struct rcar_du_group *rgrp)
  42. {
  43. u32 defr6 = DEFR6_CODE | DEFR6_ODPM12_DISP;
  44. if (rgrp->num_crtcs > 1)
  45. defr6 |= DEFR6_ODPM22_DISP;
  46. rcar_du_group_write(rgrp, DEFR6, defr6);
  47. }
  48. static void rcar_du_group_setup_defr8(struct rcar_du_group *rgrp)
  49. {
  50. struct rcar_du_device *rcdu = rgrp->dev;
  51. unsigned int possible_crtcs =
  52. rcdu->info->routes[RCAR_DU_OUTPUT_DPAD0].possible_crtcs;
  53. u32 defr8 = DEFR8_CODE;
  54. if (rcdu->info->gen < 3) {
  55. defr8 |= DEFR8_DEFE8;
  56. /* On Gen2 the DEFR8 register for the first group also controls
  57. * RGB output routing to DPAD0 and VSPD1 routing to DU0/1/2 for
  58. * DU instances that support it.
  59. */
  60. if (rgrp->index == 0) {
  61. if (possible_crtcs > 1)
  62. defr8 |= DEFR8_DRGBS_DU(rcdu->dpad0_source);
  63. if (rgrp->dev->vspd1_sink == 2)
  64. defr8 |= DEFR8_VSCS;
  65. }
  66. } else {
  67. /* On Gen3 VSPD routing can't be configured, but DPAD routing
  68. * needs to be set despite having a single option available.
  69. */
  70. u32 crtc = ffs(possible_crtcs) - 1;
  71. if (crtc / 2 == rgrp->index)
  72. defr8 |= DEFR8_DRGBS_DU(crtc);
  73. }
  74. rcar_du_group_write(rgrp, DEFR8, defr8);
  75. }
  76. static void rcar_du_group_setup(struct rcar_du_group *rgrp)
  77. {
  78. struct rcar_du_device *rcdu = rgrp->dev;
  79. /* Enable extended features */
  80. rcar_du_group_write(rgrp, DEFR, DEFR_CODE | DEFR_DEFE);
  81. if (rcdu->info->gen < 3) {
  82. rcar_du_group_write(rgrp, DEFR2, DEFR2_CODE | DEFR2_DEFE2G);
  83. rcar_du_group_write(rgrp, DEFR3, DEFR3_CODE | DEFR3_DEFE3);
  84. rcar_du_group_write(rgrp, DEFR4, DEFR4_CODE);
  85. }
  86. rcar_du_group_write(rgrp, DEFR5, DEFR5_CODE | DEFR5_DEFE5);
  87. rcar_du_group_setup_pins(rgrp);
  88. if (rcar_du_has(rgrp->dev, RCAR_DU_FEATURE_EXT_CTRL_REGS)) {
  89. rcar_du_group_setup_defr8(rgrp);
  90. /* Configure input dot clock routing. We currently hardcode the
  91. * configuration to routing DOTCLKINn to DUn.
  92. */
  93. rcar_du_group_write(rgrp, DIDSR, DIDSR_CODE |
  94. DIDSR_LCDS_DCLKIN(2) |
  95. DIDSR_LCDS_DCLKIN(1) |
  96. DIDSR_LCDS_DCLKIN(0) |
  97. DIDSR_PDCS_CLK(2, 0) |
  98. DIDSR_PDCS_CLK(1, 0) |
  99. DIDSR_PDCS_CLK(0, 0));
  100. }
  101. if (rcdu->info->gen >= 3)
  102. rcar_du_group_write(rgrp, DEFR10, DEFR10_CODE | DEFR10_DEFE10);
  103. /* Use DS1PR and DS2PR to configure planes priorities and connects the
  104. * superposition 0 to DU0 pins. DU1 pins will be configured dynamically.
  105. */
  106. rcar_du_group_write(rgrp, DORCR, DORCR_PG1D_DS1 | DORCR_DPRS);
  107. /* Apply planes to CRTCs association. */
  108. mutex_lock(&rgrp->lock);
  109. rcar_du_group_write(rgrp, DPTSR, (rgrp->dptsr_planes << 16) |
  110. rgrp->dptsr_planes);
  111. mutex_unlock(&rgrp->lock);
  112. }
  113. /*
  114. * rcar_du_group_get - Acquire a reference to the DU channels group
  115. *
  116. * Acquiring the first reference setups core registers. A reference must be held
  117. * before accessing any hardware registers.
  118. *
  119. * This function must be called with the DRM mode_config lock held.
  120. *
  121. * Return 0 in case of success or a negative error code otherwise.
  122. */
  123. int rcar_du_group_get(struct rcar_du_group *rgrp)
  124. {
  125. if (rgrp->use_count)
  126. goto done;
  127. rcar_du_group_setup(rgrp);
  128. done:
  129. rgrp->use_count++;
  130. return 0;
  131. }
  132. /*
  133. * rcar_du_group_put - Release a reference to the DU
  134. *
  135. * This function must be called with the DRM mode_config lock held.
  136. */
  137. void rcar_du_group_put(struct rcar_du_group *rgrp)
  138. {
  139. --rgrp->use_count;
  140. }
  141. static void __rcar_du_group_start_stop(struct rcar_du_group *rgrp, bool start)
  142. {
  143. rcar_du_group_write(rgrp, DSYSR,
  144. (rcar_du_group_read(rgrp, DSYSR) & ~(DSYSR_DRES | DSYSR_DEN)) |
  145. (start ? DSYSR_DEN : DSYSR_DRES));
  146. }
  147. void rcar_du_group_start_stop(struct rcar_du_group *rgrp, bool start)
  148. {
  149. /* Many of the configuration bits are only updated when the display
  150. * reset (DRES) bit in DSYSR is set to 1, disabling *both* CRTCs. Some
  151. * of those bits could be pre-configured, but others (especially the
  152. * bits related to plane assignment to display timing controllers) need
  153. * to be modified at runtime.
  154. *
  155. * Restart the display controller if a start is requested. Sorry for the
  156. * flicker. It should be possible to move most of the "DRES-update" bits
  157. * setup to driver initialization time and minimize the number of cases
  158. * when the display controller will have to be restarted.
  159. */
  160. if (start) {
  161. if (rgrp->used_crtcs++ != 0)
  162. __rcar_du_group_start_stop(rgrp, false);
  163. __rcar_du_group_start_stop(rgrp, true);
  164. } else {
  165. if (--rgrp->used_crtcs == 0)
  166. __rcar_du_group_start_stop(rgrp, false);
  167. }
  168. }
  169. void rcar_du_group_restart(struct rcar_du_group *rgrp)
  170. {
  171. rgrp->need_restart = false;
  172. __rcar_du_group_start_stop(rgrp, false);
  173. __rcar_du_group_start_stop(rgrp, true);
  174. }
  175. int rcar_du_set_dpad0_vsp1_routing(struct rcar_du_device *rcdu)
  176. {
  177. int ret;
  178. if (!rcar_du_has(rcdu, RCAR_DU_FEATURE_EXT_CTRL_REGS))
  179. return 0;
  180. /* RGB output routing to DPAD0 and VSP1D routing to DU0/1/2 are
  181. * configured in the DEFR8 register of the first group. As this function
  182. * can be called with the DU0 and DU1 CRTCs disabled, we need to enable
  183. * the first group clock before accessing the register.
  184. */
  185. ret = clk_prepare_enable(rcdu->crtcs[0].clock);
  186. if (ret < 0)
  187. return ret;
  188. rcar_du_group_setup_defr8(&rcdu->groups[0]);
  189. clk_disable_unprepare(rcdu->crtcs[0].clock);
  190. return 0;
  191. }
  192. int rcar_du_group_set_routing(struct rcar_du_group *rgrp)
  193. {
  194. struct rcar_du_crtc *crtc0 = &rgrp->dev->crtcs[rgrp->index * 2];
  195. u32 dorcr = rcar_du_group_read(rgrp, DORCR);
  196. dorcr &= ~(DORCR_PG2T | DORCR_DK2S | DORCR_PG2D_MASK);
  197. /* Set the DPAD1 pins sources. Select CRTC 0 if explicitly requested and
  198. * CRTC 1 in all other cases to avoid cloning CRTC 0 to DPAD0 and DPAD1
  199. * by default.
  200. */
  201. if (crtc0->outputs & BIT(RCAR_DU_OUTPUT_DPAD1))
  202. dorcr |= DORCR_PG2D_DS1;
  203. else
  204. dorcr |= DORCR_PG2T | DORCR_DK2S | DORCR_PG2D_DS2;
  205. rcar_du_group_write(rgrp, DORCR, dorcr);
  206. return rcar_du_set_dpad0_vsp1_routing(rgrp->dev);
  207. }