mdp5.xml.h 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950
  1. #ifndef MDP5_XML
  2. #define MDP5_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /local/mnt/workspace/source_trees/envytools/rnndb/../rnndb/mdp/mdp5.xml ( 36965 bytes, from 2016-05-10 05:06:30)
  9. - /local/mnt/workspace/source_trees/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-05-09 06:32:54)
  10. - /local/mnt/workspace/source_trees/envytools/rnndb/mdp/mdp_common.xml ( 2849 bytes, from 2016-01-07 08:45:55)
  11. Copyright (C) 2013-2016 by the following authors:
  12. - Rob Clark <robdclark@gmail.com> (robclark)
  13. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  14. Permission is hereby granted, free of charge, to any person obtaining
  15. a copy of this software and associated documentation files (the
  16. "Software"), to deal in the Software without restriction, including
  17. without limitation the rights to use, copy, modify, merge, publish,
  18. distribute, sublicense, and/or sell copies of the Software, and to
  19. permit persons to whom the Software is furnished to do so, subject to
  20. the following conditions:
  21. The above copyright notice and this permission notice (including the
  22. next paragraph) shall be included in all copies or substantial
  23. portions of the Software.
  24. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  27. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  28. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  29. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  30. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  31. */
  32. enum mdp5_intf_type {
  33. INTF_DISABLED = 0,
  34. INTF_DSI = 1,
  35. INTF_HDMI = 3,
  36. INTF_LCDC = 5,
  37. INTF_eDP = 9,
  38. INTF_VIRTUAL = 100,
  39. INTF_WB = 101,
  40. };
  41. enum mdp5_intfnum {
  42. NO_INTF = 0,
  43. INTF0 = 1,
  44. INTF1 = 2,
  45. INTF2 = 3,
  46. INTF3 = 4,
  47. };
  48. enum mdp5_pipe {
  49. SSPP_VIG0 = 0,
  50. SSPP_VIG1 = 1,
  51. SSPP_VIG2 = 2,
  52. SSPP_RGB0 = 3,
  53. SSPP_RGB1 = 4,
  54. SSPP_RGB2 = 5,
  55. SSPP_DMA0 = 6,
  56. SSPP_DMA1 = 7,
  57. SSPP_VIG3 = 8,
  58. SSPP_RGB3 = 9,
  59. };
  60. enum mdp5_ctl_mode {
  61. MODE_NONE = 0,
  62. MODE_WB_0_BLOCK = 1,
  63. MODE_WB_1_BLOCK = 2,
  64. MODE_WB_0_LINE = 3,
  65. MODE_WB_1_LINE = 4,
  66. MODE_WB_2_LINE = 5,
  67. };
  68. enum mdp5_pack_3d {
  69. PACK_3D_FRAME_INT = 0,
  70. PACK_3D_H_ROW_INT = 1,
  71. PACK_3D_V_ROW_INT = 2,
  72. PACK_3D_COL_INT = 3,
  73. };
  74. enum mdp5_scale_filter {
  75. SCALE_FILTER_NEAREST = 0,
  76. SCALE_FILTER_BIL = 1,
  77. SCALE_FILTER_PCMN = 2,
  78. SCALE_FILTER_CA = 3,
  79. };
  80. enum mdp5_pipe_bwc {
  81. BWC_LOSSLESS = 0,
  82. BWC_Q_HIGH = 1,
  83. BWC_Q_MED = 2,
  84. };
  85. enum mdp5_cursor_format {
  86. CURSOR_FMT_ARGB8888 = 0,
  87. CURSOR_FMT_ARGB1555 = 2,
  88. CURSOR_FMT_ARGB4444 = 4,
  89. };
  90. enum mdp5_cursor_alpha {
  91. CURSOR_ALPHA_CONST = 0,
  92. CURSOR_ALPHA_PER_PIXEL = 2,
  93. };
  94. enum mdp5_igc_type {
  95. IGC_VIG = 0,
  96. IGC_RGB = 1,
  97. IGC_DMA = 2,
  98. IGC_DSPP = 3,
  99. };
  100. enum mdp5_data_format {
  101. DATA_FORMAT_RGB = 0,
  102. DATA_FORMAT_YUV = 1,
  103. };
  104. enum mdp5_block_size {
  105. BLOCK_SIZE_64 = 0,
  106. BLOCK_SIZE_128 = 1,
  107. };
  108. enum mdp5_rotate_mode {
  109. ROTATE_0 = 0,
  110. ROTATE_90 = 1,
  111. };
  112. enum mdp5_chroma_downsample_method {
  113. DS_MTHD_NO_PIXEL_DROP = 0,
  114. DS_MTHD_PIXEL_DROP = 1,
  115. };
  116. #define MDP5_IRQ_WB_0_DONE 0x00000001
  117. #define MDP5_IRQ_WB_1_DONE 0x00000002
  118. #define MDP5_IRQ_WB_2_DONE 0x00000010
  119. #define MDP5_IRQ_PING_PONG_0_DONE 0x00000100
  120. #define MDP5_IRQ_PING_PONG_1_DONE 0x00000200
  121. #define MDP5_IRQ_PING_PONG_2_DONE 0x00000400
  122. #define MDP5_IRQ_PING_PONG_3_DONE 0x00000800
  123. #define MDP5_IRQ_PING_PONG_0_RD_PTR 0x00001000
  124. #define MDP5_IRQ_PING_PONG_1_RD_PTR 0x00002000
  125. #define MDP5_IRQ_PING_PONG_2_RD_PTR 0x00004000
  126. #define MDP5_IRQ_PING_PONG_3_RD_PTR 0x00008000
  127. #define MDP5_IRQ_PING_PONG_0_WR_PTR 0x00010000
  128. #define MDP5_IRQ_PING_PONG_1_WR_PTR 0x00020000
  129. #define MDP5_IRQ_PING_PONG_2_WR_PTR 0x00040000
  130. #define MDP5_IRQ_PING_PONG_3_WR_PTR 0x00080000
  131. #define MDP5_IRQ_PING_PONG_0_AUTO_REF 0x00100000
  132. #define MDP5_IRQ_PING_PONG_1_AUTO_REF 0x00200000
  133. #define MDP5_IRQ_PING_PONG_2_AUTO_REF 0x00400000
  134. #define MDP5_IRQ_PING_PONG_3_AUTO_REF 0x00800000
  135. #define MDP5_IRQ_INTF0_UNDER_RUN 0x01000000
  136. #define MDP5_IRQ_INTF0_VSYNC 0x02000000
  137. #define MDP5_IRQ_INTF1_UNDER_RUN 0x04000000
  138. #define MDP5_IRQ_INTF1_VSYNC 0x08000000
  139. #define MDP5_IRQ_INTF2_UNDER_RUN 0x10000000
  140. #define MDP5_IRQ_INTF2_VSYNC 0x20000000
  141. #define MDP5_IRQ_INTF3_UNDER_RUN 0x40000000
  142. #define MDP5_IRQ_INTF3_VSYNC 0x80000000
  143. #define REG_MDSS_HW_VERSION 0x00000000
  144. #define MDSS_HW_VERSION_STEP__MASK 0x0000ffff
  145. #define MDSS_HW_VERSION_STEP__SHIFT 0
  146. static inline uint32_t MDSS_HW_VERSION_STEP(uint32_t val)
  147. {
  148. return ((val) << MDSS_HW_VERSION_STEP__SHIFT) & MDSS_HW_VERSION_STEP__MASK;
  149. }
  150. #define MDSS_HW_VERSION_MINOR__MASK 0x0fff0000
  151. #define MDSS_HW_VERSION_MINOR__SHIFT 16
  152. static inline uint32_t MDSS_HW_VERSION_MINOR(uint32_t val)
  153. {
  154. return ((val) << MDSS_HW_VERSION_MINOR__SHIFT) & MDSS_HW_VERSION_MINOR__MASK;
  155. }
  156. #define MDSS_HW_VERSION_MAJOR__MASK 0xf0000000
  157. #define MDSS_HW_VERSION_MAJOR__SHIFT 28
  158. static inline uint32_t MDSS_HW_VERSION_MAJOR(uint32_t val)
  159. {
  160. return ((val) << MDSS_HW_VERSION_MAJOR__SHIFT) & MDSS_HW_VERSION_MAJOR__MASK;
  161. }
  162. #define REG_MDSS_HW_INTR_STATUS 0x00000010
  163. #define MDSS_HW_INTR_STATUS_INTR_MDP 0x00000001
  164. #define MDSS_HW_INTR_STATUS_INTR_DSI0 0x00000010
  165. #define MDSS_HW_INTR_STATUS_INTR_DSI1 0x00000020
  166. #define MDSS_HW_INTR_STATUS_INTR_HDMI 0x00000100
  167. #define MDSS_HW_INTR_STATUS_INTR_EDP 0x00001000
  168. #define REG_MDP5_HW_VERSION 0x00000000
  169. #define MDP5_HW_VERSION_STEP__MASK 0x0000ffff
  170. #define MDP5_HW_VERSION_STEP__SHIFT 0
  171. static inline uint32_t MDP5_HW_VERSION_STEP(uint32_t val)
  172. {
  173. return ((val) << MDP5_HW_VERSION_STEP__SHIFT) & MDP5_HW_VERSION_STEP__MASK;
  174. }
  175. #define MDP5_HW_VERSION_MINOR__MASK 0x0fff0000
  176. #define MDP5_HW_VERSION_MINOR__SHIFT 16
  177. static inline uint32_t MDP5_HW_VERSION_MINOR(uint32_t val)
  178. {
  179. return ((val) << MDP5_HW_VERSION_MINOR__SHIFT) & MDP5_HW_VERSION_MINOR__MASK;
  180. }
  181. #define MDP5_HW_VERSION_MAJOR__MASK 0xf0000000
  182. #define MDP5_HW_VERSION_MAJOR__SHIFT 28
  183. static inline uint32_t MDP5_HW_VERSION_MAJOR(uint32_t val)
  184. {
  185. return ((val) << MDP5_HW_VERSION_MAJOR__SHIFT) & MDP5_HW_VERSION_MAJOR__MASK;
  186. }
  187. #define REG_MDP5_DISP_INTF_SEL 0x00000004
  188. #define MDP5_DISP_INTF_SEL_INTF0__MASK 0x000000ff
  189. #define MDP5_DISP_INTF_SEL_INTF0__SHIFT 0
  190. static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)
  191. {
  192. return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
  193. }
  194. #define MDP5_DISP_INTF_SEL_INTF1__MASK 0x0000ff00
  195. #define MDP5_DISP_INTF_SEL_INTF1__SHIFT 8
  196. static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)
  197. {
  198. return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
  199. }
  200. #define MDP5_DISP_INTF_SEL_INTF2__MASK 0x00ff0000
  201. #define MDP5_DISP_INTF_SEL_INTF2__SHIFT 16
  202. static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)
  203. {
  204. return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
  205. }
  206. #define MDP5_DISP_INTF_SEL_INTF3__MASK 0xff000000
  207. #define MDP5_DISP_INTF_SEL_INTF3__SHIFT 24
  208. static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)
  209. {
  210. return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
  211. }
  212. #define REG_MDP5_INTR_EN 0x00000010
  213. #define REG_MDP5_INTR_STATUS 0x00000014
  214. #define REG_MDP5_INTR_CLEAR 0x00000018
  215. #define REG_MDP5_HIST_INTR_EN 0x0000001c
  216. #define REG_MDP5_HIST_INTR_STATUS 0x00000020
  217. #define REG_MDP5_HIST_INTR_CLEAR 0x00000024
  218. #define REG_MDP5_SPARE_0 0x00000028
  219. #define MDP5_SPARE_0_SPLIT_DPL_SINGLE_FLUSH_EN 0x00000001
  220. static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000080 + 0x4*i0; }
  221. static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000080 + 0x4*i0; }
  222. #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK 0x000000ff
  223. #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT 0
  224. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(uint32_t val)
  225. {
  226. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
  227. }
  228. #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK 0x0000ff00
  229. #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT 8
  230. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(uint32_t val)
  231. {
  232. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
  233. }
  234. #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK 0x00ff0000
  235. #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT 16
  236. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(uint32_t val)
  237. {
  238. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
  239. }
  240. static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000130 + 0x4*i0; }
  241. static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000130 + 0x4*i0; }
  242. #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK 0x000000ff
  243. #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT 0
  244. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(uint32_t val)
  245. {
  246. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
  247. }
  248. #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK 0x0000ff00
  249. #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT 8
  250. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(uint32_t val)
  251. {
  252. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
  253. }
  254. #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK 0x00ff0000
  255. #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT 16
  256. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(uint32_t val)
  257. {
  258. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
  259. }
  260. static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
  261. {
  262. switch (idx) {
  263. case IGC_VIG: return 0x00000200;
  264. case IGC_RGB: return 0x00000210;
  265. case IGC_DMA: return 0x00000220;
  266. case IGC_DSPP: return 0x00000300;
  267. default: return INVALID_IDX(idx);
  268. }
  269. }
  270. static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
  271. static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
  272. static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
  273. #define MDP5_IGC_LUT_REG_VAL__MASK 0x00000fff
  274. #define MDP5_IGC_LUT_REG_VAL__SHIFT 0
  275. static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
  276. {
  277. return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
  278. }
  279. #define MDP5_IGC_LUT_REG_INDEX_UPDATE 0x02000000
  280. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0 0x10000000
  281. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1 0x20000000
  282. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2 0x40000000
  283. #define REG_MDP5_SPLIT_DPL_EN 0x000002f4
  284. #define REG_MDP5_SPLIT_DPL_UPPER 0x000002f8
  285. #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL 0x00000002
  286. #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL_FREE_RUN 0x00000004
  287. #define MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX 0x00000010
  288. #define MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX 0x00000100
  289. #define REG_MDP5_SPLIT_DPL_LOWER 0x000003f0
  290. #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL 0x00000002
  291. #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL_FREE_RUN 0x00000004
  292. #define MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC 0x00000010
  293. #define MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC 0x00000100
  294. static inline uint32_t __offset_CTL(uint32_t idx)
  295. {
  296. switch (idx) {
  297. case 0: return (mdp5_cfg->ctl.base[0]);
  298. case 1: return (mdp5_cfg->ctl.base[1]);
  299. case 2: return (mdp5_cfg->ctl.base[2]);
  300. case 3: return (mdp5_cfg->ctl.base[3]);
  301. case 4: return (mdp5_cfg->ctl.base[4]);
  302. default: return INVALID_IDX(idx);
  303. }
  304. }
  305. static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
  306. static inline uint32_t __offset_LAYER(uint32_t idx)
  307. {
  308. switch (idx) {
  309. case 0: return 0x00000000;
  310. case 1: return 0x00000004;
  311. case 2: return 0x00000008;
  312. case 3: return 0x0000000c;
  313. case 4: return 0x00000010;
  314. case 5: return 0x00000024;
  315. default: return INVALID_IDX(idx);
  316. }
  317. }
  318. static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
  319. static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
  320. #define MDP5_CTL_LAYER_REG_VIG0__MASK 0x00000007
  321. #define MDP5_CTL_LAYER_REG_VIG0__SHIFT 0
  322. static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(uint32_t val)
  323. {
  324. return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
  325. }
  326. #define MDP5_CTL_LAYER_REG_VIG1__MASK 0x00000038
  327. #define MDP5_CTL_LAYER_REG_VIG1__SHIFT 3
  328. static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(uint32_t val)
  329. {
  330. return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
  331. }
  332. #define MDP5_CTL_LAYER_REG_VIG2__MASK 0x000001c0
  333. #define MDP5_CTL_LAYER_REG_VIG2__SHIFT 6
  334. static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(uint32_t val)
  335. {
  336. return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
  337. }
  338. #define MDP5_CTL_LAYER_REG_RGB0__MASK 0x00000e00
  339. #define MDP5_CTL_LAYER_REG_RGB0__SHIFT 9
  340. static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(uint32_t val)
  341. {
  342. return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
  343. }
  344. #define MDP5_CTL_LAYER_REG_RGB1__MASK 0x00007000
  345. #define MDP5_CTL_LAYER_REG_RGB1__SHIFT 12
  346. static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(uint32_t val)
  347. {
  348. return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
  349. }
  350. #define MDP5_CTL_LAYER_REG_RGB2__MASK 0x00038000
  351. #define MDP5_CTL_LAYER_REG_RGB2__SHIFT 15
  352. static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(uint32_t val)
  353. {
  354. return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
  355. }
  356. #define MDP5_CTL_LAYER_REG_DMA0__MASK 0x001c0000
  357. #define MDP5_CTL_LAYER_REG_DMA0__SHIFT 18
  358. static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(uint32_t val)
  359. {
  360. return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
  361. }
  362. #define MDP5_CTL_LAYER_REG_DMA1__MASK 0x00e00000
  363. #define MDP5_CTL_LAYER_REG_DMA1__SHIFT 21
  364. static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(uint32_t val)
  365. {
  366. return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
  367. }
  368. #define MDP5_CTL_LAYER_REG_BORDER_COLOR 0x01000000
  369. #define MDP5_CTL_LAYER_REG_CURSOR_OUT 0x02000000
  370. #define MDP5_CTL_LAYER_REG_VIG3__MASK 0x1c000000
  371. #define MDP5_CTL_LAYER_REG_VIG3__SHIFT 26
  372. static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(uint32_t val)
  373. {
  374. return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
  375. }
  376. #define MDP5_CTL_LAYER_REG_RGB3__MASK 0xe0000000
  377. #define MDP5_CTL_LAYER_REG_RGB3__SHIFT 29
  378. static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(uint32_t val)
  379. {
  380. return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
  381. }
  382. static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
  383. #define MDP5_CTL_OP_MODE__MASK 0x0000000f
  384. #define MDP5_CTL_OP_MODE__SHIFT 0
  385. static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
  386. {
  387. return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
  388. }
  389. #define MDP5_CTL_OP_INTF_NUM__MASK 0x00000070
  390. #define MDP5_CTL_OP_INTF_NUM__SHIFT 4
  391. static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
  392. {
  393. return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
  394. }
  395. #define MDP5_CTL_OP_CMD_MODE 0x00020000
  396. #define MDP5_CTL_OP_PACK_3D_ENABLE 0x00080000
  397. #define MDP5_CTL_OP_PACK_3D__MASK 0x00300000
  398. #define MDP5_CTL_OP_PACK_3D__SHIFT 20
  399. static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
  400. {
  401. return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
  402. }
  403. static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
  404. #define MDP5_CTL_FLUSH_VIG0 0x00000001
  405. #define MDP5_CTL_FLUSH_VIG1 0x00000002
  406. #define MDP5_CTL_FLUSH_VIG2 0x00000004
  407. #define MDP5_CTL_FLUSH_RGB0 0x00000008
  408. #define MDP5_CTL_FLUSH_RGB1 0x00000010
  409. #define MDP5_CTL_FLUSH_RGB2 0x00000020
  410. #define MDP5_CTL_FLUSH_LM0 0x00000040
  411. #define MDP5_CTL_FLUSH_LM1 0x00000080
  412. #define MDP5_CTL_FLUSH_LM2 0x00000100
  413. #define MDP5_CTL_FLUSH_LM3 0x00000200
  414. #define MDP5_CTL_FLUSH_LM4 0x00000400
  415. #define MDP5_CTL_FLUSH_DMA0 0x00000800
  416. #define MDP5_CTL_FLUSH_DMA1 0x00001000
  417. #define MDP5_CTL_FLUSH_DSPP0 0x00002000
  418. #define MDP5_CTL_FLUSH_DSPP1 0x00004000
  419. #define MDP5_CTL_FLUSH_DSPP2 0x00008000
  420. #define MDP5_CTL_FLUSH_WB 0x00010000
  421. #define MDP5_CTL_FLUSH_CTL 0x00020000
  422. #define MDP5_CTL_FLUSH_VIG3 0x00040000
  423. #define MDP5_CTL_FLUSH_RGB3 0x00080000
  424. #define MDP5_CTL_FLUSH_LM5 0x00100000
  425. #define MDP5_CTL_FLUSH_DSPP3 0x00200000
  426. #define MDP5_CTL_FLUSH_CURSOR_0 0x00400000
  427. #define MDP5_CTL_FLUSH_CURSOR_1 0x00800000
  428. #define MDP5_CTL_FLUSH_CHROMADOWN_0 0x04000000
  429. #define MDP5_CTL_FLUSH_TIMING_3 0x10000000
  430. #define MDP5_CTL_FLUSH_TIMING_2 0x20000000
  431. #define MDP5_CTL_FLUSH_TIMING_1 0x40000000
  432. #define MDP5_CTL_FLUSH_TIMING_0 0x80000000
  433. static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
  434. static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
  435. static inline uint32_t __offset_LAYER_EXT(uint32_t idx)
  436. {
  437. switch (idx) {
  438. case 0: return 0x00000040;
  439. case 1: return 0x00000044;
  440. case 2: return 0x00000048;
  441. case 3: return 0x0000004c;
  442. case 4: return 0x00000050;
  443. case 5: return 0x00000054;
  444. default: return INVALID_IDX(idx);
  445. }
  446. }
  447. static inline uint32_t REG_MDP5_CTL_LAYER_EXT(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
  448. static inline uint32_t REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
  449. #define MDP5_CTL_LAYER_EXT_REG_VIG0_BIT3 0x00000001
  450. #define MDP5_CTL_LAYER_EXT_REG_VIG1_BIT3 0x00000004
  451. #define MDP5_CTL_LAYER_EXT_REG_VIG2_BIT3 0x00000010
  452. #define MDP5_CTL_LAYER_EXT_REG_VIG3_BIT3 0x00000040
  453. #define MDP5_CTL_LAYER_EXT_REG_RGB0_BIT3 0x00000100
  454. #define MDP5_CTL_LAYER_EXT_REG_RGB1_BIT3 0x00000400
  455. #define MDP5_CTL_LAYER_EXT_REG_RGB2_BIT3 0x00001000
  456. #define MDP5_CTL_LAYER_EXT_REG_RGB3_BIT3 0x00004000
  457. #define MDP5_CTL_LAYER_EXT_REG_DMA0_BIT3 0x00010000
  458. #define MDP5_CTL_LAYER_EXT_REG_DMA1_BIT3 0x00040000
  459. #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK 0x00f00000
  460. #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT 20
  461. static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR0(enum mdp_mixer_stage_id val)
  462. {
  463. return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK;
  464. }
  465. #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK 0x3c000000
  466. #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT 26
  467. static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR1(enum mdp_mixer_stage_id val)
  468. {
  469. return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK;
  470. }
  471. static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
  472. {
  473. switch (idx) {
  474. case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
  475. case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
  476. case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
  477. case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
  478. case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
  479. case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
  480. case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
  481. case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
  482. case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
  483. case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
  484. default: return INVALID_IDX(idx);
  485. }
  486. }
  487. static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
  488. static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
  489. #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00080000
  490. #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 19
  491. static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
  492. {
  493. return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
  494. }
  495. #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00040000
  496. #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 18
  497. static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
  498. {
  499. return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
  500. }
  501. #define MDP5_PIPE_OP_MODE_CSC_1_EN 0x00020000
  502. static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
  503. static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
  504. static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
  505. static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
  506. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
  507. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT 0
  508. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
  509. {
  510. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
  511. }
  512. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
  513. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT 16
  514. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
  515. {
  516. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
  517. }
  518. static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
  519. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
  520. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT 0
  521. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
  522. {
  523. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
  524. }
  525. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
  526. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT 16
  527. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
  528. {
  529. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
  530. }
  531. static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
  532. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
  533. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT 0
  534. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
  535. {
  536. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
  537. }
  538. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
  539. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT 16
  540. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
  541. {
  542. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
  543. }
  544. static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
  545. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
  546. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT 0
  547. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
  548. {
  549. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
  550. }
  551. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
  552. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT 16
  553. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
  554. {
  555. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
  556. }
  557. static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
  558. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
  559. #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT 0
  560. static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
  561. {
  562. return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
  563. }
  564. static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
  565. static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
  566. #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK 0x000000ff
  567. #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT 0
  568. static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
  569. {
  570. return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
  571. }
  572. #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK 0x0000ff00
  573. #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT 8
  574. static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
  575. {
  576. return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
  577. }
  578. static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
  579. static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
  580. #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK 0x000000ff
  581. #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT 0
  582. static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
  583. {
  584. return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
  585. }
  586. #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK 0x0000ff00
  587. #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT 8
  588. static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
  589. {
  590. return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
  591. }
  592. static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
  593. static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
  594. #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK 0x000001ff
  595. #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT 0
  596. static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
  597. {
  598. return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
  599. }
  600. static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
  601. static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
  602. #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK 0x000001ff
  603. #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT 0
  604. static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
  605. {
  606. return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
  607. }
  608. static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
  609. #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK 0xffff0000
  610. #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT 16
  611. static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
  612. {
  613. return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
  614. }
  615. #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK 0x0000ffff
  616. #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT 0
  617. static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
  618. {
  619. return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
  620. }
  621. static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
  622. #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK 0xffff0000
  623. #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT 16
  624. static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
  625. {
  626. return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
  627. }
  628. #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK 0x0000ffff
  629. #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT 0
  630. static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
  631. {
  632. return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
  633. }
  634. static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
  635. #define MDP5_PIPE_SRC_XY_Y__MASK 0xffff0000
  636. #define MDP5_PIPE_SRC_XY_Y__SHIFT 16
  637. static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
  638. {
  639. return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
  640. }
  641. #define MDP5_PIPE_SRC_XY_X__MASK 0x0000ffff
  642. #define MDP5_PIPE_SRC_XY_X__SHIFT 0
  643. static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
  644. {
  645. return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
  646. }
  647. static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
  648. #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK 0xffff0000
  649. #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT 16
  650. static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
  651. {
  652. return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
  653. }
  654. #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK 0x0000ffff
  655. #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT 0
  656. static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
  657. {
  658. return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
  659. }
  660. static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
  661. #define MDP5_PIPE_OUT_XY_Y__MASK 0xffff0000
  662. #define MDP5_PIPE_OUT_XY_Y__SHIFT 16
  663. static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
  664. {
  665. return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
  666. }
  667. #define MDP5_PIPE_OUT_XY_X__MASK 0x0000ffff
  668. #define MDP5_PIPE_OUT_XY_X__SHIFT 0
  669. static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
  670. {
  671. return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
  672. }
  673. static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
  674. static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
  675. static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
  676. static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
  677. static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
  678. #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK 0x0000ffff
  679. #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT 0
  680. static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
  681. {
  682. return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
  683. }
  684. #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK 0xffff0000
  685. #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT 16
  686. static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
  687. {
  688. return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
  689. }
  690. static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
  691. #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK 0x0000ffff
  692. #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT 0
  693. static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
  694. {
  695. return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
  696. }
  697. #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK 0xffff0000
  698. #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT 16
  699. static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
  700. {
  701. return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
  702. }
  703. static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
  704. static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
  705. #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK 0x00000003
  706. #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT 0
  707. static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
  708. {
  709. return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
  710. }
  711. #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK 0x0000000c
  712. #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT 2
  713. static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
  714. {
  715. return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
  716. }
  717. #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK 0x00000030
  718. #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT 4
  719. static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
  720. {
  721. return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
  722. }
  723. #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK 0x000000c0
  724. #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT 6
  725. static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
  726. {
  727. return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
  728. }
  729. #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE 0x00000100
  730. #define MDP5_PIPE_SRC_FORMAT_CPP__MASK 0x00000600
  731. #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT 9
  732. static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
  733. {
  734. return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
  735. }
  736. #define MDP5_PIPE_SRC_FORMAT_ROT90 0x00000800
  737. #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK 0x00003000
  738. #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT 12
  739. static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
  740. {
  741. return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
  742. }
  743. #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT 0x00020000
  744. #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB 0x00040000
  745. #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK 0x00180000
  746. #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT 19
  747. static inline uint32_t MDP5_PIPE_SRC_FORMAT_FETCH_TYPE(enum mdp_fetch_type val)
  748. {
  749. return ((val) << MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT) & MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK;
  750. }
  751. #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK 0x01800000
  752. #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT 23
  753. static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
  754. {
  755. return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
  756. }
  757. static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
  758. #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK 0x000000ff
  759. #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT 0
  760. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
  761. {
  762. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
  763. }
  764. #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK 0x0000ff00
  765. #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT 8
  766. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
  767. {
  768. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
  769. }
  770. #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK 0x00ff0000
  771. #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT 16
  772. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
  773. {
  774. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
  775. }
  776. #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK 0xff000000
  777. #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT 24
  778. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
  779. {
  780. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
  781. }
  782. static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
  783. #define MDP5_PIPE_SRC_OP_MODE_BWC_EN 0x00000001
  784. #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK 0x00000006
  785. #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT 1
  786. static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
  787. {
  788. return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
  789. }
  790. #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR 0x00002000
  791. #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD 0x00004000
  792. #define MDP5_PIPE_SRC_OP_MODE_IGC_EN 0x00010000
  793. #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0 0x00020000
  794. #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1 0x00040000
  795. #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE 0x00400000
  796. #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD 0x00800000
  797. #define MDP5_PIPE_SRC_OP_MODE_SW_PIX_EXT_OVERRIDE 0x80000000
  798. static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
  799. static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
  800. static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
  801. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
  802. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
  803. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
  804. static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
  805. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
  806. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
  807. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
  808. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
  809. static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
  810. #define MDP5_PIPE_DECIMATION_VERT__MASK 0x000000ff
  811. #define MDP5_PIPE_DECIMATION_VERT__SHIFT 0
  812. static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
  813. {
  814. return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
  815. }
  816. #define MDP5_PIPE_DECIMATION_HORZ__MASK 0x0000ff00
  817. #define MDP5_PIPE_DECIMATION_HORZ__SHIFT 8
  818. static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
  819. {
  820. return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
  821. }
  822. static inline uint32_t __offset_SW_PIX_EXT(enum mdp_component_type idx)
  823. {
  824. switch (idx) {
  825. case COMP_0: return 0x00000100;
  826. case COMP_1_2: return 0x00000110;
  827. case COMP_3: return 0x00000120;
  828. default: return INVALID_IDX(idx);
  829. }
  830. }
  831. static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
  832. static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
  833. #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK 0x000000ff
  834. #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT 0
  835. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT(uint32_t val)
  836. {
  837. return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK;
  838. }
  839. #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK 0x0000ff00
  840. #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT 8
  841. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF(int32_t val)
  842. {
  843. return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK;
  844. }
  845. #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK 0x00ff0000
  846. #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT 16
  847. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT(uint32_t val)
  848. {
  849. return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK;
  850. }
  851. #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK 0xff000000
  852. #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT 24
  853. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF(int32_t val)
  854. {
  855. return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK;
  856. }
  857. static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000004 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
  858. #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK 0x000000ff
  859. #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT 0
  860. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT(uint32_t val)
  861. {
  862. return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK;
  863. }
  864. #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK 0x0000ff00
  865. #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT 8
  866. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF(int32_t val)
  867. {
  868. return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK;
  869. }
  870. #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK 0x00ff0000
  871. #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT 16
  872. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT(uint32_t val)
  873. {
  874. return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK;
  875. }
  876. #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK 0xff000000
  877. #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT 24
  878. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF(int32_t val)
  879. {
  880. return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK;
  881. }
  882. static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000008 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
  883. #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK 0x0000ffff
  884. #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT 0
  885. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT(uint32_t val)
  886. {
  887. return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK;
  888. }
  889. #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK 0xffff0000
  890. #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT 16
  891. static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM(uint32_t val)
  892. {
  893. return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK;
  894. }
  895. static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
  896. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN 0x00000001
  897. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN 0x00000002
  898. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK 0x00000300
  899. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT 8
  900. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0(enum mdp5_scale_filter val)
  901. {
  902. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK;
  903. }
  904. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK 0x00000c00
  905. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT 10
  906. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0(enum mdp5_scale_filter val)
  907. {
  908. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK;
  909. }
  910. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK 0x00003000
  911. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT 12
  912. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2(enum mdp5_scale_filter val)
  913. {
  914. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK;
  915. }
  916. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK 0x0000c000
  917. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT 14
  918. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2(enum mdp5_scale_filter val)
  919. {
  920. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK;
  921. }
  922. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK 0x00030000
  923. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT 16
  924. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3(enum mdp5_scale_filter val)
  925. {
  926. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK;
  927. }
  928. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK 0x000c0000
  929. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT 18
  930. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3(enum mdp5_scale_filter val)
  931. {
  932. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK;
  933. }
  934. static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
  935. static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
  936. static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
  937. static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
  938. static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
  939. static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
  940. static inline uint32_t __offset_LM(uint32_t idx)
  941. {
  942. switch (idx) {
  943. case 0: return (mdp5_cfg->lm.base[0]);
  944. case 1: return (mdp5_cfg->lm.base[1]);
  945. case 2: return (mdp5_cfg->lm.base[2]);
  946. case 3: return (mdp5_cfg->lm.base[3]);
  947. case 4: return (mdp5_cfg->lm.base[4]);
  948. case 5: return (mdp5_cfg->lm.base[5]);
  949. default: return INVALID_IDX(idx);
  950. }
  951. }
  952. static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
  953. static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
  954. #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA 0x00000002
  955. #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA 0x00000004
  956. #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA 0x00000008
  957. #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA 0x00000010
  958. static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
  959. #define MDP5_LM_OUT_SIZE_HEIGHT__MASK 0xffff0000
  960. #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT 16
  961. static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
  962. {
  963. return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
  964. }
  965. #define MDP5_LM_OUT_SIZE_WIDTH__MASK 0x0000ffff
  966. #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT 0
  967. static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
  968. {
  969. return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
  970. }
  971. static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
  972. static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
  973. static inline uint32_t __offset_BLEND(uint32_t idx)
  974. {
  975. switch (idx) {
  976. case 0: return 0x00000020;
  977. case 1: return 0x00000050;
  978. case 2: return 0x00000080;
  979. case 3: return 0x000000b0;
  980. case 4: return 0x00000230;
  981. case 5: return 0x00000260;
  982. case 6: return 0x00000290;
  983. default: return INVALID_IDX(idx);
  984. }
  985. }
  986. static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
  987. static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
  988. #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK 0x00000003
  989. #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT 0
  990. static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
  991. {
  992. return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
  993. }
  994. #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA 0x00000004
  995. #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA 0x00000008
  996. #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA 0x00000010
  997. #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN 0x00000020
  998. #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK 0x00000300
  999. #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT 8
  1000. static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
  1001. {
  1002. return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
  1003. }
  1004. #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA 0x00000400
  1005. #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA 0x00000800
  1006. #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA 0x00001000
  1007. #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN 0x00002000
  1008. static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + __offset_LM(i0) + __offset_BLEND(i1); }
  1009. static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + __offset_LM(i0) + __offset_BLEND(i1); }
  1010. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000c + __offset_LM(i0) + __offset_BLEND(i1); }
  1011. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000010 + __offset_LM(i0) + __offset_BLEND(i1); }
  1012. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000014 + __offset_LM(i0) + __offset_BLEND(i1); }
  1013. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000018 + __offset_LM(i0) + __offset_BLEND(i1); }
  1014. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000001c + __offset_LM(i0) + __offset_BLEND(i1); }
  1015. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + __offset_BLEND(i1); }
  1016. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + __offset_BLEND(i1); }
  1017. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + __offset_BLEND(i1); }
  1018. static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
  1019. #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK 0x0000ffff
  1020. #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT 0
  1021. static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
  1022. {
  1023. return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
  1024. }
  1025. #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK 0xffff0000
  1026. #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT 16
  1027. static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
  1028. {
  1029. return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
  1030. }
  1031. static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
  1032. #define MDP5_LM_CURSOR_SIZE_ROI_W__MASK 0x0000ffff
  1033. #define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT 0
  1034. static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
  1035. {
  1036. return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
  1037. }
  1038. #define MDP5_LM_CURSOR_SIZE_ROI_H__MASK 0xffff0000
  1039. #define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT 16
  1040. static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
  1041. {
  1042. return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
  1043. }
  1044. static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
  1045. #define MDP5_LM_CURSOR_XY_SRC_X__MASK 0x0000ffff
  1046. #define MDP5_LM_CURSOR_XY_SRC_X__SHIFT 0
  1047. static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
  1048. {
  1049. return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
  1050. }
  1051. #define MDP5_LM_CURSOR_XY_SRC_Y__MASK 0xffff0000
  1052. #define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT 16
  1053. static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
  1054. {
  1055. return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
  1056. }
  1057. static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
  1058. #define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK 0x0000ffff
  1059. #define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT 0
  1060. static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
  1061. {
  1062. return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
  1063. }
  1064. static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
  1065. #define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK 0x00000007
  1066. #define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT 0
  1067. static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
  1068. {
  1069. return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
  1070. }
  1071. static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
  1072. static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
  1073. #define MDP5_LM_CURSOR_START_XY_X_START__MASK 0x0000ffff
  1074. #define MDP5_LM_CURSOR_START_XY_X_START__SHIFT 0
  1075. static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
  1076. {
  1077. return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
  1078. }
  1079. #define MDP5_LM_CURSOR_START_XY_Y_START__MASK 0xffff0000
  1080. #define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT 16
  1081. static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
  1082. {
  1083. return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
  1084. }
  1085. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
  1086. #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN 0x00000001
  1087. #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK 0x00000006
  1088. #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT 1
  1089. static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
  1090. {
  1091. return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
  1092. }
  1093. #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN 0x00000008
  1094. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
  1095. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
  1096. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
  1097. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
  1098. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
  1099. static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
  1100. static inline uint32_t __offset_DSPP(uint32_t idx)
  1101. {
  1102. switch (idx) {
  1103. case 0: return (mdp5_cfg->dspp.base[0]);
  1104. case 1: return (mdp5_cfg->dspp.base[1]);
  1105. case 2: return (mdp5_cfg->dspp.base[2]);
  1106. case 3: return (mdp5_cfg->dspp.base[3]);
  1107. default: return INVALID_IDX(idx);
  1108. }
  1109. }
  1110. static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
  1111. static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
  1112. #define MDP5_DSPP_OP_MODE_IGC_LUT_EN 0x00000001
  1113. #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK 0x0000000e
  1114. #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT 1
  1115. static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
  1116. {
  1117. return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
  1118. }
  1119. #define MDP5_DSPP_OP_MODE_PCC_EN 0x00000010
  1120. #define MDP5_DSPP_OP_MODE_DITHER_EN 0x00000100
  1121. #define MDP5_DSPP_OP_MODE_HIST_EN 0x00010000
  1122. #define MDP5_DSPP_OP_MODE_AUTO_CLEAR 0x00020000
  1123. #define MDP5_DSPP_OP_MODE_HIST_LUT_EN 0x00080000
  1124. #define MDP5_DSPP_OP_MODE_PA_EN 0x00100000
  1125. #define MDP5_DSPP_OP_MODE_GAMUT_EN 0x00800000
  1126. #define MDP5_DSPP_OP_MODE_GAMUT_ORDER 0x01000000
  1127. static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
  1128. static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
  1129. static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
  1130. static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
  1131. static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
  1132. static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
  1133. static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
  1134. static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
  1135. static inline uint32_t __offset_PP(uint32_t idx)
  1136. {
  1137. switch (idx) {
  1138. case 0: return (mdp5_cfg->pp.base[0]);
  1139. case 1: return (mdp5_cfg->pp.base[1]);
  1140. case 2: return (mdp5_cfg->pp.base[2]);
  1141. case 3: return (mdp5_cfg->pp.base[3]);
  1142. default: return INVALID_IDX(idx);
  1143. }
  1144. }
  1145. static inline uint32_t REG_MDP5_PP(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
  1146. static inline uint32_t REG_MDP5_PP_TEAR_CHECK_EN(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
  1147. static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_VSYNC(uint32_t i0) { return 0x00000004 + __offset_PP(i0); }
  1148. #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK 0x0007ffff
  1149. #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT 0
  1150. static inline uint32_t MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(uint32_t val)
  1151. {
  1152. return ((val) << MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT) & MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK;
  1153. }
  1154. #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN 0x00080000
  1155. #define MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN 0x00100000
  1156. static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_HEIGHT(uint32_t i0) { return 0x00000008 + __offset_PP(i0); }
  1157. static inline uint32_t REG_MDP5_PP_SYNC_WRCOUNT(uint32_t i0) { return 0x0000000c + __offset_PP(i0); }
  1158. #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK 0x0000ffff
  1159. #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT 0
  1160. static inline uint32_t MDP5_PP_SYNC_WRCOUNT_LINE_COUNT(uint32_t val)
  1161. {
  1162. return ((val) << MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK;
  1163. }
  1164. #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK 0xffff0000
  1165. #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT 16
  1166. static inline uint32_t MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT(uint32_t val)
  1167. {
  1168. return ((val) << MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK;
  1169. }
  1170. static inline uint32_t REG_MDP5_PP_VSYNC_INIT_VAL(uint32_t i0) { return 0x00000010 + __offset_PP(i0); }
  1171. static inline uint32_t REG_MDP5_PP_INT_COUNT_VAL(uint32_t i0) { return 0x00000014 + __offset_PP(i0); }
  1172. #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK 0x0000ffff
  1173. #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT 0
  1174. static inline uint32_t MDP5_PP_INT_COUNT_VAL_LINE_COUNT(uint32_t val)
  1175. {
  1176. return ((val) << MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK;
  1177. }
  1178. #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK 0xffff0000
  1179. #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT 16
  1180. static inline uint32_t MDP5_PP_INT_COUNT_VAL_FRAME_COUNT(uint32_t val)
  1181. {
  1182. return ((val) << MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK;
  1183. }
  1184. static inline uint32_t REG_MDP5_PP_SYNC_THRESH(uint32_t i0) { return 0x00000018 + __offset_PP(i0); }
  1185. #define MDP5_PP_SYNC_THRESH_START__MASK 0x0000ffff
  1186. #define MDP5_PP_SYNC_THRESH_START__SHIFT 0
  1187. static inline uint32_t MDP5_PP_SYNC_THRESH_START(uint32_t val)
  1188. {
  1189. return ((val) << MDP5_PP_SYNC_THRESH_START__SHIFT) & MDP5_PP_SYNC_THRESH_START__MASK;
  1190. }
  1191. #define MDP5_PP_SYNC_THRESH_CONTINUE__MASK 0xffff0000
  1192. #define MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT 16
  1193. static inline uint32_t MDP5_PP_SYNC_THRESH_CONTINUE(uint32_t val)
  1194. {
  1195. return ((val) << MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT) & MDP5_PP_SYNC_THRESH_CONTINUE__MASK;
  1196. }
  1197. static inline uint32_t REG_MDP5_PP_START_POS(uint32_t i0) { return 0x0000001c + __offset_PP(i0); }
  1198. static inline uint32_t REG_MDP5_PP_RD_PTR_IRQ(uint32_t i0) { return 0x00000020 + __offset_PP(i0); }
  1199. static inline uint32_t REG_MDP5_PP_WR_PTR_IRQ(uint32_t i0) { return 0x00000024 + __offset_PP(i0); }
  1200. static inline uint32_t REG_MDP5_PP_OUT_LINE_COUNT(uint32_t i0) { return 0x00000028 + __offset_PP(i0); }
  1201. static inline uint32_t REG_MDP5_PP_PP_LINE_COUNT(uint32_t i0) { return 0x0000002c + __offset_PP(i0); }
  1202. static inline uint32_t REG_MDP5_PP_AUTOREFRESH_CONFIG(uint32_t i0) { return 0x00000030 + __offset_PP(i0); }
  1203. static inline uint32_t REG_MDP5_PP_FBC_MODE(uint32_t i0) { return 0x00000034 + __offset_PP(i0); }
  1204. static inline uint32_t REG_MDP5_PP_FBC_BUDGET_CTL(uint32_t i0) { return 0x00000038 + __offset_PP(i0); }
  1205. static inline uint32_t REG_MDP5_PP_FBC_LOSSY_MODE(uint32_t i0) { return 0x0000003c + __offset_PP(i0); }
  1206. static inline uint32_t __offset_WB(uint32_t idx)
  1207. {
  1208. switch (idx) {
  1209. #if 0 /* TEMPORARY until patch that adds wb.base[] is merged */
  1210. case 0: return (mdp5_cfg->wb.base[0]);
  1211. case 1: return (mdp5_cfg->wb.base[1]);
  1212. case 2: return (mdp5_cfg->wb.base[2]);
  1213. case 3: return (mdp5_cfg->wb.base[3]);
  1214. case 4: return (mdp5_cfg->wb.base[4]);
  1215. #endif
  1216. default: return INVALID_IDX(idx);
  1217. }
  1218. }
  1219. static inline uint32_t REG_MDP5_WB(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
  1220. static inline uint32_t REG_MDP5_WB_DST_FORMAT(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
  1221. #define MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK 0x00000003
  1222. #define MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT 0
  1223. static inline uint32_t MDP5_WB_DST_FORMAT_DSTC0_OUT(uint32_t val)
  1224. {
  1225. return ((val) << MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK;
  1226. }
  1227. #define MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK 0x0000000c
  1228. #define MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT 2
  1229. static inline uint32_t MDP5_WB_DST_FORMAT_DSTC1_OUT(uint32_t val)
  1230. {
  1231. return ((val) << MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK;
  1232. }
  1233. #define MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK 0x00000030
  1234. #define MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT 4
  1235. static inline uint32_t MDP5_WB_DST_FORMAT_DSTC2_OUT(uint32_t val)
  1236. {
  1237. return ((val) << MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK;
  1238. }
  1239. #define MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK 0x000000c0
  1240. #define MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT 6
  1241. static inline uint32_t MDP5_WB_DST_FORMAT_DSTC3_OUT(uint32_t val)
  1242. {
  1243. return ((val) << MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK;
  1244. }
  1245. #define MDP5_WB_DST_FORMAT_DSTC3_EN 0x00000100
  1246. #define MDP5_WB_DST_FORMAT_DST_BPP__MASK 0x00000600
  1247. #define MDP5_WB_DST_FORMAT_DST_BPP__SHIFT 9
  1248. static inline uint32_t MDP5_WB_DST_FORMAT_DST_BPP(uint32_t val)
  1249. {
  1250. return ((val) << MDP5_WB_DST_FORMAT_DST_BPP__SHIFT) & MDP5_WB_DST_FORMAT_DST_BPP__MASK;
  1251. }
  1252. #define MDP5_WB_DST_FORMAT_PACK_COUNT__MASK 0x00003000
  1253. #define MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT 12
  1254. static inline uint32_t MDP5_WB_DST_FORMAT_PACK_COUNT(uint32_t val)
  1255. {
  1256. return ((val) << MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT) & MDP5_WB_DST_FORMAT_PACK_COUNT__MASK;
  1257. }
  1258. #define MDP5_WB_DST_FORMAT_DST_ALPHA_X 0x00004000
  1259. #define MDP5_WB_DST_FORMAT_PACK_TIGHT 0x00020000
  1260. #define MDP5_WB_DST_FORMAT_PACK_ALIGN_MSB 0x00040000
  1261. #define MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK 0x00180000
  1262. #define MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT 19
  1263. static inline uint32_t MDP5_WB_DST_FORMAT_WRITE_PLANES(uint32_t val)
  1264. {
  1265. return ((val) << MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT) & MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK;
  1266. }
  1267. #define MDP5_WB_DST_FORMAT_DST_DITHER_EN 0x00400000
  1268. #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK 0x03800000
  1269. #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT 23
  1270. static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP(uint32_t val)
  1271. {
  1272. return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK;
  1273. }
  1274. #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK 0x3c000000
  1275. #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT 26
  1276. static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SITE(uint32_t val)
  1277. {
  1278. return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK;
  1279. }
  1280. #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK 0xc0000000
  1281. #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT 30
  1282. static inline uint32_t MDP5_WB_DST_FORMAT_FRAME_FORMAT(uint32_t val)
  1283. {
  1284. return ((val) << MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT) & MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK;
  1285. }
  1286. static inline uint32_t REG_MDP5_WB_DST_OP_MODE(uint32_t i0) { return 0x00000004 + __offset_WB(i0); }
  1287. #define MDP5_WB_DST_OP_MODE_BWC_ENC_EN 0x00000001
  1288. #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK 0x00000006
  1289. #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT 1
  1290. static inline uint32_t MDP5_WB_DST_OP_MODE_BWC_ENC_OP(uint32_t val)
  1291. {
  1292. return ((val) << MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT) & MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK;
  1293. }
  1294. #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK 0x00000010
  1295. #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT 4
  1296. static inline uint32_t MDP5_WB_DST_OP_MODE_BLOCK_SIZE(uint32_t val)
  1297. {
  1298. return ((val) << MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT) & MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK;
  1299. }
  1300. #define MDP5_WB_DST_OP_MODE_ROT_MODE__MASK 0x00000020
  1301. #define MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT 5
  1302. static inline uint32_t MDP5_WB_DST_OP_MODE_ROT_MODE(uint32_t val)
  1303. {
  1304. return ((val) << MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT) & MDP5_WB_DST_OP_MODE_ROT_MODE__MASK;
  1305. }
  1306. #define MDP5_WB_DST_OP_MODE_ROT_EN 0x00000040
  1307. #define MDP5_WB_DST_OP_MODE_CSC_EN 0x00000100
  1308. #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00000200
  1309. #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 9
  1310. static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT(uint32_t val)
  1311. {
  1312. return ((val) << MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
  1313. }
  1314. #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00000400
  1315. #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 10
  1316. static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT(uint32_t val)
  1317. {
  1318. return ((val) << MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
  1319. }
  1320. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_EN 0x00000800
  1321. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK 0x00001000
  1322. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT 12
  1323. static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT(uint32_t val)
  1324. {
  1325. return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK;
  1326. }
  1327. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK 0x00002000
  1328. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT 13
  1329. static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD(uint32_t val)
  1330. {
  1331. return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK;
  1332. }
  1333. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK 0x00004000
  1334. #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT 14
  1335. static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD(uint32_t val)
  1336. {
  1337. return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK;
  1338. }
  1339. static inline uint32_t REG_MDP5_WB_DST_PACK_PATTERN(uint32_t i0) { return 0x00000008 + __offset_WB(i0); }
  1340. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK 0x00000003
  1341. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT 0
  1342. static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT0(uint32_t val)
  1343. {
  1344. return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK;
  1345. }
  1346. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK 0x00000300
  1347. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT 8
  1348. static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT1(uint32_t val)
  1349. {
  1350. return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK;
  1351. }
  1352. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK 0x00030000
  1353. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT 16
  1354. static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT2(uint32_t val)
  1355. {
  1356. return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK;
  1357. }
  1358. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK 0x03000000
  1359. #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT 24
  1360. static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT3(uint32_t val)
  1361. {
  1362. return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK;
  1363. }
  1364. static inline uint32_t REG_MDP5_WB_DST0_ADDR(uint32_t i0) { return 0x0000000c + __offset_WB(i0); }
  1365. static inline uint32_t REG_MDP5_WB_DST1_ADDR(uint32_t i0) { return 0x00000010 + __offset_WB(i0); }
  1366. static inline uint32_t REG_MDP5_WB_DST2_ADDR(uint32_t i0) { return 0x00000014 + __offset_WB(i0); }
  1367. static inline uint32_t REG_MDP5_WB_DST3_ADDR(uint32_t i0) { return 0x00000018 + __offset_WB(i0); }
  1368. static inline uint32_t REG_MDP5_WB_DST_YSTRIDE0(uint32_t i0) { return 0x0000001c + __offset_WB(i0); }
  1369. #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK 0x0000ffff
  1370. #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT 0
  1371. static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE(uint32_t val)
  1372. {
  1373. return ((val) << MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK;
  1374. }
  1375. #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK 0xffff0000
  1376. #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT 16
  1377. static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE(uint32_t val)
  1378. {
  1379. return ((val) << MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK;
  1380. }
  1381. static inline uint32_t REG_MDP5_WB_DST_YSTRIDE1(uint32_t i0) { return 0x00000020 + __offset_WB(i0); }
  1382. #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK 0x0000ffff
  1383. #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT 0
  1384. static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE(uint32_t val)
  1385. {
  1386. return ((val) << MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK;
  1387. }
  1388. #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK 0xffff0000
  1389. #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT 16
  1390. static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE(uint32_t val)
  1391. {
  1392. return ((val) << MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK;
  1393. }
  1394. static inline uint32_t REG_MDP5_WB_DST_DITHER_BITDEPTH(uint32_t i0) { return 0x00000024 + __offset_WB(i0); }
  1395. static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW0(uint32_t i0) { return 0x00000030 + __offset_WB(i0); }
  1396. static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW1(uint32_t i0) { return 0x00000034 + __offset_WB(i0); }
  1397. static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW2(uint32_t i0) { return 0x00000038 + __offset_WB(i0); }
  1398. static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW3(uint32_t i0) { return 0x0000003c + __offset_WB(i0); }
  1399. static inline uint32_t REG_MDP5_WB_DST_WRITE_CONFIG(uint32_t i0) { return 0x00000048 + __offset_WB(i0); }
  1400. static inline uint32_t REG_MDP5_WB_ROTATION_DNSCALER(uint32_t i0) { return 0x00000050 + __offset_WB(i0); }
  1401. static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_0_3(uint32_t i0) { return 0x00000060 + __offset_WB(i0); }
  1402. static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_1_2(uint32_t i0) { return 0x00000064 + __offset_WB(i0); }
  1403. static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_0_3(uint32_t i0) { return 0x00000068 + __offset_WB(i0); }
  1404. static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_1_2(uint32_t i0) { return 0x0000006c + __offset_WB(i0); }
  1405. static inline uint32_t REG_MDP5_WB_OUT_SIZE(uint32_t i0) { return 0x00000074 + __offset_WB(i0); }
  1406. #define MDP5_WB_OUT_SIZE_DST_W__MASK 0x0000ffff
  1407. #define MDP5_WB_OUT_SIZE_DST_W__SHIFT 0
  1408. static inline uint32_t MDP5_WB_OUT_SIZE_DST_W(uint32_t val)
  1409. {
  1410. return ((val) << MDP5_WB_OUT_SIZE_DST_W__SHIFT) & MDP5_WB_OUT_SIZE_DST_W__MASK;
  1411. }
  1412. #define MDP5_WB_OUT_SIZE_DST_H__MASK 0xffff0000
  1413. #define MDP5_WB_OUT_SIZE_DST_H__SHIFT 16
  1414. static inline uint32_t MDP5_WB_OUT_SIZE_DST_H(uint32_t val)
  1415. {
  1416. return ((val) << MDP5_WB_OUT_SIZE_DST_H__SHIFT) & MDP5_WB_OUT_SIZE_DST_H__MASK;
  1417. }
  1418. static inline uint32_t REG_MDP5_WB_ALPHA_X_VALUE(uint32_t i0) { return 0x00000078 + __offset_WB(i0); }
  1419. static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_0(uint32_t i0) { return 0x00000260 + __offset_WB(i0); }
  1420. #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
  1421. #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT 0
  1422. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11(uint32_t val)
  1423. {
  1424. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK;
  1425. }
  1426. #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
  1427. #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT 16
  1428. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12(uint32_t val)
  1429. {
  1430. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK;
  1431. }
  1432. static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_1(uint32_t i0) { return 0x00000264 + __offset_WB(i0); }
  1433. #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
  1434. #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT 0
  1435. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13(uint32_t val)
  1436. {
  1437. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK;
  1438. }
  1439. #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
  1440. #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT 16
  1441. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21(uint32_t val)
  1442. {
  1443. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK;
  1444. }
  1445. static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_2(uint32_t i0) { return 0x00000268 + __offset_WB(i0); }
  1446. #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
  1447. #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT 0
  1448. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22(uint32_t val)
  1449. {
  1450. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK;
  1451. }
  1452. #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
  1453. #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT 16
  1454. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23(uint32_t val)
  1455. {
  1456. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK;
  1457. }
  1458. static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_3(uint32_t i0) { return 0x0000026c + __offset_WB(i0); }
  1459. #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
  1460. #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT 0
  1461. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31(uint32_t val)
  1462. {
  1463. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK;
  1464. }
  1465. #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
  1466. #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT 16
  1467. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32(uint32_t val)
  1468. {
  1469. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK;
  1470. }
  1471. static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_4(uint32_t i0) { return 0x00000270 + __offset_WB(i0); }
  1472. #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
  1473. #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT 0
  1474. static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33(uint32_t val)
  1475. {
  1476. return ((val) << MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK;
  1477. }
  1478. static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
  1479. static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
  1480. #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK 0x000000ff
  1481. #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT 0
  1482. static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH(uint32_t val)
  1483. {
  1484. return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK;
  1485. }
  1486. #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK 0x0000ff00
  1487. #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT 8
  1488. static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW(uint32_t val)
  1489. {
  1490. return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK;
  1491. }
  1492. static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
  1493. static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
  1494. #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK 0x000000ff
  1495. #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT 0
  1496. static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH(uint32_t val)
  1497. {
  1498. return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK;
  1499. }
  1500. #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK 0x0000ff00
  1501. #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT 8
  1502. static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW(uint32_t val)
  1503. {
  1504. return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK;
  1505. }
  1506. static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
  1507. static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
  1508. #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK 0x000001ff
  1509. #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT 0
  1510. static inline uint32_t MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE(uint32_t val)
  1511. {
  1512. return ((val) << MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK;
  1513. }
  1514. static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
  1515. static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
  1516. #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK 0x000001ff
  1517. #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT 0
  1518. static inline uint32_t MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE(uint32_t val)
  1519. {
  1520. return ((val) << MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK;
  1521. }
  1522. static inline uint32_t __offset_INTF(uint32_t idx)
  1523. {
  1524. switch (idx) {
  1525. case 0: return (mdp5_cfg->intf.base[0]);
  1526. case 1: return (mdp5_cfg->intf.base[1]);
  1527. case 2: return (mdp5_cfg->intf.base[2]);
  1528. case 3: return (mdp5_cfg->intf.base[3]);
  1529. case 4: return (mdp5_cfg->intf.base[4]);
  1530. default: return INVALID_IDX(idx);
  1531. }
  1532. }
  1533. static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
  1534. static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
  1535. static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
  1536. static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
  1537. #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK 0x0000ffff
  1538. #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT 0
  1539. static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
  1540. {
  1541. return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
  1542. }
  1543. #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK 0xffff0000
  1544. #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT 16
  1545. static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
  1546. {
  1547. return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
  1548. }
  1549. static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
  1550. static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
  1551. static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
  1552. static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
  1553. static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
  1554. static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
  1555. static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
  1556. static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
  1557. static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
  1558. #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK 0x7fffffff
  1559. #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT 0
  1560. static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
  1561. {
  1562. return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
  1563. }
  1564. #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE 0x80000000
  1565. static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
  1566. #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK 0x7fffffff
  1567. #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT 0
  1568. static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
  1569. {
  1570. return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
  1571. }
  1572. static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
  1573. static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
  1574. static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
  1575. #define MDP5_INTF_DISPLAY_HCTL_START__MASK 0x0000ffff
  1576. #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT 0
  1577. static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
  1578. {
  1579. return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
  1580. }
  1581. #define MDP5_INTF_DISPLAY_HCTL_END__MASK 0xffff0000
  1582. #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT 16
  1583. static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
  1584. {
  1585. return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
  1586. }
  1587. static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
  1588. #define MDP5_INTF_ACTIVE_HCTL_START__MASK 0x00007fff
  1589. #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT 0
  1590. static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
  1591. {
  1592. return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
  1593. }
  1594. #define MDP5_INTF_ACTIVE_HCTL_END__MASK 0x7fff0000
  1595. #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT 16
  1596. static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
  1597. {
  1598. return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
  1599. }
  1600. #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE 0x80000000
  1601. static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
  1602. static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
  1603. static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
  1604. static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
  1605. #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW 0x00000001
  1606. #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW 0x00000002
  1607. #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW 0x00000004
  1608. static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
  1609. static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
  1610. static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
  1611. static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
  1612. static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
  1613. static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
  1614. static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
  1615. static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
  1616. static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
  1617. static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
  1618. static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
  1619. static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
  1620. static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
  1621. static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
  1622. static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
  1623. static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
  1624. static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
  1625. static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
  1626. static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
  1627. static inline uint32_t __offset_AD(uint32_t idx)
  1628. {
  1629. switch (idx) {
  1630. case 0: return (mdp5_cfg->ad.base[0]);
  1631. case 1: return (mdp5_cfg->ad.base[1]);
  1632. default: return INVALID_IDX(idx);
  1633. }
  1634. }
  1635. static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
  1636. static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
  1637. static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
  1638. static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
  1639. static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
  1640. static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
  1641. static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
  1642. static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
  1643. static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
  1644. static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
  1645. static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
  1646. static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
  1647. static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
  1648. static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
  1649. static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
  1650. static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
  1651. static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
  1652. static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
  1653. static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
  1654. static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
  1655. static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
  1656. static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
  1657. static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
  1658. static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
  1659. static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
  1660. static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
  1661. static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
  1662. static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
  1663. static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
  1664. static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
  1665. static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
  1666. static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
  1667. static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
  1668. static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
  1669. static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
  1670. #endif /* MDP5_XML */