ipuv3-crtc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * i.MX IPUv3 Graphics driver
  3. *
  4. * Copyright (C) 2011 Sascha Hauer, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/component.h>
  16. #include <linux/module.h>
  17. #include <linux/export.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm_atomic.h>
  22. #include <drm/drm_atomic_helper.h>
  23. #include <drm/drm_crtc_helper.h>
  24. #include <linux/fb.h>
  25. #include <linux/clk.h>
  26. #include <linux/errno.h>
  27. #include <drm/drm_gem_cma_helper.h>
  28. #include <drm/drm_fb_cma_helper.h>
  29. #include <video/imx-ipu-v3.h>
  30. #include "imx-drm.h"
  31. #include "ipuv3-plane.h"
  32. #define DRIVER_DESC "i.MX IPUv3 Graphics"
  33. struct ipu_crtc {
  34. struct device *dev;
  35. struct drm_crtc base;
  36. struct imx_drm_crtc *imx_crtc;
  37. /* plane[0] is the full plane, plane[1] is the partial plane */
  38. struct ipu_plane *plane[2];
  39. struct ipu_dc *dc;
  40. struct ipu_di *di;
  41. int irq;
  42. };
  43. static inline struct ipu_crtc *to_ipu_crtc(struct drm_crtc *crtc)
  44. {
  45. return container_of(crtc, struct ipu_crtc, base);
  46. }
  47. static void ipu_crtc_enable(struct drm_crtc *crtc)
  48. {
  49. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  50. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  51. ipu_dc_enable(ipu);
  52. ipu_dc_enable_channel(ipu_crtc->dc);
  53. ipu_di_enable(ipu_crtc->di);
  54. }
  55. static void ipu_crtc_disable(struct drm_crtc *crtc)
  56. {
  57. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  58. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  59. ipu_dc_disable_channel(ipu_crtc->dc);
  60. ipu_di_disable(ipu_crtc->di);
  61. ipu_dc_disable(ipu);
  62. spin_lock_irq(&crtc->dev->event_lock);
  63. if (crtc->state->event) {
  64. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  65. crtc->state->event = NULL;
  66. }
  67. spin_unlock_irq(&crtc->dev->event_lock);
  68. }
  69. static void imx_drm_crtc_reset(struct drm_crtc *crtc)
  70. {
  71. struct imx_crtc_state *state;
  72. if (crtc->state) {
  73. if (crtc->state->mode_blob)
  74. drm_property_unreference_blob(crtc->state->mode_blob);
  75. state = to_imx_crtc_state(crtc->state);
  76. memset(state, 0, sizeof(*state));
  77. } else {
  78. state = kzalloc(sizeof(*state), GFP_KERNEL);
  79. if (!state)
  80. return;
  81. crtc->state = &state->base;
  82. }
  83. state->base.crtc = crtc;
  84. }
  85. static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
  86. {
  87. struct imx_crtc_state *state;
  88. state = kzalloc(sizeof(*state), GFP_KERNEL);
  89. if (!state)
  90. return NULL;
  91. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  92. WARN_ON(state->base.crtc != crtc);
  93. state->base.crtc = crtc;
  94. return &state->base;
  95. }
  96. static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
  97. struct drm_crtc_state *state)
  98. {
  99. __drm_atomic_helper_crtc_destroy_state(state);
  100. kfree(to_imx_crtc_state(state));
  101. }
  102. static const struct drm_crtc_funcs ipu_crtc_funcs = {
  103. .set_config = drm_atomic_helper_set_config,
  104. .destroy = drm_crtc_cleanup,
  105. .page_flip = drm_atomic_helper_page_flip,
  106. .reset = imx_drm_crtc_reset,
  107. .atomic_duplicate_state = imx_drm_crtc_duplicate_state,
  108. .atomic_destroy_state = imx_drm_crtc_destroy_state,
  109. };
  110. static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
  111. {
  112. struct ipu_crtc *ipu_crtc = dev_id;
  113. imx_drm_handle_vblank(ipu_crtc->imx_crtc);
  114. return IRQ_HANDLED;
  115. }
  116. static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
  117. const struct drm_display_mode *mode,
  118. struct drm_display_mode *adjusted_mode)
  119. {
  120. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  121. struct videomode vm;
  122. int ret;
  123. drm_display_mode_to_videomode(adjusted_mode, &vm);
  124. ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
  125. if (ret)
  126. return false;
  127. if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
  128. return false;
  129. drm_display_mode_from_videomode(&vm, adjusted_mode);
  130. return true;
  131. }
  132. static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
  133. struct drm_crtc_state *state)
  134. {
  135. u32 primary_plane_mask = 1 << drm_plane_index(crtc->primary);
  136. if (state->active && (primary_plane_mask & state->plane_mask) == 0)
  137. return -EINVAL;
  138. return 0;
  139. }
  140. static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
  141. struct drm_crtc_state *old_crtc_state)
  142. {
  143. spin_lock_irq(&crtc->dev->event_lock);
  144. if (crtc->state->event) {
  145. WARN_ON(drm_crtc_vblank_get(crtc));
  146. drm_crtc_arm_vblank_event(crtc, crtc->state->event);
  147. crtc->state->event = NULL;
  148. }
  149. spin_unlock_irq(&crtc->dev->event_lock);
  150. }
  151. static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
  152. {
  153. struct drm_device *dev = crtc->dev;
  154. struct drm_encoder *encoder;
  155. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  156. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  157. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
  158. struct ipu_di_signal_cfg sig_cfg = {};
  159. unsigned long encoder_types = 0;
  160. dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
  161. mode->hdisplay);
  162. dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
  163. mode->vdisplay);
  164. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  165. if (encoder->crtc == crtc)
  166. encoder_types |= BIT(encoder->encoder_type);
  167. }
  168. dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
  169. __func__, encoder_types);
  170. /*
  171. * If we have DAC or LDB, then we need the IPU DI clock to be
  172. * the same as the LDB DI clock. For TVDAC, derive the IPU DI
  173. * clock from 27 MHz TVE_DI clock, but allow to divide it.
  174. */
  175. if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
  176. BIT(DRM_MODE_ENCODER_LVDS)))
  177. sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
  178. else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
  179. sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
  180. else
  181. sig_cfg.clkflags = 0;
  182. sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
  183. /* Default to driving pixel data on negative clock edges */
  184. sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
  185. DRM_BUS_FLAG_PIXDATA_POSEDGE);
  186. sig_cfg.bus_format = imx_crtc_state->bus_format;
  187. sig_cfg.v_to_h_sync = 0;
  188. sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
  189. sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
  190. drm_display_mode_to_videomode(mode, &sig_cfg.mode);
  191. ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
  192. mode->flags & DRM_MODE_FLAG_INTERLACE,
  193. imx_crtc_state->bus_format, mode->hdisplay);
  194. ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
  195. }
  196. static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
  197. .mode_fixup = ipu_crtc_mode_fixup,
  198. .mode_set_nofb = ipu_crtc_mode_set_nofb,
  199. .atomic_check = ipu_crtc_atomic_check,
  200. .atomic_begin = ipu_crtc_atomic_begin,
  201. .disable = ipu_crtc_disable,
  202. .enable = ipu_crtc_enable,
  203. };
  204. static int ipu_enable_vblank(struct drm_crtc *crtc)
  205. {
  206. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  207. enable_irq(ipu_crtc->irq);
  208. return 0;
  209. }
  210. static void ipu_disable_vblank(struct drm_crtc *crtc)
  211. {
  212. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  213. disable_irq_nosync(ipu_crtc->irq);
  214. }
  215. static const struct imx_drm_crtc_helper_funcs ipu_crtc_helper_funcs = {
  216. .enable_vblank = ipu_enable_vblank,
  217. .disable_vblank = ipu_disable_vblank,
  218. .crtc_funcs = &ipu_crtc_funcs,
  219. .crtc_helper_funcs = &ipu_helper_funcs,
  220. };
  221. static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
  222. {
  223. if (!IS_ERR_OR_NULL(ipu_crtc->dc))
  224. ipu_dc_put(ipu_crtc->dc);
  225. if (!IS_ERR_OR_NULL(ipu_crtc->di))
  226. ipu_di_put(ipu_crtc->di);
  227. }
  228. static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
  229. struct ipu_client_platformdata *pdata)
  230. {
  231. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  232. int ret;
  233. ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
  234. if (IS_ERR(ipu_crtc->dc)) {
  235. ret = PTR_ERR(ipu_crtc->dc);
  236. goto err_out;
  237. }
  238. ipu_crtc->di = ipu_di_get(ipu, pdata->di);
  239. if (IS_ERR(ipu_crtc->di)) {
  240. ret = PTR_ERR(ipu_crtc->di);
  241. goto err_out;
  242. }
  243. return 0;
  244. err_out:
  245. ipu_put_resources(ipu_crtc);
  246. return ret;
  247. }
  248. static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
  249. struct ipu_client_platformdata *pdata, struct drm_device *drm)
  250. {
  251. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  252. int dp = -EINVAL;
  253. int ret;
  254. ret = ipu_get_resources(ipu_crtc, pdata);
  255. if (ret) {
  256. dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
  257. ret);
  258. return ret;
  259. }
  260. if (pdata->dp >= 0)
  261. dp = IPU_DP_FLOW_SYNC_BG;
  262. ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
  263. DRM_PLANE_TYPE_PRIMARY);
  264. if (IS_ERR(ipu_crtc->plane[0])) {
  265. ret = PTR_ERR(ipu_crtc->plane[0]);
  266. goto err_put_resources;
  267. }
  268. ret = imx_drm_add_crtc(drm, &ipu_crtc->base, &ipu_crtc->imx_crtc,
  269. &ipu_crtc->plane[0]->base, &ipu_crtc_helper_funcs,
  270. pdata->of_node);
  271. if (ret) {
  272. dev_err(ipu_crtc->dev, "adding crtc failed with %d.\n", ret);
  273. goto err_put_resources;
  274. }
  275. ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
  276. if (ret) {
  277. dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
  278. ret);
  279. goto err_remove_crtc;
  280. }
  281. /* If this crtc is using the DP, add an overlay plane */
  282. if (pdata->dp >= 0 && pdata->dma[1] > 0) {
  283. ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
  284. IPU_DP_FLOW_SYNC_FG,
  285. drm_crtc_mask(&ipu_crtc->base),
  286. DRM_PLANE_TYPE_OVERLAY);
  287. if (IS_ERR(ipu_crtc->plane[1])) {
  288. ipu_crtc->plane[1] = NULL;
  289. } else {
  290. ret = ipu_plane_get_resources(ipu_crtc->plane[1]);
  291. if (ret) {
  292. dev_err(ipu_crtc->dev, "getting plane 1 "
  293. "resources failed with %d.\n", ret);
  294. goto err_put_plane0_res;
  295. }
  296. }
  297. }
  298. ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
  299. ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
  300. "imx_drm", ipu_crtc);
  301. if (ret < 0) {
  302. dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
  303. goto err_put_plane1_res;
  304. }
  305. /* Only enable IRQ when we actually need it to trigger work. */
  306. disable_irq(ipu_crtc->irq);
  307. return 0;
  308. err_put_plane1_res:
  309. if (ipu_crtc->plane[1])
  310. ipu_plane_put_resources(ipu_crtc->plane[1]);
  311. err_put_plane0_res:
  312. ipu_plane_put_resources(ipu_crtc->plane[0]);
  313. err_remove_crtc:
  314. imx_drm_remove_crtc(ipu_crtc->imx_crtc);
  315. err_put_resources:
  316. ipu_put_resources(ipu_crtc);
  317. return ret;
  318. }
  319. static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
  320. {
  321. struct ipu_client_platformdata *pdata = dev->platform_data;
  322. struct drm_device *drm = data;
  323. struct ipu_crtc *ipu_crtc;
  324. int ret;
  325. ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
  326. if (!ipu_crtc)
  327. return -ENOMEM;
  328. ipu_crtc->dev = dev;
  329. ret = ipu_crtc_init(ipu_crtc, pdata, drm);
  330. if (ret)
  331. return ret;
  332. dev_set_drvdata(dev, ipu_crtc);
  333. return 0;
  334. }
  335. static void ipu_drm_unbind(struct device *dev, struct device *master,
  336. void *data)
  337. {
  338. struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
  339. imx_drm_remove_crtc(ipu_crtc->imx_crtc);
  340. ipu_put_resources(ipu_crtc);
  341. if (ipu_crtc->plane[1])
  342. ipu_plane_put_resources(ipu_crtc->plane[1]);
  343. ipu_plane_put_resources(ipu_crtc->plane[0]);
  344. }
  345. static const struct component_ops ipu_crtc_ops = {
  346. .bind = ipu_drm_bind,
  347. .unbind = ipu_drm_unbind,
  348. };
  349. static int ipu_drm_probe(struct platform_device *pdev)
  350. {
  351. struct device *dev = &pdev->dev;
  352. int ret;
  353. if (!dev->platform_data)
  354. return -EINVAL;
  355. ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
  356. if (ret)
  357. return ret;
  358. return component_add(dev, &ipu_crtc_ops);
  359. }
  360. static int ipu_drm_remove(struct platform_device *pdev)
  361. {
  362. component_del(&pdev->dev, &ipu_crtc_ops);
  363. return 0;
  364. }
  365. static struct platform_driver ipu_drm_driver = {
  366. .driver = {
  367. .name = "imx-ipuv3-crtc",
  368. },
  369. .probe = ipu_drm_probe,
  370. .remove = ipu_drm_remove,
  371. };
  372. module_platform_driver(ipu_drm_driver);
  373. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  374. MODULE_DESCRIPTION(DRIVER_DESC);
  375. MODULE_LICENSE("GPL");
  376. MODULE_ALIAS("platform:imx-ipuv3-crtc");