imx-ldb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * i.MX drm driver - LVDS display bridge
  3. *
  4. * Copyright (C) 2012 Sascha Hauer, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_fb_helper.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_of.h>
  24. #include <drm/drm_panel.h>
  25. #include <linux/mfd/syscon.h>
  26. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_graph.h>
  29. #include <video/of_display_timing.h>
  30. #include <video/of_videomode.h>
  31. #include <linux/regmap.h>
  32. #include <linux/videodev2.h>
  33. #include "imx-drm.h"
  34. #define DRIVER_NAME "imx-ldb"
  35. #define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
  36. #define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
  37. #define LDB_CH0_MODE_EN_MASK (3 << 0)
  38. #define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
  39. #define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
  40. #define LDB_CH1_MODE_EN_MASK (3 << 2)
  41. #define LDB_SPLIT_MODE_EN (1 << 4)
  42. #define LDB_DATA_WIDTH_CH0_24 (1 << 5)
  43. #define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
  44. #define LDB_DATA_WIDTH_CH1_24 (1 << 7)
  45. #define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
  46. #define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
  47. #define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
  48. #define LDB_BGREF_RMODE_INT (1 << 15)
  49. struct imx_ldb;
  50. struct imx_ldb_channel {
  51. struct imx_ldb *ldb;
  52. struct drm_connector connector;
  53. struct drm_encoder encoder;
  54. struct drm_panel *panel;
  55. struct device_node *child;
  56. struct i2c_adapter *ddc;
  57. int chno;
  58. void *edid;
  59. int edid_len;
  60. struct drm_display_mode mode;
  61. int mode_valid;
  62. u32 bus_format;
  63. };
  64. static inline struct imx_ldb_channel *con_to_imx_ldb_ch(struct drm_connector *c)
  65. {
  66. return container_of(c, struct imx_ldb_channel, connector);
  67. }
  68. static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
  69. {
  70. return container_of(e, struct imx_ldb_channel, encoder);
  71. }
  72. struct bus_mux {
  73. int reg;
  74. int shift;
  75. int mask;
  76. };
  77. struct imx_ldb {
  78. struct regmap *regmap;
  79. struct device *dev;
  80. struct imx_ldb_channel channel[2];
  81. struct clk *clk[2]; /* our own clock */
  82. struct clk *clk_sel[4]; /* parent of display clock */
  83. struct clk *clk_parent[4]; /* original parent of clk_sel */
  84. struct clk *clk_pll[2]; /* upstream clock we can adjust */
  85. u32 ldb_ctrl;
  86. const struct bus_mux *lvds_mux;
  87. };
  88. static enum drm_connector_status imx_ldb_connector_detect(
  89. struct drm_connector *connector, bool force)
  90. {
  91. return connector_status_connected;
  92. }
  93. static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
  94. u32 bus_format)
  95. {
  96. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  97. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  98. switch (bus_format) {
  99. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  100. break;
  101. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  102. if (imx_ldb_ch->chno == 0 || dual)
  103. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
  104. if (imx_ldb_ch->chno == 1 || dual)
  105. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
  106. break;
  107. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  108. if (imx_ldb_ch->chno == 0 || dual)
  109. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
  110. LDB_BIT_MAP_CH0_JEIDA;
  111. if (imx_ldb_ch->chno == 1 || dual)
  112. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
  113. LDB_BIT_MAP_CH1_JEIDA;
  114. break;
  115. }
  116. }
  117. static int imx_ldb_connector_get_modes(struct drm_connector *connector)
  118. {
  119. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  120. int num_modes = 0;
  121. if (imx_ldb_ch->panel && imx_ldb_ch->panel->funcs &&
  122. imx_ldb_ch->panel->funcs->get_modes) {
  123. num_modes = imx_ldb_ch->panel->funcs->get_modes(imx_ldb_ch->panel);
  124. if (num_modes > 0)
  125. return num_modes;
  126. }
  127. if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
  128. imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
  129. if (imx_ldb_ch->edid) {
  130. drm_mode_connector_update_edid_property(connector,
  131. imx_ldb_ch->edid);
  132. num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
  133. }
  134. if (imx_ldb_ch->mode_valid) {
  135. struct drm_display_mode *mode;
  136. mode = drm_mode_create(connector->dev);
  137. if (!mode)
  138. return -EINVAL;
  139. drm_mode_copy(mode, &imx_ldb_ch->mode);
  140. mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  141. drm_mode_probed_add(connector, mode);
  142. num_modes++;
  143. }
  144. return num_modes;
  145. }
  146. static struct drm_encoder *imx_ldb_connector_best_encoder(
  147. struct drm_connector *connector)
  148. {
  149. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  150. return &imx_ldb_ch->encoder;
  151. }
  152. static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
  153. unsigned long serial_clk, unsigned long di_clk)
  154. {
  155. int ret;
  156. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  157. clk_get_rate(ldb->clk_pll[chno]), serial_clk);
  158. clk_set_rate(ldb->clk_pll[chno], serial_clk);
  159. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  160. clk_get_rate(ldb->clk_pll[chno]));
  161. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  162. clk_get_rate(ldb->clk[chno]),
  163. (long int)di_clk);
  164. clk_set_rate(ldb->clk[chno], di_clk);
  165. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  166. clk_get_rate(ldb->clk[chno]));
  167. /* set display clock mux to LDB input clock */
  168. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
  169. if (ret)
  170. dev_err(ldb->dev,
  171. "unable to set di%d parent clock to ldb_di%d\n", mux,
  172. chno);
  173. }
  174. static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
  175. {
  176. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  177. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  178. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  179. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  180. drm_panel_prepare(imx_ldb_ch->panel);
  181. if (dual) {
  182. clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
  183. clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
  184. clk_prepare_enable(ldb->clk[0]);
  185. clk_prepare_enable(ldb->clk[1]);
  186. } else {
  187. clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
  188. }
  189. if (imx_ldb_ch == &ldb->channel[0] || dual) {
  190. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  191. if (mux == 0 || ldb->lvds_mux)
  192. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
  193. else if (mux == 1)
  194. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
  195. }
  196. if (imx_ldb_ch == &ldb->channel[1] || dual) {
  197. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  198. if (mux == 1 || ldb->lvds_mux)
  199. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
  200. else if (mux == 0)
  201. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
  202. }
  203. if (ldb->lvds_mux) {
  204. const struct bus_mux *lvds_mux = NULL;
  205. if (imx_ldb_ch == &ldb->channel[0])
  206. lvds_mux = &ldb->lvds_mux[0];
  207. else if (imx_ldb_ch == &ldb->channel[1])
  208. lvds_mux = &ldb->lvds_mux[1];
  209. regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
  210. mux << lvds_mux->shift);
  211. }
  212. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  213. drm_panel_enable(imx_ldb_ch->panel);
  214. }
  215. static void imx_ldb_encoder_mode_set(struct drm_encoder *encoder,
  216. struct drm_display_mode *orig_mode,
  217. struct drm_display_mode *mode)
  218. {
  219. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  220. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  221. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  222. unsigned long serial_clk;
  223. unsigned long di_clk = mode->clock * 1000;
  224. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  225. u32 bus_format = imx_ldb_ch->bus_format;
  226. if (mode->clock > 170000) {
  227. dev_warn(ldb->dev,
  228. "%s: mode exceeds 170 MHz pixel clock\n", __func__);
  229. }
  230. if (mode->clock > 85000 && !dual) {
  231. dev_warn(ldb->dev,
  232. "%s: mode exceeds 85 MHz pixel clock\n", __func__);
  233. }
  234. if (dual) {
  235. serial_clk = 3500UL * mode->clock;
  236. imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
  237. imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
  238. } else {
  239. serial_clk = 7000UL * mode->clock;
  240. imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
  241. di_clk);
  242. }
  243. /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
  244. if (imx_ldb_ch == &ldb->channel[0] || dual) {
  245. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  246. ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
  247. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  248. ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
  249. }
  250. if (imx_ldb_ch == &ldb->channel[1] || dual) {
  251. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  252. ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
  253. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  254. ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
  255. }
  256. if (!bus_format) {
  257. struct drm_connector *connector;
  258. drm_for_each_connector(connector, encoder->dev) {
  259. struct drm_display_info *di = &connector->display_info;
  260. if (connector->encoder == encoder &&
  261. di->num_bus_formats) {
  262. bus_format = di->bus_formats[0];
  263. break;
  264. }
  265. }
  266. }
  267. imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
  268. }
  269. static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
  270. {
  271. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  272. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  273. int mux, ret;
  274. /*
  275. * imx_ldb_encoder_disable is called by
  276. * drm_helper_disable_unused_functions without
  277. * the encoder being enabled before.
  278. */
  279. if (imx_ldb_ch == &ldb->channel[0] &&
  280. (ldb->ldb_ctrl & LDB_CH0_MODE_EN_MASK) == 0)
  281. return;
  282. else if (imx_ldb_ch == &ldb->channel[1] &&
  283. (ldb->ldb_ctrl & LDB_CH1_MODE_EN_MASK) == 0)
  284. return;
  285. drm_panel_disable(imx_ldb_ch->panel);
  286. if (imx_ldb_ch == &ldb->channel[0])
  287. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  288. else if (imx_ldb_ch == &ldb->channel[1])
  289. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  290. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  291. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  292. clk_disable_unprepare(ldb->clk[0]);
  293. clk_disable_unprepare(ldb->clk[1]);
  294. }
  295. if (ldb->lvds_mux) {
  296. const struct bus_mux *lvds_mux = NULL;
  297. if (imx_ldb_ch == &ldb->channel[0])
  298. lvds_mux = &ldb->lvds_mux[0];
  299. else if (imx_ldb_ch == &ldb->channel[1])
  300. lvds_mux = &ldb->lvds_mux[1];
  301. regmap_read(ldb->regmap, lvds_mux->reg, &mux);
  302. mux &= lvds_mux->mask;
  303. mux >>= lvds_mux->shift;
  304. } else {
  305. mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
  306. }
  307. /* set display clock mux back to original input clock */
  308. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
  309. if (ret)
  310. dev_err(ldb->dev,
  311. "unable to set di%d parent clock to original parent\n",
  312. mux);
  313. drm_panel_unprepare(imx_ldb_ch->panel);
  314. }
  315. static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
  316. struct drm_crtc_state *crtc_state,
  317. struct drm_connector_state *conn_state)
  318. {
  319. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  320. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  321. struct drm_display_info *di = &conn_state->connector->display_info;
  322. u32 bus_format = imx_ldb_ch->bus_format;
  323. /* Bus format description in DT overrides connector display info. */
  324. if (!bus_format && di->num_bus_formats)
  325. bus_format = di->bus_formats[0];
  326. switch (bus_format) {
  327. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  328. imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
  329. break;
  330. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  331. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  332. imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  333. break;
  334. default:
  335. return -EINVAL;
  336. }
  337. imx_crtc_state->di_hsync_pin = 2;
  338. imx_crtc_state->di_vsync_pin = 3;
  339. return 0;
  340. }
  341. static const struct drm_connector_funcs imx_ldb_connector_funcs = {
  342. .dpms = drm_atomic_helper_connector_dpms,
  343. .fill_modes = drm_helper_probe_single_connector_modes,
  344. .detect = imx_ldb_connector_detect,
  345. .destroy = imx_drm_connector_destroy,
  346. .reset = drm_atomic_helper_connector_reset,
  347. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  348. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  349. };
  350. static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
  351. .get_modes = imx_ldb_connector_get_modes,
  352. .best_encoder = imx_ldb_connector_best_encoder,
  353. };
  354. static const struct drm_encoder_funcs imx_ldb_encoder_funcs = {
  355. .destroy = imx_drm_encoder_destroy,
  356. };
  357. static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
  358. .mode_set = imx_ldb_encoder_mode_set,
  359. .enable = imx_ldb_encoder_enable,
  360. .disable = imx_ldb_encoder_disable,
  361. .atomic_check = imx_ldb_encoder_atomic_check,
  362. };
  363. static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
  364. {
  365. char clkname[16];
  366. snprintf(clkname, sizeof(clkname), "di%d", chno);
  367. ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
  368. if (IS_ERR(ldb->clk[chno]))
  369. return PTR_ERR(ldb->clk[chno]);
  370. snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
  371. ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
  372. return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
  373. }
  374. static int imx_ldb_register(struct drm_device *drm,
  375. struct imx_ldb_channel *imx_ldb_ch)
  376. {
  377. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  378. struct drm_encoder *encoder = &imx_ldb_ch->encoder;
  379. int ret;
  380. ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
  381. if (ret)
  382. return ret;
  383. ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
  384. if (ret)
  385. return ret;
  386. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  387. ret = imx_ldb_get_clk(ldb, 1);
  388. if (ret)
  389. return ret;
  390. }
  391. drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
  392. drm_encoder_init(drm, encoder, &imx_ldb_encoder_funcs,
  393. DRM_MODE_ENCODER_LVDS, NULL);
  394. drm_connector_helper_add(&imx_ldb_ch->connector,
  395. &imx_ldb_connector_helper_funcs);
  396. drm_connector_init(drm, &imx_ldb_ch->connector,
  397. &imx_ldb_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
  398. if (imx_ldb_ch->panel) {
  399. ret = drm_panel_attach(imx_ldb_ch->panel,
  400. &imx_ldb_ch->connector);
  401. if (ret)
  402. return ret;
  403. }
  404. drm_mode_connector_attach_encoder(&imx_ldb_ch->connector, encoder);
  405. return 0;
  406. }
  407. enum {
  408. LVDS_BIT_MAP_SPWG,
  409. LVDS_BIT_MAP_JEIDA
  410. };
  411. struct imx_ldb_bit_mapping {
  412. u32 bus_format;
  413. u32 datawidth;
  414. const char * const mapping;
  415. };
  416. static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
  417. { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
  418. { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
  419. { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
  420. };
  421. static u32 of_get_bus_format(struct device *dev, struct device_node *np)
  422. {
  423. const char *bm;
  424. u32 datawidth = 0;
  425. int ret, i;
  426. ret = of_property_read_string(np, "fsl,data-mapping", &bm);
  427. if (ret < 0)
  428. return ret;
  429. of_property_read_u32(np, "fsl,data-width", &datawidth);
  430. for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
  431. if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
  432. datawidth == imx_ldb_bit_mappings[i].datawidth)
  433. return imx_ldb_bit_mappings[i].bus_format;
  434. }
  435. dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
  436. return -ENOENT;
  437. }
  438. static struct bus_mux imx6q_lvds_mux[2] = {
  439. {
  440. .reg = IOMUXC_GPR3,
  441. .shift = 6,
  442. .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
  443. }, {
  444. .reg = IOMUXC_GPR3,
  445. .shift = 8,
  446. .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
  447. }
  448. };
  449. /*
  450. * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
  451. * of_match_device will walk through this list and take the first entry
  452. * matching any of its compatible values. Therefore, the more generic
  453. * entries (in this case fsl,imx53-ldb) need to be ordered last.
  454. */
  455. static const struct of_device_id imx_ldb_dt_ids[] = {
  456. { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
  457. { .compatible = "fsl,imx53-ldb", .data = NULL, },
  458. { }
  459. };
  460. MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
  461. static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
  462. {
  463. struct drm_device *drm = data;
  464. struct device_node *np = dev->of_node;
  465. const struct of_device_id *of_id =
  466. of_match_device(imx_ldb_dt_ids, dev);
  467. struct device_node *child;
  468. const u8 *edidp;
  469. struct imx_ldb *imx_ldb;
  470. int dual;
  471. int ret;
  472. int i;
  473. imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
  474. if (!imx_ldb)
  475. return -ENOMEM;
  476. imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
  477. if (IS_ERR(imx_ldb->regmap)) {
  478. dev_err(dev, "failed to get parent regmap\n");
  479. return PTR_ERR(imx_ldb->regmap);
  480. }
  481. imx_ldb->dev = dev;
  482. if (of_id)
  483. imx_ldb->lvds_mux = of_id->data;
  484. dual = of_property_read_bool(np, "fsl,dual-channel");
  485. if (dual)
  486. imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
  487. /*
  488. * There are three different possible clock mux configurations:
  489. * i.MX53: ipu1_di0_sel, ipu1_di1_sel
  490. * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
  491. * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
  492. * Map them all to di0_sel...di3_sel.
  493. */
  494. for (i = 0; i < 4; i++) {
  495. char clkname[16];
  496. sprintf(clkname, "di%d_sel", i);
  497. imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
  498. if (IS_ERR(imx_ldb->clk_sel[i])) {
  499. ret = PTR_ERR(imx_ldb->clk_sel[i]);
  500. imx_ldb->clk_sel[i] = NULL;
  501. break;
  502. }
  503. imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
  504. }
  505. if (i == 0)
  506. return ret;
  507. for_each_child_of_node(np, child) {
  508. struct imx_ldb_channel *channel;
  509. struct device_node *ddc_node;
  510. struct device_node *ep;
  511. int bus_format;
  512. ret = of_property_read_u32(child, "reg", &i);
  513. if (ret || i < 0 || i > 1)
  514. return -EINVAL;
  515. if (dual && i > 0) {
  516. dev_warn(dev, "dual-channel mode, ignoring second output\n");
  517. continue;
  518. }
  519. if (!of_device_is_available(child))
  520. continue;
  521. channel = &imx_ldb->channel[i];
  522. channel->ldb = imx_ldb;
  523. channel->chno = i;
  524. channel->child = child;
  525. /*
  526. * The output port is port@4 with an external 4-port mux or
  527. * port@2 with the internal 2-port mux.
  528. */
  529. ep = of_graph_get_endpoint_by_regs(child,
  530. imx_ldb->lvds_mux ? 4 : 2,
  531. -1);
  532. if (ep) {
  533. struct device_node *remote;
  534. remote = of_graph_get_remote_port_parent(ep);
  535. of_node_put(ep);
  536. if (remote)
  537. channel->panel = of_drm_find_panel(remote);
  538. else
  539. return -EPROBE_DEFER;
  540. of_node_put(remote);
  541. if (!channel->panel) {
  542. dev_err(dev, "panel not found: %s\n",
  543. remote->full_name);
  544. return -EPROBE_DEFER;
  545. }
  546. }
  547. ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
  548. if (ddc_node) {
  549. channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
  550. of_node_put(ddc_node);
  551. if (!channel->ddc) {
  552. dev_warn(dev, "failed to get ddc i2c adapter\n");
  553. return -EPROBE_DEFER;
  554. }
  555. }
  556. if (!channel->ddc) {
  557. /* if no DDC available, fallback to hardcoded EDID */
  558. dev_dbg(dev, "no ddc available\n");
  559. edidp = of_get_property(child, "edid",
  560. &channel->edid_len);
  561. if (edidp) {
  562. channel->edid = kmemdup(edidp,
  563. channel->edid_len,
  564. GFP_KERNEL);
  565. } else if (!channel->panel) {
  566. /* fallback to display-timings node */
  567. ret = of_get_drm_display_mode(child,
  568. &channel->mode,
  569. OF_USE_NATIVE_MODE);
  570. if (!ret)
  571. channel->mode_valid = 1;
  572. }
  573. }
  574. bus_format = of_get_bus_format(dev, child);
  575. if (bus_format == -EINVAL) {
  576. /*
  577. * If no bus format was specified in the device tree,
  578. * we can still get it from the connected panel later.
  579. */
  580. if (channel->panel && channel->panel->funcs &&
  581. channel->panel->funcs->get_modes)
  582. bus_format = 0;
  583. }
  584. if (bus_format < 0) {
  585. dev_err(dev, "could not determine data mapping: %d\n",
  586. bus_format);
  587. return bus_format;
  588. }
  589. channel->bus_format = bus_format;
  590. ret = imx_ldb_register(drm, channel);
  591. if (ret)
  592. return ret;
  593. }
  594. dev_set_drvdata(dev, imx_ldb);
  595. return 0;
  596. }
  597. static void imx_ldb_unbind(struct device *dev, struct device *master,
  598. void *data)
  599. {
  600. struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
  601. int i;
  602. for (i = 0; i < 2; i++) {
  603. struct imx_ldb_channel *channel = &imx_ldb->channel[i];
  604. if (!channel->connector.funcs)
  605. continue;
  606. channel->connector.funcs->destroy(&channel->connector);
  607. channel->encoder.funcs->destroy(&channel->encoder);
  608. kfree(channel->edid);
  609. i2c_put_adapter(channel->ddc);
  610. }
  611. }
  612. static const struct component_ops imx_ldb_ops = {
  613. .bind = imx_ldb_bind,
  614. .unbind = imx_ldb_unbind,
  615. };
  616. static int imx_ldb_probe(struct platform_device *pdev)
  617. {
  618. return component_add(&pdev->dev, &imx_ldb_ops);
  619. }
  620. static int imx_ldb_remove(struct platform_device *pdev)
  621. {
  622. component_del(&pdev->dev, &imx_ldb_ops);
  623. return 0;
  624. }
  625. static struct platform_driver imx_ldb_driver = {
  626. .probe = imx_ldb_probe,
  627. .remove = imx_ldb_remove,
  628. .driver = {
  629. .of_match_table = imx_ldb_dt_ids,
  630. .name = DRIVER_NAME,
  631. },
  632. };
  633. module_platform_driver(imx_ldb_driver);
  634. MODULE_DESCRIPTION("i.MX LVDS driver");
  635. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  636. MODULE_LICENSE("GPL");
  637. MODULE_ALIAS("platform:" DRIVER_NAME);