intel_overlay.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_i915_private *i915;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. bool active;
  167. bool pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key:24;
  170. u32 color_key_enabled:1;
  171. u32 brightness, contrast, saturation;
  172. u32 old_xscale, old_yscale;
  173. /* register access */
  174. u32 flip_addr;
  175. struct drm_i915_gem_object *reg_bo;
  176. /* flip handling */
  177. struct drm_i915_gem_request *last_flip_req;
  178. void (*flip_tail)(struct intel_overlay *);
  179. };
  180. static struct overlay_registers __iomem *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. struct drm_i915_private *dev_priv = overlay->i915;
  184. struct overlay_registers __iomem *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  186. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(dev_priv->ggtt.mappable,
  189. overlay->flip_addr,
  190. PAGE_SIZE);
  191. return regs;
  192. }
  193. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  194. struct overlay_registers __iomem *regs)
  195. {
  196. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  197. io_mapping_unmap(regs);
  198. }
  199. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  200. struct drm_i915_gem_request *req,
  201. void (*tail)(struct intel_overlay *))
  202. {
  203. int ret;
  204. WARN_ON(overlay->last_flip_req);
  205. i915_gem_request_assign(&overlay->last_flip_req, req);
  206. i915_add_request(req);
  207. overlay->flip_tail = tail;
  208. ret = i915_wait_request(overlay->last_flip_req);
  209. if (ret)
  210. return ret;
  211. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  212. return 0;
  213. }
  214. /* overlay needs to be disable in OCMD reg */
  215. static int intel_overlay_on(struct intel_overlay *overlay)
  216. {
  217. struct drm_i915_private *dev_priv = overlay->i915;
  218. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  219. struct drm_i915_gem_request *req;
  220. int ret;
  221. WARN_ON(overlay->active);
  222. WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  223. req = i915_gem_request_alloc(engine, NULL);
  224. if (IS_ERR(req))
  225. return PTR_ERR(req);
  226. ret = intel_ring_begin(req, 4);
  227. if (ret) {
  228. i915_add_request_no_flush(req);
  229. return ret;
  230. }
  231. overlay->active = true;
  232. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  233. intel_ring_emit(engine, overlay->flip_addr | OFC_UPDATE);
  234. intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  235. intel_ring_emit(engine, MI_NOOP);
  236. intel_ring_advance(engine);
  237. return intel_overlay_do_wait_request(overlay, req, NULL);
  238. }
  239. /* overlay needs to be enabled in OCMD reg */
  240. static int intel_overlay_continue(struct intel_overlay *overlay,
  241. bool load_polyphase_filter)
  242. {
  243. struct drm_i915_private *dev_priv = overlay->i915;
  244. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  245. struct drm_i915_gem_request *req;
  246. u32 flip_addr = overlay->flip_addr;
  247. u32 tmp;
  248. int ret;
  249. WARN_ON(!overlay->active);
  250. if (load_polyphase_filter)
  251. flip_addr |= OFC_UPDATE;
  252. /* check for underruns */
  253. tmp = I915_READ(DOVSTA);
  254. if (tmp & (1 << 17))
  255. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  256. req = i915_gem_request_alloc(engine, NULL);
  257. if (IS_ERR(req))
  258. return PTR_ERR(req);
  259. ret = intel_ring_begin(req, 2);
  260. if (ret) {
  261. i915_add_request_no_flush(req);
  262. return ret;
  263. }
  264. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  265. intel_ring_emit(engine, flip_addr);
  266. intel_ring_advance(engine);
  267. WARN_ON(overlay->last_flip_req);
  268. i915_gem_request_assign(&overlay->last_flip_req, req);
  269. i915_add_request(req);
  270. return 0;
  271. }
  272. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  273. {
  274. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  275. i915_gem_object_ggtt_unpin(obj);
  276. drm_gem_object_unreference(&obj->base);
  277. overlay->old_vid_bo = NULL;
  278. }
  279. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  280. {
  281. struct drm_i915_gem_object *obj = overlay->vid_bo;
  282. /* never have the overlay hw on without showing a frame */
  283. if (WARN_ON(!obj))
  284. return;
  285. i915_gem_object_ggtt_unpin(obj);
  286. drm_gem_object_unreference(&obj->base);
  287. overlay->vid_bo = NULL;
  288. overlay->crtc->overlay = NULL;
  289. overlay->crtc = NULL;
  290. overlay->active = false;
  291. }
  292. /* overlay needs to be disabled in OCMD reg */
  293. static int intel_overlay_off(struct intel_overlay *overlay)
  294. {
  295. struct drm_i915_private *dev_priv = overlay->i915;
  296. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  297. struct drm_i915_gem_request *req;
  298. u32 flip_addr = overlay->flip_addr;
  299. int ret;
  300. WARN_ON(!overlay->active);
  301. /* According to intel docs the overlay hw may hang (when switching
  302. * off) without loading the filter coeffs. It is however unclear whether
  303. * this applies to the disabling of the overlay or to the switching off
  304. * of the hw. Do it in both cases */
  305. flip_addr |= OFC_UPDATE;
  306. req = i915_gem_request_alloc(engine, NULL);
  307. if (IS_ERR(req))
  308. return PTR_ERR(req);
  309. ret = intel_ring_begin(req, 6);
  310. if (ret) {
  311. i915_add_request_no_flush(req);
  312. return ret;
  313. }
  314. /* wait for overlay to go idle */
  315. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  316. intel_ring_emit(engine, flip_addr);
  317. intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  318. /* turn overlay off */
  319. if (IS_I830(dev_priv)) {
  320. /* Workaround: Don't disable the overlay fully, since otherwise
  321. * it dies on the next OVERLAY_ON cmd. */
  322. intel_ring_emit(engine, MI_NOOP);
  323. intel_ring_emit(engine, MI_NOOP);
  324. intel_ring_emit(engine, MI_NOOP);
  325. } else {
  326. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  327. intel_ring_emit(engine, flip_addr);
  328. intel_ring_emit(engine,
  329. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  330. }
  331. intel_ring_advance(engine);
  332. return intel_overlay_do_wait_request(overlay, req, intel_overlay_off_tail);
  333. }
  334. /* recover from an interruption due to a signal
  335. * We have to be careful not to repeat work forever an make forward progess. */
  336. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  337. {
  338. int ret;
  339. if (overlay->last_flip_req == NULL)
  340. return 0;
  341. ret = i915_wait_request(overlay->last_flip_req);
  342. if (ret)
  343. return ret;
  344. if (overlay->flip_tail)
  345. overlay->flip_tail(overlay);
  346. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  347. return 0;
  348. }
  349. /* Wait for pending overlay flip and release old frame.
  350. * Needs to be called before the overlay register are changed
  351. * via intel_overlay_(un)map_regs
  352. */
  353. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  354. {
  355. struct drm_i915_private *dev_priv = overlay->i915;
  356. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  357. int ret;
  358. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  359. /* Only wait if there is actually an old frame to release to
  360. * guarantee forward progress.
  361. */
  362. if (!overlay->old_vid_bo)
  363. return 0;
  364. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  365. /* synchronous slowpath */
  366. struct drm_i915_gem_request *req;
  367. req = i915_gem_request_alloc(engine, NULL);
  368. if (IS_ERR(req))
  369. return PTR_ERR(req);
  370. ret = intel_ring_begin(req, 2);
  371. if (ret) {
  372. i915_add_request_no_flush(req);
  373. return ret;
  374. }
  375. intel_ring_emit(engine,
  376. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  377. intel_ring_emit(engine, MI_NOOP);
  378. intel_ring_advance(engine);
  379. ret = intel_overlay_do_wait_request(overlay, req,
  380. intel_overlay_release_old_vid_tail);
  381. if (ret)
  382. return ret;
  383. }
  384. intel_overlay_release_old_vid_tail(overlay);
  385. i915_gem_track_fb(overlay->old_vid_bo, NULL,
  386. INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
  387. return 0;
  388. }
  389. void intel_overlay_reset(struct drm_i915_private *dev_priv)
  390. {
  391. struct intel_overlay *overlay = dev_priv->overlay;
  392. if (!overlay)
  393. return;
  394. intel_overlay_release_old_vid(overlay);
  395. overlay->last_flip_req = NULL;
  396. overlay->old_xscale = 0;
  397. overlay->old_yscale = 0;
  398. overlay->crtc = NULL;
  399. overlay->active = false;
  400. }
  401. struct put_image_params {
  402. int format;
  403. short dst_x;
  404. short dst_y;
  405. short dst_w;
  406. short dst_h;
  407. short src_w;
  408. short src_scan_h;
  409. short src_scan_w;
  410. short src_h;
  411. short stride_Y;
  412. short stride_UV;
  413. int offset_Y;
  414. int offset_U;
  415. int offset_V;
  416. };
  417. static int packed_depth_bytes(u32 format)
  418. {
  419. switch (format & I915_OVERLAY_DEPTH_MASK) {
  420. case I915_OVERLAY_YUV422:
  421. return 4;
  422. case I915_OVERLAY_YUV411:
  423. /* return 6; not implemented */
  424. default:
  425. return -EINVAL;
  426. }
  427. }
  428. static int packed_width_bytes(u32 format, short width)
  429. {
  430. switch (format & I915_OVERLAY_DEPTH_MASK) {
  431. case I915_OVERLAY_YUV422:
  432. return width << 1;
  433. default:
  434. return -EINVAL;
  435. }
  436. }
  437. static int uv_hsubsampling(u32 format)
  438. {
  439. switch (format & I915_OVERLAY_DEPTH_MASK) {
  440. case I915_OVERLAY_YUV422:
  441. case I915_OVERLAY_YUV420:
  442. return 2;
  443. case I915_OVERLAY_YUV411:
  444. case I915_OVERLAY_YUV410:
  445. return 4;
  446. default:
  447. return -EINVAL;
  448. }
  449. }
  450. static int uv_vsubsampling(u32 format)
  451. {
  452. switch (format & I915_OVERLAY_DEPTH_MASK) {
  453. case I915_OVERLAY_YUV420:
  454. case I915_OVERLAY_YUV410:
  455. return 2;
  456. case I915_OVERLAY_YUV422:
  457. case I915_OVERLAY_YUV411:
  458. return 1;
  459. default:
  460. return -EINVAL;
  461. }
  462. }
  463. static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
  464. {
  465. u32 mask, shift, ret;
  466. if (IS_GEN2(dev_priv)) {
  467. mask = 0x1f;
  468. shift = 5;
  469. } else {
  470. mask = 0x3f;
  471. shift = 6;
  472. }
  473. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  474. if (!IS_GEN2(dev_priv))
  475. ret <<= 1;
  476. ret -= 1;
  477. return ret << 2;
  478. }
  479. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  480. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  481. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  482. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  483. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  484. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  485. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  486. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  487. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  488. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  489. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  490. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  491. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  492. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  493. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  494. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  495. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  496. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  497. };
  498. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  499. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  500. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  501. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  502. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  503. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  504. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  505. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  506. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  507. 0x3000, 0x0800, 0x3000
  508. };
  509. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  510. {
  511. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  512. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  513. sizeof(uv_static_hcoeffs));
  514. }
  515. static bool update_scaling_factors(struct intel_overlay *overlay,
  516. struct overlay_registers __iomem *regs,
  517. struct put_image_params *params)
  518. {
  519. /* fixed point with a 12 bit shift */
  520. u32 xscale, yscale, xscale_UV, yscale_UV;
  521. #define FP_SHIFT 12
  522. #define FRACT_MASK 0xfff
  523. bool scale_changed = false;
  524. int uv_hscale = uv_hsubsampling(params->format);
  525. int uv_vscale = uv_vsubsampling(params->format);
  526. if (params->dst_w > 1)
  527. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  528. /(params->dst_w);
  529. else
  530. xscale = 1 << FP_SHIFT;
  531. if (params->dst_h > 1)
  532. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  533. /(params->dst_h);
  534. else
  535. yscale = 1 << FP_SHIFT;
  536. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  537. xscale_UV = xscale/uv_hscale;
  538. yscale_UV = yscale/uv_vscale;
  539. /* make the Y scale to UV scale ratio an exact multiply */
  540. xscale = xscale_UV * uv_hscale;
  541. yscale = yscale_UV * uv_vscale;
  542. /*} else {
  543. xscale_UV = 0;
  544. yscale_UV = 0;
  545. }*/
  546. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  547. scale_changed = true;
  548. overlay->old_xscale = xscale;
  549. overlay->old_yscale = yscale;
  550. iowrite32(((yscale & FRACT_MASK) << 20) |
  551. ((xscale >> FP_SHIFT) << 16) |
  552. ((xscale & FRACT_MASK) << 3),
  553. &regs->YRGBSCALE);
  554. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  555. ((xscale_UV >> FP_SHIFT) << 16) |
  556. ((xscale_UV & FRACT_MASK) << 3),
  557. &regs->UVSCALE);
  558. iowrite32((((yscale >> FP_SHIFT) << 16) |
  559. ((yscale_UV >> FP_SHIFT) << 0)),
  560. &regs->UVSCALEV);
  561. if (scale_changed)
  562. update_polyphase_filter(regs);
  563. return scale_changed;
  564. }
  565. static void update_colorkey(struct intel_overlay *overlay,
  566. struct overlay_registers __iomem *regs)
  567. {
  568. u32 key = overlay->color_key;
  569. u32 flags;
  570. flags = 0;
  571. if (overlay->color_key_enabled)
  572. flags |= DST_KEY_ENABLE;
  573. switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
  574. case 8:
  575. key = 0;
  576. flags |= CLK_RGB8I_MASK;
  577. break;
  578. case 16:
  579. if (overlay->crtc->base.primary->fb->depth == 15) {
  580. key = RGB15_TO_COLORKEY(key);
  581. flags |= CLK_RGB15_MASK;
  582. } else {
  583. key = RGB16_TO_COLORKEY(key);
  584. flags |= CLK_RGB16_MASK;
  585. }
  586. break;
  587. case 24:
  588. case 32:
  589. flags |= CLK_RGB24_MASK;
  590. break;
  591. }
  592. iowrite32(key, &regs->DCLRKV);
  593. iowrite32(flags, &regs->DCLRKM);
  594. }
  595. static u32 overlay_cmd_reg(struct put_image_params *params)
  596. {
  597. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  598. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  599. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  600. case I915_OVERLAY_YUV422:
  601. cmd |= OCMD_YUV_422_PLANAR;
  602. break;
  603. case I915_OVERLAY_YUV420:
  604. cmd |= OCMD_YUV_420_PLANAR;
  605. break;
  606. case I915_OVERLAY_YUV411:
  607. case I915_OVERLAY_YUV410:
  608. cmd |= OCMD_YUV_410_PLANAR;
  609. break;
  610. }
  611. } else { /* YUV packed */
  612. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  613. case I915_OVERLAY_YUV422:
  614. cmd |= OCMD_YUV_422_PACKED;
  615. break;
  616. case I915_OVERLAY_YUV411:
  617. cmd |= OCMD_YUV_411_PACKED;
  618. break;
  619. }
  620. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  621. case I915_OVERLAY_NO_SWAP:
  622. break;
  623. case I915_OVERLAY_UV_SWAP:
  624. cmd |= OCMD_UV_SWAP;
  625. break;
  626. case I915_OVERLAY_Y_SWAP:
  627. cmd |= OCMD_Y_SWAP;
  628. break;
  629. case I915_OVERLAY_Y_AND_UV_SWAP:
  630. cmd |= OCMD_Y_AND_UV_SWAP;
  631. break;
  632. }
  633. }
  634. return cmd;
  635. }
  636. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  637. struct drm_i915_gem_object *new_bo,
  638. struct put_image_params *params)
  639. {
  640. int ret, tmp_width;
  641. struct overlay_registers __iomem *regs;
  642. bool scale_changed = false;
  643. struct drm_i915_private *dev_priv = overlay->i915;
  644. u32 swidth, swidthsw, sheight, ostride;
  645. enum pipe pipe = overlay->crtc->pipe;
  646. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  647. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  648. ret = intel_overlay_release_old_vid(overlay);
  649. if (ret != 0)
  650. return ret;
  651. ret = i915_gem_object_pin_to_display_plane(new_bo, 0,
  652. &i915_ggtt_view_normal);
  653. if (ret != 0)
  654. return ret;
  655. ret = i915_gem_object_put_fence(new_bo);
  656. if (ret)
  657. goto out_unpin;
  658. if (!overlay->active) {
  659. u32 oconfig;
  660. regs = intel_overlay_map_regs(overlay);
  661. if (!regs) {
  662. ret = -ENOMEM;
  663. goto out_unpin;
  664. }
  665. oconfig = OCONF_CC_OUT_8BIT;
  666. if (IS_GEN4(dev_priv))
  667. oconfig |= OCONF_CSC_MODE_BT709;
  668. oconfig |= pipe == 0 ?
  669. OCONF_PIPE_A : OCONF_PIPE_B;
  670. iowrite32(oconfig, &regs->OCONFIG);
  671. intel_overlay_unmap_regs(overlay, regs);
  672. ret = intel_overlay_on(overlay);
  673. if (ret != 0)
  674. goto out_unpin;
  675. }
  676. regs = intel_overlay_map_regs(overlay);
  677. if (!regs) {
  678. ret = -ENOMEM;
  679. goto out_unpin;
  680. }
  681. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  682. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  683. if (params->format & I915_OVERLAY_YUV_PACKED)
  684. tmp_width = packed_width_bytes(params->format, params->src_w);
  685. else
  686. tmp_width = params->src_w;
  687. swidth = params->src_w;
  688. swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
  689. sheight = params->src_h;
  690. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
  691. ostride = params->stride_Y;
  692. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  693. int uv_hscale = uv_hsubsampling(params->format);
  694. int uv_vscale = uv_vsubsampling(params->format);
  695. u32 tmp_U, tmp_V;
  696. swidth |= (params->src_w/uv_hscale) << 16;
  697. tmp_U = calc_swidthsw(dev_priv, params->offset_U,
  698. params->src_w/uv_hscale);
  699. tmp_V = calc_swidthsw(dev_priv, params->offset_V,
  700. params->src_w/uv_hscale);
  701. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  702. sheight |= (params->src_h/uv_vscale) << 16;
  703. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
  704. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
  705. ostride |= params->stride_UV << 16;
  706. }
  707. iowrite32(swidth, &regs->SWIDTH);
  708. iowrite32(swidthsw, &regs->SWIDTHSW);
  709. iowrite32(sheight, &regs->SHEIGHT);
  710. iowrite32(ostride, &regs->OSTRIDE);
  711. scale_changed = update_scaling_factors(overlay, regs, params);
  712. update_colorkey(overlay, regs);
  713. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  714. intel_overlay_unmap_regs(overlay, regs);
  715. ret = intel_overlay_continue(overlay, scale_changed);
  716. if (ret)
  717. goto out_unpin;
  718. i915_gem_track_fb(overlay->vid_bo, new_bo,
  719. INTEL_FRONTBUFFER_OVERLAY(pipe));
  720. overlay->old_vid_bo = overlay->vid_bo;
  721. overlay->vid_bo = new_bo;
  722. intel_frontbuffer_flip(&dev_priv->drm,
  723. INTEL_FRONTBUFFER_OVERLAY(pipe));
  724. return 0;
  725. out_unpin:
  726. i915_gem_object_ggtt_unpin(new_bo);
  727. return ret;
  728. }
  729. int intel_overlay_switch_off(struct intel_overlay *overlay)
  730. {
  731. struct drm_i915_private *dev_priv = overlay->i915;
  732. struct overlay_registers __iomem *regs;
  733. int ret;
  734. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  735. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  736. ret = intel_overlay_recover_from_interrupt(overlay);
  737. if (ret != 0)
  738. return ret;
  739. if (!overlay->active)
  740. return 0;
  741. ret = intel_overlay_release_old_vid(overlay);
  742. if (ret != 0)
  743. return ret;
  744. regs = intel_overlay_map_regs(overlay);
  745. iowrite32(0, &regs->OCMD);
  746. intel_overlay_unmap_regs(overlay, regs);
  747. ret = intel_overlay_off(overlay);
  748. if (ret != 0)
  749. return ret;
  750. intel_overlay_off_tail(overlay);
  751. return 0;
  752. }
  753. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  754. struct intel_crtc *crtc)
  755. {
  756. if (!crtc->active)
  757. return -EINVAL;
  758. /* can't use the overlay with double wide pipe */
  759. if (crtc->config->double_wide)
  760. return -EINVAL;
  761. return 0;
  762. }
  763. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  764. {
  765. struct drm_i915_private *dev_priv = overlay->i915;
  766. u32 pfit_control = I915_READ(PFIT_CONTROL);
  767. u32 ratio;
  768. /* XXX: This is not the same logic as in the xorg driver, but more in
  769. * line with the intel documentation for the i965
  770. */
  771. if (INTEL_GEN(dev_priv) >= 4) {
  772. /* on i965 use the PGM reg to read out the autoscaler values */
  773. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  774. } else {
  775. if (pfit_control & VERT_AUTO_SCALE)
  776. ratio = I915_READ(PFIT_AUTO_RATIOS);
  777. else
  778. ratio = I915_READ(PFIT_PGM_RATIOS);
  779. ratio >>= PFIT_VERT_SCALE_SHIFT;
  780. }
  781. overlay->pfit_vscale_ratio = ratio;
  782. }
  783. static int check_overlay_dst(struct intel_overlay *overlay,
  784. struct drm_intel_overlay_put_image *rec)
  785. {
  786. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  787. if (rec->dst_x < mode->hdisplay &&
  788. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  789. rec->dst_y < mode->vdisplay &&
  790. rec->dst_y + rec->dst_height <= mode->vdisplay)
  791. return 0;
  792. else
  793. return -EINVAL;
  794. }
  795. static int check_overlay_scaling(struct put_image_params *rec)
  796. {
  797. u32 tmp;
  798. /* downscaling limit is 8.0 */
  799. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  800. if (tmp > 7)
  801. return -EINVAL;
  802. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  803. if (tmp > 7)
  804. return -EINVAL;
  805. return 0;
  806. }
  807. static int check_overlay_src(struct drm_i915_private *dev_priv,
  808. struct drm_intel_overlay_put_image *rec,
  809. struct drm_i915_gem_object *new_bo)
  810. {
  811. int uv_hscale = uv_hsubsampling(rec->flags);
  812. int uv_vscale = uv_vsubsampling(rec->flags);
  813. u32 stride_mask;
  814. int depth;
  815. u32 tmp;
  816. /* check src dimensions */
  817. if (IS_845G(dev_priv) || IS_I830(dev_priv)) {
  818. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  819. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  820. return -EINVAL;
  821. } else {
  822. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  823. rec->src_width > IMAGE_MAX_WIDTH)
  824. return -EINVAL;
  825. }
  826. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  827. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  828. rec->src_width < N_HORIZ_Y_TAPS*4)
  829. return -EINVAL;
  830. /* check alignment constraints */
  831. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  832. case I915_OVERLAY_RGB:
  833. /* not implemented */
  834. return -EINVAL;
  835. case I915_OVERLAY_YUV_PACKED:
  836. if (uv_vscale != 1)
  837. return -EINVAL;
  838. depth = packed_depth_bytes(rec->flags);
  839. if (depth < 0)
  840. return depth;
  841. /* ignore UV planes */
  842. rec->stride_UV = 0;
  843. rec->offset_U = 0;
  844. rec->offset_V = 0;
  845. /* check pixel alignment */
  846. if (rec->offset_Y % depth)
  847. return -EINVAL;
  848. break;
  849. case I915_OVERLAY_YUV_PLANAR:
  850. if (uv_vscale < 0 || uv_hscale < 0)
  851. return -EINVAL;
  852. /* no offset restrictions for planar formats */
  853. break;
  854. default:
  855. return -EINVAL;
  856. }
  857. if (rec->src_width % uv_hscale)
  858. return -EINVAL;
  859. /* stride checking */
  860. if (IS_I830(dev_priv) || IS_845G(dev_priv))
  861. stride_mask = 255;
  862. else
  863. stride_mask = 63;
  864. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  865. return -EINVAL;
  866. if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
  867. return -EINVAL;
  868. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  869. 4096 : 8192;
  870. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  871. return -EINVAL;
  872. /* check buffer dimensions */
  873. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  874. case I915_OVERLAY_RGB:
  875. case I915_OVERLAY_YUV_PACKED:
  876. /* always 4 Y values per depth pixels */
  877. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  878. return -EINVAL;
  879. tmp = rec->stride_Y*rec->src_height;
  880. if (rec->offset_Y + tmp > new_bo->base.size)
  881. return -EINVAL;
  882. break;
  883. case I915_OVERLAY_YUV_PLANAR:
  884. if (rec->src_width > rec->stride_Y)
  885. return -EINVAL;
  886. if (rec->src_width/uv_hscale > rec->stride_UV)
  887. return -EINVAL;
  888. tmp = rec->stride_Y * rec->src_height;
  889. if (rec->offset_Y + tmp > new_bo->base.size)
  890. return -EINVAL;
  891. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  892. if (rec->offset_U + tmp > new_bo->base.size ||
  893. rec->offset_V + tmp > new_bo->base.size)
  894. return -EINVAL;
  895. break;
  896. }
  897. return 0;
  898. }
  899. /**
  900. * Return the pipe currently connected to the panel fitter,
  901. * or -1 if the panel fitter is not present or not in use
  902. */
  903. static int intel_panel_fitter_pipe(struct drm_i915_private *dev_priv)
  904. {
  905. u32 pfit_control;
  906. /* i830 doesn't have a panel fitter */
  907. if (INTEL_GEN(dev_priv) <= 3 &&
  908. (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
  909. return -1;
  910. pfit_control = I915_READ(PFIT_CONTROL);
  911. /* See if the panel fitter is in use */
  912. if ((pfit_control & PFIT_ENABLE) == 0)
  913. return -1;
  914. /* 965 can place panel fitter on either pipe */
  915. if (IS_GEN4(dev_priv))
  916. return (pfit_control >> 29) & 0x3;
  917. /* older chips can only use pipe 1 */
  918. return 1;
  919. }
  920. int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
  921. struct drm_file *file_priv)
  922. {
  923. struct drm_intel_overlay_put_image *put_image_rec = data;
  924. struct drm_i915_private *dev_priv = to_i915(dev);
  925. struct intel_overlay *overlay;
  926. struct drm_crtc *drmmode_crtc;
  927. struct intel_crtc *crtc;
  928. struct drm_i915_gem_object *new_bo;
  929. struct put_image_params *params;
  930. int ret;
  931. overlay = dev_priv->overlay;
  932. if (!overlay) {
  933. DRM_DEBUG("userspace bug: no overlay\n");
  934. return -ENODEV;
  935. }
  936. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  937. drm_modeset_lock_all(dev);
  938. mutex_lock(&dev->struct_mutex);
  939. ret = intel_overlay_switch_off(overlay);
  940. mutex_unlock(&dev->struct_mutex);
  941. drm_modeset_unlock_all(dev);
  942. return ret;
  943. }
  944. params = kmalloc(sizeof(*params), GFP_KERNEL);
  945. if (!params)
  946. return -ENOMEM;
  947. drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
  948. if (!drmmode_crtc) {
  949. ret = -ENOENT;
  950. goto out_free;
  951. }
  952. crtc = to_intel_crtc(drmmode_crtc);
  953. new_bo = to_intel_bo(drm_gem_object_lookup(file_priv,
  954. put_image_rec->bo_handle));
  955. if (&new_bo->base == NULL) {
  956. ret = -ENOENT;
  957. goto out_free;
  958. }
  959. drm_modeset_lock_all(dev);
  960. mutex_lock(&dev->struct_mutex);
  961. if (new_bo->tiling_mode) {
  962. DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
  963. ret = -EINVAL;
  964. goto out_unlock;
  965. }
  966. ret = intel_overlay_recover_from_interrupt(overlay);
  967. if (ret != 0)
  968. goto out_unlock;
  969. if (overlay->crtc != crtc) {
  970. struct drm_display_mode *mode = &crtc->base.mode;
  971. ret = intel_overlay_switch_off(overlay);
  972. if (ret != 0)
  973. goto out_unlock;
  974. ret = check_overlay_possible_on_crtc(overlay, crtc);
  975. if (ret != 0)
  976. goto out_unlock;
  977. overlay->crtc = crtc;
  978. crtc->overlay = overlay;
  979. /* line too wide, i.e. one-line-mode */
  980. if (mode->hdisplay > 1024 &&
  981. intel_panel_fitter_pipe(dev_priv) == crtc->pipe) {
  982. overlay->pfit_active = true;
  983. update_pfit_vscale_ratio(overlay);
  984. } else
  985. overlay->pfit_active = false;
  986. }
  987. ret = check_overlay_dst(overlay, put_image_rec);
  988. if (ret != 0)
  989. goto out_unlock;
  990. if (overlay->pfit_active) {
  991. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  992. overlay->pfit_vscale_ratio);
  993. /* shifting right rounds downwards, so add 1 */
  994. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  995. overlay->pfit_vscale_ratio) + 1;
  996. } else {
  997. params->dst_y = put_image_rec->dst_y;
  998. params->dst_h = put_image_rec->dst_height;
  999. }
  1000. params->dst_x = put_image_rec->dst_x;
  1001. params->dst_w = put_image_rec->dst_width;
  1002. params->src_w = put_image_rec->src_width;
  1003. params->src_h = put_image_rec->src_height;
  1004. params->src_scan_w = put_image_rec->src_scan_width;
  1005. params->src_scan_h = put_image_rec->src_scan_height;
  1006. if (params->src_scan_h > params->src_h ||
  1007. params->src_scan_w > params->src_w) {
  1008. ret = -EINVAL;
  1009. goto out_unlock;
  1010. }
  1011. ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
  1012. if (ret != 0)
  1013. goto out_unlock;
  1014. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1015. params->stride_Y = put_image_rec->stride_Y;
  1016. params->stride_UV = put_image_rec->stride_UV;
  1017. params->offset_Y = put_image_rec->offset_Y;
  1018. params->offset_U = put_image_rec->offset_U;
  1019. params->offset_V = put_image_rec->offset_V;
  1020. /* Check scaling after src size to prevent a divide-by-zero. */
  1021. ret = check_overlay_scaling(params);
  1022. if (ret != 0)
  1023. goto out_unlock;
  1024. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1025. if (ret != 0)
  1026. goto out_unlock;
  1027. mutex_unlock(&dev->struct_mutex);
  1028. drm_modeset_unlock_all(dev);
  1029. kfree(params);
  1030. return 0;
  1031. out_unlock:
  1032. mutex_unlock(&dev->struct_mutex);
  1033. drm_modeset_unlock_all(dev);
  1034. drm_gem_object_unreference_unlocked(&new_bo->base);
  1035. out_free:
  1036. kfree(params);
  1037. return ret;
  1038. }
  1039. static void update_reg_attrs(struct intel_overlay *overlay,
  1040. struct overlay_registers __iomem *regs)
  1041. {
  1042. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1043. &regs->OCLRC0);
  1044. iowrite32(overlay->saturation, &regs->OCLRC1);
  1045. }
  1046. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1047. {
  1048. int i;
  1049. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1050. return false;
  1051. for (i = 0; i < 3; i++) {
  1052. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1053. return false;
  1054. }
  1055. return true;
  1056. }
  1057. static bool check_gamma5_errata(u32 gamma5)
  1058. {
  1059. int i;
  1060. for (i = 0; i < 3; i++) {
  1061. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1062. return false;
  1063. }
  1064. return true;
  1065. }
  1066. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1067. {
  1068. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1069. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1070. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1071. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1072. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1073. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1074. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1075. return -EINVAL;
  1076. if (!check_gamma5_errata(attrs->gamma5))
  1077. return -EINVAL;
  1078. return 0;
  1079. }
  1080. int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
  1081. struct drm_file *file_priv)
  1082. {
  1083. struct drm_intel_overlay_attrs *attrs = data;
  1084. struct drm_i915_private *dev_priv = to_i915(dev);
  1085. struct intel_overlay *overlay;
  1086. struct overlay_registers __iomem *regs;
  1087. int ret;
  1088. overlay = dev_priv->overlay;
  1089. if (!overlay) {
  1090. DRM_DEBUG("userspace bug: no overlay\n");
  1091. return -ENODEV;
  1092. }
  1093. drm_modeset_lock_all(dev);
  1094. mutex_lock(&dev->struct_mutex);
  1095. ret = -EINVAL;
  1096. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1097. attrs->color_key = overlay->color_key;
  1098. attrs->brightness = overlay->brightness;
  1099. attrs->contrast = overlay->contrast;
  1100. attrs->saturation = overlay->saturation;
  1101. if (!IS_GEN2(dev_priv)) {
  1102. attrs->gamma0 = I915_READ(OGAMC0);
  1103. attrs->gamma1 = I915_READ(OGAMC1);
  1104. attrs->gamma2 = I915_READ(OGAMC2);
  1105. attrs->gamma3 = I915_READ(OGAMC3);
  1106. attrs->gamma4 = I915_READ(OGAMC4);
  1107. attrs->gamma5 = I915_READ(OGAMC5);
  1108. }
  1109. } else {
  1110. if (attrs->brightness < -128 || attrs->brightness > 127)
  1111. goto out_unlock;
  1112. if (attrs->contrast > 255)
  1113. goto out_unlock;
  1114. if (attrs->saturation > 1023)
  1115. goto out_unlock;
  1116. overlay->color_key = attrs->color_key;
  1117. overlay->brightness = attrs->brightness;
  1118. overlay->contrast = attrs->contrast;
  1119. overlay->saturation = attrs->saturation;
  1120. regs = intel_overlay_map_regs(overlay);
  1121. if (!regs) {
  1122. ret = -ENOMEM;
  1123. goto out_unlock;
  1124. }
  1125. update_reg_attrs(overlay, regs);
  1126. intel_overlay_unmap_regs(overlay, regs);
  1127. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1128. if (IS_GEN2(dev_priv))
  1129. goto out_unlock;
  1130. if (overlay->active) {
  1131. ret = -EBUSY;
  1132. goto out_unlock;
  1133. }
  1134. ret = check_gamma(attrs);
  1135. if (ret)
  1136. goto out_unlock;
  1137. I915_WRITE(OGAMC0, attrs->gamma0);
  1138. I915_WRITE(OGAMC1, attrs->gamma1);
  1139. I915_WRITE(OGAMC2, attrs->gamma2);
  1140. I915_WRITE(OGAMC3, attrs->gamma3);
  1141. I915_WRITE(OGAMC4, attrs->gamma4);
  1142. I915_WRITE(OGAMC5, attrs->gamma5);
  1143. }
  1144. }
  1145. overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
  1146. ret = 0;
  1147. out_unlock:
  1148. mutex_unlock(&dev->struct_mutex);
  1149. drm_modeset_unlock_all(dev);
  1150. return ret;
  1151. }
  1152. void intel_setup_overlay(struct drm_i915_private *dev_priv)
  1153. {
  1154. struct intel_overlay *overlay;
  1155. struct drm_i915_gem_object *reg_bo;
  1156. struct overlay_registers __iomem *regs;
  1157. int ret;
  1158. if (!HAS_OVERLAY(dev_priv))
  1159. return;
  1160. overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
  1161. if (!overlay)
  1162. return;
  1163. mutex_lock(&dev_priv->drm.struct_mutex);
  1164. if (WARN_ON(dev_priv->overlay))
  1165. goto out_free;
  1166. overlay->i915 = dev_priv;
  1167. reg_bo = NULL;
  1168. if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1169. reg_bo = i915_gem_object_create_stolen(&dev_priv->drm,
  1170. PAGE_SIZE);
  1171. if (reg_bo == NULL)
  1172. reg_bo = i915_gem_object_create(&dev_priv->drm, PAGE_SIZE);
  1173. if (IS_ERR(reg_bo))
  1174. goto out_free;
  1175. overlay->reg_bo = reg_bo;
  1176. if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
  1177. ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
  1178. if (ret) {
  1179. DRM_ERROR("failed to attach phys overlay regs\n");
  1180. goto out_free_bo;
  1181. }
  1182. overlay->flip_addr = reg_bo->phys_handle->busaddr;
  1183. } else {
  1184. ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
  1185. if (ret) {
  1186. DRM_ERROR("failed to pin overlay register bo\n");
  1187. goto out_free_bo;
  1188. }
  1189. overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
  1190. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1191. if (ret) {
  1192. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1193. goto out_unpin_bo;
  1194. }
  1195. }
  1196. /* init all values */
  1197. overlay->color_key = 0x0101fe;
  1198. overlay->color_key_enabled = true;
  1199. overlay->brightness = -19;
  1200. overlay->contrast = 75;
  1201. overlay->saturation = 146;
  1202. regs = intel_overlay_map_regs(overlay);
  1203. if (!regs)
  1204. goto out_unpin_bo;
  1205. memset_io(regs, 0, sizeof(struct overlay_registers));
  1206. update_polyphase_filter(regs);
  1207. update_reg_attrs(overlay, regs);
  1208. intel_overlay_unmap_regs(overlay, regs);
  1209. dev_priv->overlay = overlay;
  1210. mutex_unlock(&dev_priv->drm.struct_mutex);
  1211. DRM_INFO("initialized overlay support\n");
  1212. return;
  1213. out_unpin_bo:
  1214. if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1215. i915_gem_object_ggtt_unpin(reg_bo);
  1216. out_free_bo:
  1217. drm_gem_object_unreference(&reg_bo->base);
  1218. out_free:
  1219. mutex_unlock(&dev_priv->drm.struct_mutex);
  1220. kfree(overlay);
  1221. return;
  1222. }
  1223. void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
  1224. {
  1225. if (!dev_priv->overlay)
  1226. return;
  1227. /* The bo's should be free'd by the generic code already.
  1228. * Furthermore modesetting teardown happens beforehand so the
  1229. * hardware should be off already */
  1230. WARN_ON(dev_priv->overlay->active);
  1231. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1232. kfree(dev_priv->overlay);
  1233. }
  1234. struct intel_overlay_error_state {
  1235. struct overlay_registers regs;
  1236. unsigned long base;
  1237. u32 dovsta;
  1238. u32 isr;
  1239. };
  1240. static struct overlay_registers __iomem *
  1241. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1242. {
  1243. struct drm_i915_private *dev_priv = overlay->i915;
  1244. struct overlay_registers __iomem *regs;
  1245. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1246. /* Cast to make sparse happy, but it's wc memory anyway, so
  1247. * equivalent to the wc io mapping on X86. */
  1248. regs = (struct overlay_registers __iomem *)
  1249. overlay->reg_bo->phys_handle->vaddr;
  1250. else
  1251. regs = io_mapping_map_atomic_wc(dev_priv->ggtt.mappable,
  1252. overlay->flip_addr);
  1253. return regs;
  1254. }
  1255. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1256. struct overlay_registers __iomem *regs)
  1257. {
  1258. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  1259. io_mapping_unmap_atomic(regs);
  1260. }
  1261. struct intel_overlay_error_state *
  1262. intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
  1263. {
  1264. struct intel_overlay *overlay = dev_priv->overlay;
  1265. struct intel_overlay_error_state *error;
  1266. struct overlay_registers __iomem *regs;
  1267. if (!overlay || !overlay->active)
  1268. return NULL;
  1269. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1270. if (error == NULL)
  1271. return NULL;
  1272. error->dovsta = I915_READ(DOVSTA);
  1273. error->isr = I915_READ(ISR);
  1274. error->base = overlay->flip_addr;
  1275. regs = intel_overlay_map_regs_atomic(overlay);
  1276. if (!regs)
  1277. goto err;
  1278. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1279. intel_overlay_unmap_regs_atomic(overlay, regs);
  1280. return error;
  1281. err:
  1282. kfree(error);
  1283. return NULL;
  1284. }
  1285. void
  1286. intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
  1287. struct intel_overlay_error_state *error)
  1288. {
  1289. i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1290. error->dovsta, error->isr);
  1291. i915_error_printf(m, " Register file at 0x%08lx:\n",
  1292. error->base);
  1293. #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1294. P(OBUF_0Y);
  1295. P(OBUF_1Y);
  1296. P(OBUF_0U);
  1297. P(OBUF_0V);
  1298. P(OBUF_1U);
  1299. P(OBUF_1V);
  1300. P(OSTRIDE);
  1301. P(YRGB_VPH);
  1302. P(UV_VPH);
  1303. P(HORZ_PH);
  1304. P(INIT_PHS);
  1305. P(DWINPOS);
  1306. P(DWINSZ);
  1307. P(SWIDTH);
  1308. P(SWIDTHSW);
  1309. P(SHEIGHT);
  1310. P(YRGBSCALE);
  1311. P(UVSCALE);
  1312. P(OCLRC0);
  1313. P(OCLRC1);
  1314. P(DCLRKV);
  1315. P(DCLRKM);
  1316. P(SCLRKVH);
  1317. P(SCLRKVL);
  1318. P(SCLRKEN);
  1319. P(OCONFIG);
  1320. P(OCMD);
  1321. P(OSTART_0Y);
  1322. P(OSTART_1Y);
  1323. P(OSTART_0U);
  1324. P(OSTART_0V);
  1325. P(OSTART_1U);
  1326. P(OSTART_1V);
  1327. P(OTILEOFF_0Y);
  1328. P(OTILEOFF_1Y);
  1329. P(OTILEOFF_0U);
  1330. P(OTILEOFF_0V);
  1331. P(OTILEOFF_1U);
  1332. P(OTILEOFF_1V);
  1333. P(FASTHSCALE);
  1334. P(UVSCALEV);
  1335. #undef P
  1336. }