intel_dp_link_training.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright © 2008-2015 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. static void
  25. intel_get_adjust_train(struct intel_dp *intel_dp,
  26. const uint8_t link_status[DP_LINK_STATUS_SIZE])
  27. {
  28. uint8_t v = 0;
  29. uint8_t p = 0;
  30. int lane;
  31. uint8_t voltage_max;
  32. uint8_t preemph_max;
  33. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  34. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  35. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  36. if (this_v > v)
  37. v = this_v;
  38. if (this_p > p)
  39. p = this_p;
  40. }
  41. voltage_max = intel_dp_voltage_max(intel_dp);
  42. if (v >= voltage_max)
  43. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  44. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  45. if (p >= preemph_max)
  46. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  47. for (lane = 0; lane < 4; lane++)
  48. intel_dp->train_set[lane] = v | p;
  49. }
  50. static bool
  51. intel_dp_set_link_train(struct intel_dp *intel_dp,
  52. uint8_t dp_train_pat)
  53. {
  54. uint8_t buf[sizeof(intel_dp->train_set) + 1];
  55. int ret, len;
  56. intel_dp_program_link_training_pattern(intel_dp, dp_train_pat);
  57. buf[0] = dp_train_pat;
  58. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
  59. DP_TRAINING_PATTERN_DISABLE) {
  60. /* don't write DP_TRAINING_LANEx_SET on disable */
  61. len = 1;
  62. } else {
  63. /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
  64. memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
  65. len = intel_dp->lane_count + 1;
  66. }
  67. ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
  68. buf, len);
  69. return ret == len;
  70. }
  71. static bool
  72. intel_dp_reset_link_train(struct intel_dp *intel_dp,
  73. uint8_t dp_train_pat)
  74. {
  75. memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
  76. intel_dp_set_signal_levels(intel_dp);
  77. return intel_dp_set_link_train(intel_dp, dp_train_pat);
  78. }
  79. static bool
  80. intel_dp_update_link_train(struct intel_dp *intel_dp)
  81. {
  82. int ret;
  83. intel_dp_set_signal_levels(intel_dp);
  84. ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
  85. intel_dp->train_set, intel_dp->lane_count);
  86. return ret == intel_dp->lane_count;
  87. }
  88. /* Enable corresponding port and start training pattern 1 */
  89. static void
  90. intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp)
  91. {
  92. int i;
  93. uint8_t voltage;
  94. int voltage_tries, loop_tries;
  95. uint8_t link_config[2];
  96. uint8_t link_bw, rate_select;
  97. if (intel_dp->prepare_link_retrain)
  98. intel_dp->prepare_link_retrain(intel_dp);
  99. intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
  100. &link_bw, &rate_select);
  101. /* Write the link configuration data */
  102. link_config[0] = link_bw;
  103. link_config[1] = intel_dp->lane_count;
  104. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  105. link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  106. drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
  107. if (intel_dp->num_sink_rates)
  108. drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
  109. &rate_select, 1);
  110. link_config[0] = 0;
  111. link_config[1] = DP_SET_ANSI_8B10B;
  112. drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
  113. intel_dp->DP |= DP_PORT_EN;
  114. /* clock recovery */
  115. if (!intel_dp_reset_link_train(intel_dp,
  116. DP_TRAINING_PATTERN_1 |
  117. DP_LINK_SCRAMBLING_DISABLE)) {
  118. DRM_ERROR("failed to enable link training\n");
  119. return;
  120. }
  121. voltage = 0xff;
  122. voltage_tries = 0;
  123. loop_tries = 0;
  124. for (;;) {
  125. uint8_t link_status[DP_LINK_STATUS_SIZE];
  126. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  127. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  128. DRM_ERROR("failed to get link status\n");
  129. break;
  130. }
  131. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  132. DRM_DEBUG_KMS("clock recovery OK\n");
  133. break;
  134. }
  135. /* Check to see if we've tried the max voltage */
  136. for (i = 0; i < intel_dp->lane_count; i++)
  137. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  138. break;
  139. if (i == intel_dp->lane_count) {
  140. ++loop_tries;
  141. if (loop_tries == 5) {
  142. DRM_ERROR("too many full retries, give up\n");
  143. break;
  144. }
  145. intel_dp_reset_link_train(intel_dp,
  146. DP_TRAINING_PATTERN_1 |
  147. DP_LINK_SCRAMBLING_DISABLE);
  148. voltage_tries = 0;
  149. continue;
  150. }
  151. /* Check to see if we've tried the same voltage 5 times */
  152. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  153. ++voltage_tries;
  154. if (voltage_tries == 5) {
  155. DRM_ERROR("too many voltage retries, give up\n");
  156. break;
  157. }
  158. } else
  159. voltage_tries = 0;
  160. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  161. /* Update training set as requested by target */
  162. intel_get_adjust_train(intel_dp, link_status);
  163. if (!intel_dp_update_link_train(intel_dp)) {
  164. DRM_ERROR("failed to update link training\n");
  165. break;
  166. }
  167. }
  168. }
  169. /*
  170. * Pick training pattern for channel equalization. Training Pattern 3 for HBR2
  171. * or 1.2 devices that support it, Training Pattern 2 otherwise.
  172. */
  173. static u32 intel_dp_training_pattern(struct intel_dp *intel_dp)
  174. {
  175. u32 training_pattern = DP_TRAINING_PATTERN_2;
  176. bool source_tps3, sink_tps3;
  177. /*
  178. * Intel platforms that support HBR2 also support TPS3. TPS3 support is
  179. * also mandatory for downstream devices that support HBR2. However, not
  180. * all sinks follow the spec.
  181. *
  182. * Due to WaDisableHBR2 SKL < B0 is the only exception where TPS3 is
  183. * supported in source but still not enabled.
  184. */
  185. source_tps3 = intel_dp_source_supports_hbr2(intel_dp);
  186. sink_tps3 = drm_dp_tps3_supported(intel_dp->dpcd);
  187. if (source_tps3 && sink_tps3) {
  188. training_pattern = DP_TRAINING_PATTERN_3;
  189. } else if (intel_dp->link_rate == 540000) {
  190. if (!source_tps3)
  191. DRM_DEBUG_KMS("5.4 Gbps link rate without source HBR2/TPS3 support\n");
  192. if (!sink_tps3)
  193. DRM_DEBUG_KMS("5.4 Gbps link rate without sink TPS3 support\n");
  194. }
  195. return training_pattern;
  196. }
  197. static void
  198. intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp)
  199. {
  200. bool channel_eq = false;
  201. int tries, cr_tries;
  202. u32 training_pattern;
  203. training_pattern = intel_dp_training_pattern(intel_dp);
  204. /* channel equalization */
  205. if (!intel_dp_set_link_train(intel_dp,
  206. training_pattern |
  207. DP_LINK_SCRAMBLING_DISABLE)) {
  208. DRM_ERROR("failed to start channel equalization\n");
  209. return;
  210. }
  211. tries = 0;
  212. cr_tries = 0;
  213. channel_eq = false;
  214. for (;;) {
  215. uint8_t link_status[DP_LINK_STATUS_SIZE];
  216. if (cr_tries > 5) {
  217. DRM_ERROR("failed to train DP, aborting\n");
  218. break;
  219. }
  220. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  221. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  222. DRM_ERROR("failed to get link status\n");
  223. break;
  224. }
  225. /* Make sure clock is still ok */
  226. if (!drm_dp_clock_recovery_ok(link_status,
  227. intel_dp->lane_count)) {
  228. intel_dp_link_training_clock_recovery(intel_dp);
  229. intel_dp_set_link_train(intel_dp,
  230. training_pattern |
  231. DP_LINK_SCRAMBLING_DISABLE);
  232. cr_tries++;
  233. continue;
  234. }
  235. if (drm_dp_channel_eq_ok(link_status,
  236. intel_dp->lane_count)) {
  237. channel_eq = true;
  238. break;
  239. }
  240. /* Try 5 times, then try clock recovery if that fails */
  241. if (tries > 5) {
  242. intel_dp_link_training_clock_recovery(intel_dp);
  243. intel_dp_set_link_train(intel_dp,
  244. training_pattern |
  245. DP_LINK_SCRAMBLING_DISABLE);
  246. tries = 0;
  247. cr_tries++;
  248. continue;
  249. }
  250. /* Update training set as requested by target */
  251. intel_get_adjust_train(intel_dp, link_status);
  252. if (!intel_dp_update_link_train(intel_dp)) {
  253. DRM_ERROR("failed to update link training\n");
  254. break;
  255. }
  256. ++tries;
  257. }
  258. intel_dp_set_idle_link_train(intel_dp);
  259. if (channel_eq)
  260. DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
  261. }
  262. void intel_dp_stop_link_train(struct intel_dp *intel_dp)
  263. {
  264. intel_dp_set_link_train(intel_dp,
  265. DP_TRAINING_PATTERN_DISABLE);
  266. }
  267. void
  268. intel_dp_start_link_train(struct intel_dp *intel_dp)
  269. {
  270. intel_dp_link_training_clock_recovery(intel_dp);
  271. intel_dp_link_training_channel_equalization(intel_dp);
  272. }