i915_vgpu.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright(c) 2011-2015 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. #include "i915_vgpu.h"
  25. /**
  26. * DOC: Intel GVT-g guest support
  27. *
  28. * Intel GVT-g is a graphics virtualization technology which shares the
  29. * GPU among multiple virtual machines on a time-sharing basis. Each
  30. * virtual machine is presented a virtual GPU (vGPU), which has equivalent
  31. * features as the underlying physical GPU (pGPU), so i915 driver can run
  32. * seamlessly in a virtual machine. This file provides vGPU specific
  33. * optimizations when running in a virtual machine, to reduce the complexity
  34. * of vGPU emulation and to improve the overall performance.
  35. *
  36. * A primary function introduced here is so-called "address space ballooning"
  37. * technique. Intel GVT-g partitions global graphics memory among multiple VMs,
  38. * so each VM can directly access a portion of the memory without hypervisor's
  39. * intervention, e.g. filling textures or queuing commands. However with the
  40. * partitioning an unmodified i915 driver would assume a smaller graphics
  41. * memory starting from address ZERO, then requires vGPU emulation module to
  42. * translate the graphics address between 'guest view' and 'host view', for
  43. * all registers and command opcodes which contain a graphics memory address.
  44. * To reduce the complexity, Intel GVT-g introduces "address space ballooning",
  45. * by telling the exact partitioning knowledge to each guest i915 driver, which
  46. * then reserves and prevents non-allocated portions from allocation. Thus vGPU
  47. * emulation module only needs to scan and validate graphics addresses without
  48. * complexity of address translation.
  49. *
  50. */
  51. /**
  52. * i915_check_vgpu - detect virtual GPU
  53. * @dev_priv: i915 device private
  54. *
  55. * This function is called at the initialization stage, to detect whether
  56. * running on a vGPU.
  57. */
  58. void i915_check_vgpu(struct drm_i915_private *dev_priv)
  59. {
  60. uint64_t magic;
  61. uint32_t version;
  62. BUILD_BUG_ON(sizeof(struct vgt_if) != VGT_PVINFO_SIZE);
  63. if (!IS_HASWELL(dev_priv))
  64. return;
  65. magic = __raw_i915_read64(dev_priv, vgtif_reg(magic));
  66. if (magic != VGT_MAGIC)
  67. return;
  68. version = INTEL_VGT_IF_VERSION_ENCODE(
  69. __raw_i915_read16(dev_priv, vgtif_reg(version_major)),
  70. __raw_i915_read16(dev_priv, vgtif_reg(version_minor)));
  71. if (version != INTEL_VGT_IF_VERSION) {
  72. DRM_INFO("VGT interface version mismatch!\n");
  73. return;
  74. }
  75. dev_priv->vgpu.active = true;
  76. DRM_INFO("Virtual GPU for Intel GVT-g detected.\n");
  77. }
  78. struct _balloon_info_ {
  79. /*
  80. * There are up to 2 regions per mappable/unmappable graphic
  81. * memory that might be ballooned. Here, index 0/1 is for mappable
  82. * graphic memory, 2/3 for unmappable graphic memory.
  83. */
  84. struct drm_mm_node space[4];
  85. };
  86. static struct _balloon_info_ bl_info;
  87. /**
  88. * intel_vgt_deballoon - deballoon reserved graphics address trunks
  89. *
  90. * This function is called to deallocate the ballooned-out graphic memory, when
  91. * driver is unloaded or when ballooning fails.
  92. */
  93. void intel_vgt_deballoon(struct drm_i915_private *dev_priv)
  94. {
  95. int i;
  96. if (!intel_vgpu_active(dev_priv))
  97. return;
  98. DRM_DEBUG("VGT deballoon.\n");
  99. for (i = 0; i < 4; i++) {
  100. if (bl_info.space[i].allocated)
  101. drm_mm_remove_node(&bl_info.space[i]);
  102. }
  103. memset(&bl_info, 0, sizeof(bl_info));
  104. }
  105. static int vgt_balloon_space(struct drm_mm *mm,
  106. struct drm_mm_node *node,
  107. unsigned long start, unsigned long end)
  108. {
  109. unsigned long size = end - start;
  110. if (start == end)
  111. return -EINVAL;
  112. DRM_INFO("balloon space: range [ 0x%lx - 0x%lx ] %lu KiB.\n",
  113. start, end, size / 1024);
  114. node->start = start;
  115. node->size = size;
  116. return drm_mm_reserve_node(mm, node);
  117. }
  118. /**
  119. * intel_vgt_balloon - balloon out reserved graphics address trunks
  120. * @dev: drm device
  121. *
  122. * This function is called at the initialization stage, to balloon out the
  123. * graphic address space allocated to other vGPUs, by marking these spaces as
  124. * reserved. The ballooning related knowledge(starting address and size of
  125. * the mappable/unmappable graphic memory) is described in the vgt_if structure
  126. * in a reserved mmio range.
  127. *
  128. * To give an example, the drawing below depicts one typical scenario after
  129. * ballooning. Here the vGPU1 has 2 pieces of graphic address spaces ballooned
  130. * out each for the mappable and the non-mappable part. From the vGPU1 point of
  131. * view, the total size is the same as the physical one, with the start address
  132. * of its graphic space being zero. Yet there are some portions ballooned out(
  133. * the shadow part, which are marked as reserved by drm allocator). From the
  134. * host point of view, the graphic address space is partitioned by multiple
  135. * vGPUs in different VMs. ::
  136. *
  137. * vGPU1 view Host view
  138. * 0 ------> +-----------+ +-----------+
  139. * ^ |###########| | vGPU3 |
  140. * | |###########| +-----------+
  141. * | |###########| | vGPU2 |
  142. * | +-----------+ +-----------+
  143. * mappable GM | available | ==> | vGPU1 |
  144. * | +-----------+ +-----------+
  145. * | |###########| | |
  146. * v |###########| | Host |
  147. * +=======+===========+ +===========+
  148. * ^ |###########| | vGPU3 |
  149. * | |###########| +-----------+
  150. * | |###########| | vGPU2 |
  151. * | +-----------+ +-----------+
  152. * unmappable GM | available | ==> | vGPU1 |
  153. * | +-----------+ +-----------+
  154. * | |###########| | |
  155. * | |###########| | Host |
  156. * v |###########| | |
  157. * total GM size ------> +-----------+ +-----------+
  158. *
  159. * Returns:
  160. * zero on success, non-zero if configuration invalid or ballooning failed
  161. */
  162. int intel_vgt_balloon(struct drm_i915_private *dev_priv)
  163. {
  164. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  165. unsigned long ggtt_end = ggtt->base.start + ggtt->base.total;
  166. unsigned long mappable_base, mappable_size, mappable_end;
  167. unsigned long unmappable_base, unmappable_size, unmappable_end;
  168. int ret;
  169. if (!intel_vgpu_active(dev_priv))
  170. return 0;
  171. mappable_base = I915_READ(vgtif_reg(avail_rs.mappable_gmadr.base));
  172. mappable_size = I915_READ(vgtif_reg(avail_rs.mappable_gmadr.size));
  173. unmappable_base = I915_READ(vgtif_reg(avail_rs.nonmappable_gmadr.base));
  174. unmappable_size = I915_READ(vgtif_reg(avail_rs.nonmappable_gmadr.size));
  175. mappable_end = mappable_base + mappable_size;
  176. unmappable_end = unmappable_base + unmappable_size;
  177. DRM_INFO("VGT ballooning configuration:\n");
  178. DRM_INFO("Mappable graphic memory: base 0x%lx size %ldKiB\n",
  179. mappable_base, mappable_size / 1024);
  180. DRM_INFO("Unmappable graphic memory: base 0x%lx size %ldKiB\n",
  181. unmappable_base, unmappable_size / 1024);
  182. if (mappable_base < ggtt->base.start ||
  183. mappable_end > ggtt->mappable_end ||
  184. unmappable_base < ggtt->mappable_end ||
  185. unmappable_end > ggtt_end) {
  186. DRM_ERROR("Invalid ballooning configuration!\n");
  187. return -EINVAL;
  188. }
  189. /* Unmappable graphic memory ballooning */
  190. if (unmappable_base > ggtt->mappable_end) {
  191. ret = vgt_balloon_space(&ggtt->base.mm,
  192. &bl_info.space[2],
  193. ggtt->mappable_end,
  194. unmappable_base);
  195. if (ret)
  196. goto err;
  197. }
  198. /*
  199. * No need to partition out the last physical page,
  200. * because it is reserved to the guard page.
  201. */
  202. if (unmappable_end < ggtt_end - PAGE_SIZE) {
  203. ret = vgt_balloon_space(&ggtt->base.mm,
  204. &bl_info.space[3],
  205. unmappable_end,
  206. ggtt_end - PAGE_SIZE);
  207. if (ret)
  208. goto err;
  209. }
  210. /* Mappable graphic memory ballooning */
  211. if (mappable_base > ggtt->base.start) {
  212. ret = vgt_balloon_space(&ggtt->base.mm,
  213. &bl_info.space[0],
  214. ggtt->base.start, mappable_base);
  215. if (ret)
  216. goto err;
  217. }
  218. if (mappable_end < ggtt->mappable_end) {
  219. ret = vgt_balloon_space(&ggtt->base.mm,
  220. &bl_info.space[1],
  221. mappable_end,
  222. ggtt->mappable_end);
  223. if (ret)
  224. goto err;
  225. }
  226. DRM_INFO("VGT balloon successfully\n");
  227. return 0;
  228. err:
  229. DRM_ERROR("VGT balloon fail\n");
  230. intel_vgt_deballoon(dev_priv);
  231. return ret;
  232. }