exynos_drm_fimd.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data exynos3_fimd_driver_data = {
  107. .timing_base = 0x20000,
  108. .lcdblk_offset = 0x210,
  109. .lcdblk_bypass_shift = 1,
  110. .trg_type = I80_HW_TRG,
  111. .has_shadowcon = 1,
  112. .has_vidoutcon = 1,
  113. .has_trigger_per_te = 1,
  114. };
  115. static struct fimd_driver_data exynos4_fimd_driver_data = {
  116. .timing_base = 0x0,
  117. .lcdblk_offset = 0x210,
  118. .lcdblk_vt_shift = 10,
  119. .lcdblk_bypass_shift = 1,
  120. .has_shadowcon = 1,
  121. .has_vtsel = 1,
  122. };
  123. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  124. .timing_base = 0x20000,
  125. .lcdblk_offset = 0x210,
  126. .lcdblk_vt_shift = 10,
  127. .lcdblk_bypass_shift = 1,
  128. .trg_type = I80_HW_TRG,
  129. .has_shadowcon = 1,
  130. .has_vidoutcon = 1,
  131. .has_vtsel = 1,
  132. .has_trigger_per_te = 1,
  133. };
  134. static struct fimd_driver_data exynos5_fimd_driver_data = {
  135. .timing_base = 0x20000,
  136. .lcdblk_offset = 0x214,
  137. .lcdblk_vt_shift = 24,
  138. .lcdblk_bypass_shift = 15,
  139. .has_shadowcon = 1,
  140. .has_vidoutcon = 1,
  141. .has_vtsel = 1,
  142. .has_dp_clk = 1,
  143. };
  144. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  145. .timing_base = 0x20000,
  146. .lcdblk_offset = 0x214,
  147. .lcdblk_vt_shift = 24,
  148. .lcdblk_bypass_shift = 15,
  149. .lcdblk_mic_bypass_shift = 11,
  150. .has_shadowcon = 1,
  151. .has_vidoutcon = 1,
  152. .has_vtsel = 1,
  153. .has_mic_bypass = 1,
  154. .has_dp_clk = 1,
  155. };
  156. struct fimd_context {
  157. struct device *dev;
  158. struct drm_device *drm_dev;
  159. struct exynos_drm_crtc *crtc;
  160. struct exynos_drm_plane planes[WINDOWS_NR];
  161. struct exynos_drm_plane_config configs[WINDOWS_NR];
  162. struct clk *bus_clk;
  163. struct clk *lcd_clk;
  164. void __iomem *regs;
  165. struct regmap *sysreg;
  166. unsigned long irq_flags;
  167. u32 vidcon0;
  168. u32 vidcon1;
  169. u32 vidout_con;
  170. u32 i80ifcon;
  171. bool i80_if;
  172. bool suspended;
  173. int pipe;
  174. wait_queue_head_t wait_vsync_queue;
  175. atomic_t wait_vsync_event;
  176. atomic_t win_updated;
  177. atomic_t triggering;
  178. const struct fimd_driver_data *driver_data;
  179. struct drm_encoder *encoder;
  180. struct exynos_drm_clk dp_clk;
  181. };
  182. static const struct of_device_id fimd_driver_dt_match[] = {
  183. { .compatible = "samsung,s3c6400-fimd",
  184. .data = &s3c64xx_fimd_driver_data },
  185. { .compatible = "samsung,exynos3250-fimd",
  186. .data = &exynos3_fimd_driver_data },
  187. { .compatible = "samsung,exynos4210-fimd",
  188. .data = &exynos4_fimd_driver_data },
  189. { .compatible = "samsung,exynos4415-fimd",
  190. .data = &exynos4415_fimd_driver_data },
  191. { .compatible = "samsung,exynos5250-fimd",
  192. .data = &exynos5_fimd_driver_data },
  193. { .compatible = "samsung,exynos5420-fimd",
  194. .data = &exynos5420_fimd_driver_data },
  195. {},
  196. };
  197. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  198. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  199. DRM_PLANE_TYPE_PRIMARY,
  200. DRM_PLANE_TYPE_OVERLAY,
  201. DRM_PLANE_TYPE_OVERLAY,
  202. DRM_PLANE_TYPE_OVERLAY,
  203. DRM_PLANE_TYPE_CURSOR,
  204. };
  205. static const uint32_t fimd_formats[] = {
  206. DRM_FORMAT_C8,
  207. DRM_FORMAT_XRGB1555,
  208. DRM_FORMAT_RGB565,
  209. DRM_FORMAT_XRGB8888,
  210. DRM_FORMAT_ARGB8888,
  211. };
  212. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  213. {
  214. struct fimd_context *ctx = crtc->ctx;
  215. u32 val;
  216. if (ctx->suspended)
  217. return -EPERM;
  218. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  219. val = readl(ctx->regs + VIDINTCON0);
  220. val |= VIDINTCON0_INT_ENABLE;
  221. if (ctx->i80_if) {
  222. val |= VIDINTCON0_INT_I80IFDONE;
  223. val |= VIDINTCON0_INT_SYSMAINCON;
  224. val &= ~VIDINTCON0_INT_SYSSUBCON;
  225. } else {
  226. val |= VIDINTCON0_INT_FRAME;
  227. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  228. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  229. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  230. val |= VIDINTCON0_FRAMESEL1_NONE;
  231. }
  232. writel(val, ctx->regs + VIDINTCON0);
  233. }
  234. return 0;
  235. }
  236. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  237. {
  238. struct fimd_context *ctx = crtc->ctx;
  239. u32 val;
  240. if (ctx->suspended)
  241. return;
  242. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  243. val = readl(ctx->regs + VIDINTCON0);
  244. val &= ~VIDINTCON0_INT_ENABLE;
  245. if (ctx->i80_if) {
  246. val &= ~VIDINTCON0_INT_I80IFDONE;
  247. val &= ~VIDINTCON0_INT_SYSMAINCON;
  248. val &= ~VIDINTCON0_INT_SYSSUBCON;
  249. } else
  250. val &= ~VIDINTCON0_INT_FRAME;
  251. writel(val, ctx->regs + VIDINTCON0);
  252. }
  253. }
  254. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  255. {
  256. struct fimd_context *ctx = crtc->ctx;
  257. if (ctx->suspended)
  258. return;
  259. atomic_set(&ctx->wait_vsync_event, 1);
  260. /*
  261. * wait for FIMD to signal VSYNC interrupt or return after
  262. * timeout which is set to 50ms (refresh rate of 20).
  263. */
  264. if (!wait_event_timeout(ctx->wait_vsync_queue,
  265. !atomic_read(&ctx->wait_vsync_event),
  266. HZ/20))
  267. DRM_DEBUG_KMS("vblank wait timed out.\n");
  268. }
  269. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  270. bool enable)
  271. {
  272. u32 val = readl(ctx->regs + WINCON(win));
  273. if (enable)
  274. val |= WINCONx_ENWIN;
  275. else
  276. val &= ~WINCONx_ENWIN;
  277. writel(val, ctx->regs + WINCON(win));
  278. }
  279. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  280. unsigned int win,
  281. bool enable)
  282. {
  283. u32 val = readl(ctx->regs + SHADOWCON);
  284. if (enable)
  285. val |= SHADOWCON_CHx_ENABLE(win);
  286. else
  287. val &= ~SHADOWCON_CHx_ENABLE(win);
  288. writel(val, ctx->regs + SHADOWCON);
  289. }
  290. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  291. {
  292. struct fimd_context *ctx = crtc->ctx;
  293. unsigned int win, ch_enabled = 0;
  294. DRM_DEBUG_KMS("%s\n", __FILE__);
  295. /* Hardware is in unknown state, so ensure it gets enabled properly */
  296. pm_runtime_get_sync(ctx->dev);
  297. clk_prepare_enable(ctx->bus_clk);
  298. clk_prepare_enable(ctx->lcd_clk);
  299. /* Check if any channel is enabled. */
  300. for (win = 0; win < WINDOWS_NR; win++) {
  301. u32 val = readl(ctx->regs + WINCON(win));
  302. if (val & WINCONx_ENWIN) {
  303. fimd_enable_video_output(ctx, win, false);
  304. if (ctx->driver_data->has_shadowcon)
  305. fimd_enable_shadow_channel_path(ctx, win,
  306. false);
  307. ch_enabled = 1;
  308. }
  309. }
  310. /* Wait for vsync, as disable channel takes effect at next vsync */
  311. if (ch_enabled) {
  312. int pipe = ctx->pipe;
  313. /* ensure that vblank interrupt won't be reported to core */
  314. ctx->suspended = false;
  315. ctx->pipe = -1;
  316. fimd_enable_vblank(ctx->crtc);
  317. fimd_wait_for_vblank(ctx->crtc);
  318. fimd_disable_vblank(ctx->crtc);
  319. ctx->suspended = true;
  320. ctx->pipe = pipe;
  321. }
  322. clk_disable_unprepare(ctx->lcd_clk);
  323. clk_disable_unprepare(ctx->bus_clk);
  324. pm_runtime_put(ctx->dev);
  325. }
  326. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  327. const struct drm_display_mode *mode)
  328. {
  329. unsigned long ideal_clk;
  330. u32 clkdiv;
  331. if (mode->clock == 0) {
  332. DRM_ERROR("Mode has zero clock value.\n");
  333. return 0xff;
  334. }
  335. ideal_clk = mode->clock * 1000;
  336. if (ctx->i80_if) {
  337. /*
  338. * The frame done interrupt should be occurred prior to the
  339. * next TE signal.
  340. */
  341. ideal_clk *= 2;
  342. }
  343. /* Find the clock divider value that gets us closest to ideal_clk */
  344. clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
  345. return (clkdiv < 0x100) ? clkdiv : 0xff;
  346. }
  347. static void fimd_setup_trigger(struct fimd_context *ctx)
  348. {
  349. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  350. u32 trg_type = ctx->driver_data->trg_type;
  351. u32 val = readl(timing_base + TRIGCON);
  352. val &= ~(TRGMODE_ENABLE);
  353. if (trg_type == I80_HW_TRG) {
  354. if (ctx->driver_data->has_hw_trigger)
  355. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  356. if (ctx->driver_data->has_trigger_per_te)
  357. val |= HWTRIGEN_PER_ENABLE;
  358. } else {
  359. val |= TRGMODE_ENABLE;
  360. }
  361. writel(val, timing_base + TRIGCON);
  362. }
  363. static void fimd_commit(struct exynos_drm_crtc *crtc)
  364. {
  365. struct fimd_context *ctx = crtc->ctx;
  366. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  367. const struct fimd_driver_data *driver_data = ctx->driver_data;
  368. void *timing_base = ctx->regs + driver_data->timing_base;
  369. u32 val, clkdiv;
  370. if (ctx->suspended)
  371. return;
  372. /* nothing to do if we haven't set the mode yet */
  373. if (mode->htotal == 0 || mode->vtotal == 0)
  374. return;
  375. if (ctx->i80_if) {
  376. val = ctx->i80ifcon | I80IFEN_ENABLE;
  377. writel(val, timing_base + I80IFCONFAx(0));
  378. /* disable auto frame rate */
  379. writel(0, timing_base + I80IFCONFBx(0));
  380. /* set video type selection to I80 interface */
  381. if (driver_data->has_vtsel && ctx->sysreg &&
  382. regmap_update_bits(ctx->sysreg,
  383. driver_data->lcdblk_offset,
  384. 0x3 << driver_data->lcdblk_vt_shift,
  385. 0x1 << driver_data->lcdblk_vt_shift)) {
  386. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  387. return;
  388. }
  389. } else {
  390. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  391. u32 vidcon1;
  392. /* setup polarity values */
  393. vidcon1 = ctx->vidcon1;
  394. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  395. vidcon1 |= VIDCON1_INV_VSYNC;
  396. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  397. vidcon1 |= VIDCON1_INV_HSYNC;
  398. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  399. /* setup vertical timing values. */
  400. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  401. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  402. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  403. val = VIDTCON0_VBPD(vbpd - 1) |
  404. VIDTCON0_VFPD(vfpd - 1) |
  405. VIDTCON0_VSPW(vsync_len - 1);
  406. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  407. /* setup horizontal timing values. */
  408. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  409. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  410. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  411. val = VIDTCON1_HBPD(hbpd - 1) |
  412. VIDTCON1_HFPD(hfpd - 1) |
  413. VIDTCON1_HSPW(hsync_len - 1);
  414. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  415. }
  416. if (driver_data->has_vidoutcon)
  417. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  418. /* set bypass selection */
  419. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  420. driver_data->lcdblk_offset,
  421. 0x1 << driver_data->lcdblk_bypass_shift,
  422. 0x1 << driver_data->lcdblk_bypass_shift)) {
  423. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  424. return;
  425. }
  426. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  427. * bit should be cleared.
  428. */
  429. if (driver_data->has_mic_bypass && ctx->sysreg &&
  430. regmap_update_bits(ctx->sysreg,
  431. driver_data->lcdblk_offset,
  432. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  433. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  434. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  435. return;
  436. }
  437. /* setup horizontal and vertical display size. */
  438. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  439. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  440. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  441. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  442. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  443. fimd_setup_trigger(ctx);
  444. /*
  445. * fields of register with prefix '_F' would be updated
  446. * at vsync(same as dma start)
  447. */
  448. val = ctx->vidcon0;
  449. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  450. if (ctx->driver_data->has_clksel)
  451. val |= VIDCON0_CLKSEL_LCD;
  452. clkdiv = fimd_calc_clkdiv(ctx, mode);
  453. if (clkdiv > 1)
  454. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  455. writel(val, ctx->regs + VIDCON0);
  456. }
  457. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  458. uint32_t pixel_format, int width)
  459. {
  460. unsigned long val;
  461. val = WINCONx_ENWIN;
  462. /*
  463. * In case of s3c64xx, window 0 doesn't support alpha channel.
  464. * So the request format is ARGB8888 then change it to XRGB8888.
  465. */
  466. if (ctx->driver_data->has_limited_fmt && !win) {
  467. if (pixel_format == DRM_FORMAT_ARGB8888)
  468. pixel_format = DRM_FORMAT_XRGB8888;
  469. }
  470. switch (pixel_format) {
  471. case DRM_FORMAT_C8:
  472. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  473. val |= WINCONx_BURSTLEN_8WORD;
  474. val |= WINCONx_BYTSWP;
  475. break;
  476. case DRM_FORMAT_XRGB1555:
  477. val |= WINCON0_BPPMODE_16BPP_1555;
  478. val |= WINCONx_HAWSWP;
  479. val |= WINCONx_BURSTLEN_16WORD;
  480. break;
  481. case DRM_FORMAT_RGB565:
  482. val |= WINCON0_BPPMODE_16BPP_565;
  483. val |= WINCONx_HAWSWP;
  484. val |= WINCONx_BURSTLEN_16WORD;
  485. break;
  486. case DRM_FORMAT_XRGB8888:
  487. val |= WINCON0_BPPMODE_24BPP_888;
  488. val |= WINCONx_WSWP;
  489. val |= WINCONx_BURSTLEN_16WORD;
  490. break;
  491. case DRM_FORMAT_ARGB8888:
  492. val |= WINCON1_BPPMODE_25BPP_A1888
  493. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  494. val |= WINCONx_WSWP;
  495. val |= WINCONx_BURSTLEN_16WORD;
  496. break;
  497. default:
  498. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  499. val |= WINCON0_BPPMODE_24BPP_888;
  500. val |= WINCONx_WSWP;
  501. val |= WINCONx_BURSTLEN_16WORD;
  502. break;
  503. }
  504. /*
  505. * Setting dma-burst to 16Word causes permanent tearing for very small
  506. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  507. * plane size is not recommended as plane size varies alot towards the
  508. * end of the screen and rapid movement causes unstable DMA, but it is
  509. * still better to change dma-burst than displaying garbage.
  510. */
  511. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  512. val &= ~WINCONx_BURSTLEN_MASK;
  513. val |= WINCONx_BURSTLEN_4WORD;
  514. }
  515. writel(val, ctx->regs + WINCON(win));
  516. /* hardware window 0 doesn't support alpha channel. */
  517. if (win != 0) {
  518. /* OSD alpha */
  519. val = VIDISD14C_ALPHA0_R(0xf) |
  520. VIDISD14C_ALPHA0_G(0xf) |
  521. VIDISD14C_ALPHA0_B(0xf) |
  522. VIDISD14C_ALPHA1_R(0xf) |
  523. VIDISD14C_ALPHA1_G(0xf) |
  524. VIDISD14C_ALPHA1_B(0xf);
  525. writel(val, ctx->regs + VIDOSD_C(win));
  526. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  527. VIDW_ALPHA_G(0xf);
  528. writel(val, ctx->regs + VIDWnALPHA0(win));
  529. writel(val, ctx->regs + VIDWnALPHA1(win));
  530. }
  531. }
  532. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  533. {
  534. unsigned int keycon0 = 0, keycon1 = 0;
  535. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  536. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  537. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  538. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  539. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  540. }
  541. /**
  542. * shadow_protect_win() - disable updating values from shadow registers at vsync
  543. *
  544. * @win: window to protect registers for
  545. * @protect: 1 to protect (disable updates)
  546. */
  547. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  548. unsigned int win, bool protect)
  549. {
  550. u32 reg, bits, val;
  551. /*
  552. * SHADOWCON/PRTCON register is used for enabling timing.
  553. *
  554. * for example, once only width value of a register is set,
  555. * if the dma is started then fimd hardware could malfunction so
  556. * with protect window setting, the register fields with prefix '_F'
  557. * wouldn't be updated at vsync also but updated once unprotect window
  558. * is set.
  559. */
  560. if (ctx->driver_data->has_shadowcon) {
  561. reg = SHADOWCON;
  562. bits = SHADOWCON_WINx_PROTECT(win);
  563. } else {
  564. reg = PRTCON;
  565. bits = PRTCON_PROTECT;
  566. }
  567. val = readl(ctx->regs + reg);
  568. if (protect)
  569. val |= bits;
  570. else
  571. val &= ~bits;
  572. writel(val, ctx->regs + reg);
  573. }
  574. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  575. {
  576. struct fimd_context *ctx = crtc->ctx;
  577. int i;
  578. if (ctx->suspended)
  579. return;
  580. for (i = 0; i < WINDOWS_NR; i++)
  581. fimd_shadow_protect_win(ctx, i, true);
  582. }
  583. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  584. {
  585. struct fimd_context *ctx = crtc->ctx;
  586. int i;
  587. if (ctx->suspended)
  588. return;
  589. for (i = 0; i < WINDOWS_NR; i++)
  590. fimd_shadow_protect_win(ctx, i, false);
  591. }
  592. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  593. struct exynos_drm_plane *plane)
  594. {
  595. struct exynos_drm_plane_state *state =
  596. to_exynos_plane_state(plane->base.state);
  597. struct fimd_context *ctx = crtc->ctx;
  598. struct drm_framebuffer *fb = state->base.fb;
  599. dma_addr_t dma_addr;
  600. unsigned long val, size, offset;
  601. unsigned int last_x, last_y, buf_offsize, line_size;
  602. unsigned int win = plane->index;
  603. unsigned int bpp = fb->bits_per_pixel >> 3;
  604. unsigned int pitch = fb->pitches[0];
  605. if (ctx->suspended)
  606. return;
  607. offset = state->src.x * bpp;
  608. offset += state->src.y * pitch;
  609. /* buffer start address */
  610. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  611. val = (unsigned long)dma_addr;
  612. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  613. /* buffer end address */
  614. size = pitch * state->crtc.h;
  615. val = (unsigned long)(dma_addr + size);
  616. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  617. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  618. (unsigned long)dma_addr, val, size);
  619. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  620. state->crtc.w, state->crtc.h);
  621. /* buffer size */
  622. buf_offsize = pitch - (state->crtc.w * bpp);
  623. line_size = state->crtc.w * bpp;
  624. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  625. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  626. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  627. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  628. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  629. /* OSD position */
  630. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  631. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  632. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  633. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  634. writel(val, ctx->regs + VIDOSD_A(win));
  635. last_x = state->crtc.x + state->crtc.w;
  636. if (last_x)
  637. last_x--;
  638. last_y = state->crtc.y + state->crtc.h;
  639. if (last_y)
  640. last_y--;
  641. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  642. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  643. writel(val, ctx->regs + VIDOSD_B(win));
  644. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  645. state->crtc.x, state->crtc.y, last_x, last_y);
  646. /* OSD size */
  647. if (win != 3 && win != 4) {
  648. u32 offset = VIDOSD_D(win);
  649. if (win == 0)
  650. offset = VIDOSD_C(win);
  651. val = state->crtc.w * state->crtc.h;
  652. writel(val, ctx->regs + offset);
  653. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  654. }
  655. fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
  656. /* hardware window 0 doesn't support color key. */
  657. if (win != 0)
  658. fimd_win_set_colkey(ctx, win);
  659. fimd_enable_video_output(ctx, win, true);
  660. if (ctx->driver_data->has_shadowcon)
  661. fimd_enable_shadow_channel_path(ctx, win, true);
  662. if (ctx->i80_if)
  663. atomic_set(&ctx->win_updated, 1);
  664. }
  665. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  666. struct exynos_drm_plane *plane)
  667. {
  668. struct fimd_context *ctx = crtc->ctx;
  669. unsigned int win = plane->index;
  670. if (ctx->suspended)
  671. return;
  672. fimd_enable_video_output(ctx, win, false);
  673. if (ctx->driver_data->has_shadowcon)
  674. fimd_enable_shadow_channel_path(ctx, win, false);
  675. }
  676. static void fimd_enable(struct exynos_drm_crtc *crtc)
  677. {
  678. struct fimd_context *ctx = crtc->ctx;
  679. if (!ctx->suspended)
  680. return;
  681. ctx->suspended = false;
  682. pm_runtime_get_sync(ctx->dev);
  683. /* if vblank was enabled status, enable it again. */
  684. if (test_and_clear_bit(0, &ctx->irq_flags))
  685. fimd_enable_vblank(ctx->crtc);
  686. fimd_commit(ctx->crtc);
  687. }
  688. static void fimd_disable(struct exynos_drm_crtc *crtc)
  689. {
  690. struct fimd_context *ctx = crtc->ctx;
  691. int i;
  692. if (ctx->suspended)
  693. return;
  694. /*
  695. * We need to make sure that all windows are disabled before we
  696. * suspend that connector. Otherwise we might try to scan from
  697. * a destroyed buffer later.
  698. */
  699. for (i = 0; i < WINDOWS_NR; i++)
  700. fimd_disable_plane(crtc, &ctx->planes[i]);
  701. fimd_enable_vblank(crtc);
  702. fimd_wait_for_vblank(crtc);
  703. fimd_disable_vblank(crtc);
  704. writel(0, ctx->regs + VIDCON0);
  705. pm_runtime_put_sync(ctx->dev);
  706. ctx->suspended = true;
  707. }
  708. static void fimd_trigger(struct device *dev)
  709. {
  710. struct fimd_context *ctx = dev_get_drvdata(dev);
  711. const struct fimd_driver_data *driver_data = ctx->driver_data;
  712. void *timing_base = ctx->regs + driver_data->timing_base;
  713. u32 reg;
  714. /*
  715. * Skips triggering if in triggering state, because multiple triggering
  716. * requests can cause panel reset.
  717. */
  718. if (atomic_read(&ctx->triggering))
  719. return;
  720. /* Enters triggering mode */
  721. atomic_set(&ctx->triggering, 1);
  722. reg = readl(timing_base + TRIGCON);
  723. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  724. writel(reg, timing_base + TRIGCON);
  725. /*
  726. * Exits triggering mode if vblank is not enabled yet, because when the
  727. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  728. */
  729. if (!test_bit(0, &ctx->irq_flags))
  730. atomic_set(&ctx->triggering, 0);
  731. }
  732. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  733. {
  734. struct fimd_context *ctx = crtc->ctx;
  735. u32 trg_type = ctx->driver_data->trg_type;
  736. /* Checks the crtc is detached already from encoder */
  737. if (ctx->pipe < 0 || !ctx->drm_dev)
  738. return;
  739. if (trg_type == I80_HW_TRG)
  740. goto out;
  741. /*
  742. * If there is a page flip request, triggers and handles the page flip
  743. * event so that current fb can be updated into panel GRAM.
  744. */
  745. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  746. fimd_trigger(ctx->dev);
  747. out:
  748. /* Wakes up vsync event queue */
  749. if (atomic_read(&ctx->wait_vsync_event)) {
  750. atomic_set(&ctx->wait_vsync_event, 0);
  751. wake_up(&ctx->wait_vsync_queue);
  752. }
  753. if (test_bit(0, &ctx->irq_flags))
  754. drm_crtc_handle_vblank(&ctx->crtc->base);
  755. }
  756. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  757. {
  758. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  759. dp_clk);
  760. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  761. writel(val, ctx->regs + DP_MIE_CLKCON);
  762. }
  763. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  764. .enable = fimd_enable,
  765. .disable = fimd_disable,
  766. .commit = fimd_commit,
  767. .enable_vblank = fimd_enable_vblank,
  768. .disable_vblank = fimd_disable_vblank,
  769. .atomic_begin = fimd_atomic_begin,
  770. .update_plane = fimd_update_plane,
  771. .disable_plane = fimd_disable_plane,
  772. .atomic_flush = fimd_atomic_flush,
  773. .te_handler = fimd_te_handler,
  774. };
  775. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  776. {
  777. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  778. u32 val, clear_bit, start, start_s;
  779. int win;
  780. val = readl(ctx->regs + VIDINTCON1);
  781. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  782. if (val & clear_bit)
  783. writel(clear_bit, ctx->regs + VIDINTCON1);
  784. /* check the crtc is detached already from encoder */
  785. if (ctx->pipe < 0 || !ctx->drm_dev)
  786. goto out;
  787. if (!ctx->i80_if)
  788. drm_crtc_handle_vblank(&ctx->crtc->base);
  789. for (win = 0 ; win < WINDOWS_NR ; win++) {
  790. struct exynos_drm_plane *plane = &ctx->planes[win];
  791. if (!plane->pending_fb)
  792. continue;
  793. start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
  794. start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
  795. if (start == start_s)
  796. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  797. }
  798. if (ctx->i80_if) {
  799. /* Exits triggering mode */
  800. atomic_set(&ctx->triggering, 0);
  801. } else {
  802. /* set wait vsync event to zero and wake up queue. */
  803. if (atomic_read(&ctx->wait_vsync_event)) {
  804. atomic_set(&ctx->wait_vsync_event, 0);
  805. wake_up(&ctx->wait_vsync_queue);
  806. }
  807. }
  808. out:
  809. return IRQ_HANDLED;
  810. }
  811. static int fimd_bind(struct device *dev, struct device *master, void *data)
  812. {
  813. struct fimd_context *ctx = dev_get_drvdata(dev);
  814. struct drm_device *drm_dev = data;
  815. struct exynos_drm_private *priv = drm_dev->dev_private;
  816. struct exynos_drm_plane *exynos_plane;
  817. unsigned int i;
  818. int ret;
  819. ctx->drm_dev = drm_dev;
  820. ctx->pipe = priv->pipe++;
  821. for (i = 0; i < WINDOWS_NR; i++) {
  822. ctx->configs[i].pixel_formats = fimd_formats;
  823. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  824. ctx->configs[i].zpos = i;
  825. ctx->configs[i].type = fimd_win_types[i];
  826. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  827. 1 << ctx->pipe, &ctx->configs[i]);
  828. if (ret)
  829. return ret;
  830. }
  831. exynos_plane = &ctx->planes[DEFAULT_WIN];
  832. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  833. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  834. &fimd_crtc_ops, ctx);
  835. if (IS_ERR(ctx->crtc))
  836. return PTR_ERR(ctx->crtc);
  837. if (ctx->driver_data->has_dp_clk) {
  838. ctx->dp_clk.enable = fimd_dp_clock_enable;
  839. ctx->crtc->pipe_clk = &ctx->dp_clk;
  840. }
  841. if (ctx->encoder)
  842. exynos_dpi_bind(drm_dev, ctx->encoder);
  843. if (is_drm_iommu_supported(drm_dev))
  844. fimd_clear_channels(ctx->crtc);
  845. ret = drm_iommu_attach_device(drm_dev, dev);
  846. if (ret)
  847. priv->pipe--;
  848. return ret;
  849. }
  850. static void fimd_unbind(struct device *dev, struct device *master,
  851. void *data)
  852. {
  853. struct fimd_context *ctx = dev_get_drvdata(dev);
  854. fimd_disable(ctx->crtc);
  855. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  856. if (ctx->encoder)
  857. exynos_dpi_remove(ctx->encoder);
  858. }
  859. static const struct component_ops fimd_component_ops = {
  860. .bind = fimd_bind,
  861. .unbind = fimd_unbind,
  862. };
  863. static int fimd_probe(struct platform_device *pdev)
  864. {
  865. struct device *dev = &pdev->dev;
  866. struct fimd_context *ctx;
  867. struct device_node *i80_if_timings;
  868. struct resource *res;
  869. int ret;
  870. if (!dev->of_node)
  871. return -ENODEV;
  872. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  873. if (!ctx)
  874. return -ENOMEM;
  875. ctx->dev = dev;
  876. ctx->suspended = true;
  877. ctx->driver_data = of_device_get_match_data(dev);
  878. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  879. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  880. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  881. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  882. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  883. if (i80_if_timings) {
  884. u32 val;
  885. ctx->i80_if = true;
  886. if (ctx->driver_data->has_vidoutcon)
  887. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  888. else
  889. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  890. /*
  891. * The user manual describes that this "DSI_EN" bit is required
  892. * to enable I80 24-bit data interface.
  893. */
  894. ctx->vidcon0 |= VIDCON0_DSI_EN;
  895. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  896. val = 0;
  897. ctx->i80ifcon = LCD_CS_SETUP(val);
  898. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  899. val = 0;
  900. ctx->i80ifcon |= LCD_WR_SETUP(val);
  901. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  902. val = 1;
  903. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  904. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  905. val = 0;
  906. ctx->i80ifcon |= LCD_WR_HOLD(val);
  907. }
  908. of_node_put(i80_if_timings);
  909. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  910. "samsung,sysreg");
  911. if (IS_ERR(ctx->sysreg)) {
  912. dev_warn(dev, "failed to get system register.\n");
  913. ctx->sysreg = NULL;
  914. }
  915. ctx->bus_clk = devm_clk_get(dev, "fimd");
  916. if (IS_ERR(ctx->bus_clk)) {
  917. dev_err(dev, "failed to get bus clock\n");
  918. return PTR_ERR(ctx->bus_clk);
  919. }
  920. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  921. if (IS_ERR(ctx->lcd_clk)) {
  922. dev_err(dev, "failed to get lcd clock\n");
  923. return PTR_ERR(ctx->lcd_clk);
  924. }
  925. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  926. ctx->regs = devm_ioremap_resource(dev, res);
  927. if (IS_ERR(ctx->regs))
  928. return PTR_ERR(ctx->regs);
  929. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  930. ctx->i80_if ? "lcd_sys" : "vsync");
  931. if (!res) {
  932. dev_err(dev, "irq request failed.\n");
  933. return -ENXIO;
  934. }
  935. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  936. 0, "drm_fimd", ctx);
  937. if (ret) {
  938. dev_err(dev, "irq request failed.\n");
  939. return ret;
  940. }
  941. init_waitqueue_head(&ctx->wait_vsync_queue);
  942. atomic_set(&ctx->wait_vsync_event, 0);
  943. platform_set_drvdata(pdev, ctx);
  944. ctx->encoder = exynos_dpi_probe(dev);
  945. if (IS_ERR(ctx->encoder))
  946. return PTR_ERR(ctx->encoder);
  947. pm_runtime_enable(dev);
  948. ret = component_add(dev, &fimd_component_ops);
  949. if (ret)
  950. goto err_disable_pm_runtime;
  951. return ret;
  952. err_disable_pm_runtime:
  953. pm_runtime_disable(dev);
  954. return ret;
  955. }
  956. static int fimd_remove(struct platform_device *pdev)
  957. {
  958. pm_runtime_disable(&pdev->dev);
  959. component_del(&pdev->dev, &fimd_component_ops);
  960. return 0;
  961. }
  962. #ifdef CONFIG_PM
  963. static int exynos_fimd_suspend(struct device *dev)
  964. {
  965. struct fimd_context *ctx = dev_get_drvdata(dev);
  966. clk_disable_unprepare(ctx->lcd_clk);
  967. clk_disable_unprepare(ctx->bus_clk);
  968. return 0;
  969. }
  970. static int exynos_fimd_resume(struct device *dev)
  971. {
  972. struct fimd_context *ctx = dev_get_drvdata(dev);
  973. int ret;
  974. ret = clk_prepare_enable(ctx->bus_clk);
  975. if (ret < 0) {
  976. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  977. return ret;
  978. }
  979. ret = clk_prepare_enable(ctx->lcd_clk);
  980. if (ret < 0) {
  981. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  982. return ret;
  983. }
  984. return 0;
  985. }
  986. #endif
  987. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  988. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  989. };
  990. struct platform_driver fimd_driver = {
  991. .probe = fimd_probe,
  992. .remove = fimd_remove,
  993. .driver = {
  994. .name = "exynos4-fb",
  995. .owner = THIS_MODULE,
  996. .pm = &exynos_fimd_pm_ops,
  997. .of_match_table = fimd_driver_dt_match,
  998. },
  999. };