analogix_dp_reg.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324
  1. /*
  2. * Analogix DP (Display port) core register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio.h>
  16. #include <drm/bridge/analogix_dp.h>
  17. #include "analogix_dp_core.h"
  18. #include "analogix_dp_reg.h"
  19. #define COMMON_INT_MASK_1 0
  20. #define COMMON_INT_MASK_2 0
  21. #define COMMON_INT_MASK_3 0
  22. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  23. #define INT_STA_MASK INT_HPD
  24. void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void analogix_dp_stop_video(struct analogix_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  43. }
  44. void analogix_dp_lane_swap(struct analogix_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_MAP);
  54. }
  55. void analogix_dp_init_analog_param(struct analogix_dp_device *dp)
  56. {
  57. u32 reg;
  58. reg = TX_TERMINAL_CTRL_50_OHM;
  59. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_1);
  60. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  61. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_2);
  62. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
  63. reg = REF_CLK_24M;
  64. if (dp->plat_data->dev_type == RK3288_DP)
  65. reg ^= REF_CLK_MASK;
  66. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_REG_1);
  67. writel(0x95, dp->reg_base + ANALOGIX_DP_PLL_REG_2);
  68. writel(0x40, dp->reg_base + ANALOGIX_DP_PLL_REG_3);
  69. writel(0x58, dp->reg_base + ANALOGIX_DP_PLL_REG_4);
  70. writel(0x22, dp->reg_base + ANALOGIX_DP_PLL_REG_5);
  71. }
  72. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  73. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_3);
  74. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  75. TX_CUR1_2X | TX_CUR_16_MA;
  76. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_FILTER_CTL_1);
  77. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  78. CH1_AMP_400_MV | CH0_AMP_400_MV;
  79. writel(reg, dp->reg_base + ANALOGIX_DP_TX_AMP_TUNING_CTL);
  80. }
  81. void analogix_dp_init_interrupt(struct analogix_dp_device *dp)
  82. {
  83. /* Set interrupt pin assertion polarity as high */
  84. writel(INT_POL1 | INT_POL0, dp->reg_base + ANALOGIX_DP_INT_CTL);
  85. /* Clear pending regisers */
  86. writel(0xff, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  87. writel(0x4f, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_2);
  88. writel(0xe0, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_3);
  89. writel(0xe7, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  90. writel(0x63, dp->reg_base + ANALOGIX_DP_INT_STA);
  91. /* 0:mask,1: unmask */
  92. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  93. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  94. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  95. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  96. writel(0x00, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  97. }
  98. void analogix_dp_reset(struct analogix_dp_device *dp)
  99. {
  100. u32 reg;
  101. analogix_dp_stop_video(dp);
  102. analogix_dp_enable_video_mute(dp, 0);
  103. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  104. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  105. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  106. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  107. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  108. SERDES_FIFO_FUNC_EN_N |
  109. LS_CLK_DOMAIN_FUNC_EN_N;
  110. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  111. usleep_range(20, 30);
  112. analogix_dp_lane_swap(dp, 0);
  113. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  114. writel(0x40, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  115. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  116. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  117. writel(0x0, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  118. writel(0x0, dp->reg_base + ANALOGIX_DP_HDCP_CTL);
  119. writel(0x5e, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_L);
  120. writel(0x1a, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_H);
  121. writel(0x10, dp->reg_base + ANALOGIX_DP_LINK_DEBUG_CTL);
  122. writel(0x0, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  123. writel(0x0, dp->reg_base + ANALOGIX_DP_VIDEO_FIFO_THRD);
  124. writel(0x20, dp->reg_base + ANALOGIX_DP_AUDIO_MARGIN);
  125. writel(0x4, dp->reg_base + ANALOGIX_DP_M_VID_GEN_FILTER_TH);
  126. writel(0x2, dp->reg_base + ANALOGIX_DP_M_AUD_GEN_FILTER_TH);
  127. writel(0x00000101, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  128. }
  129. void analogix_dp_swreset(struct analogix_dp_device *dp)
  130. {
  131. writel(RESET_DP_TX, dp->reg_base + ANALOGIX_DP_TX_SW_RESET);
  132. }
  133. void analogix_dp_config_interrupt(struct analogix_dp_device *dp)
  134. {
  135. u32 reg;
  136. /* 0: mask, 1: unmask */
  137. reg = COMMON_INT_MASK_1;
  138. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  139. reg = COMMON_INT_MASK_2;
  140. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  141. reg = COMMON_INT_MASK_3;
  142. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  143. reg = COMMON_INT_MASK_4;
  144. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  145. reg = INT_STA_MASK;
  146. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  147. }
  148. void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp)
  149. {
  150. u32 reg;
  151. /* 0: mask, 1: unmask */
  152. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  153. reg &= ~COMMON_INT_MASK_4;
  154. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  155. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  156. reg &= ~INT_STA_MASK;
  157. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  158. }
  159. void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp)
  160. {
  161. u32 reg;
  162. /* 0: mask, 1: unmask */
  163. reg = COMMON_INT_MASK_4;
  164. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  165. reg = INT_STA_MASK;
  166. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  167. }
  168. enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp)
  169. {
  170. u32 reg;
  171. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  172. if (reg & PLL_LOCK)
  173. return PLL_LOCKED;
  174. else
  175. return PLL_UNLOCKED;
  176. }
  177. void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable)
  178. {
  179. u32 reg;
  180. if (enable) {
  181. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  182. reg |= DP_PLL_PD;
  183. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  184. } else {
  185. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  186. reg &= ~DP_PLL_PD;
  187. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  188. }
  189. }
  190. void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
  191. enum analog_power_block block,
  192. bool enable)
  193. {
  194. u32 reg;
  195. u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
  196. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  197. phy_pd_addr = ANALOGIX_DP_PD;
  198. switch (block) {
  199. case AUX_BLOCK:
  200. if (enable) {
  201. reg = readl(dp->reg_base + phy_pd_addr);
  202. reg |= AUX_PD;
  203. writel(reg, dp->reg_base + phy_pd_addr);
  204. } else {
  205. reg = readl(dp->reg_base + phy_pd_addr);
  206. reg &= ~AUX_PD;
  207. writel(reg, dp->reg_base + phy_pd_addr);
  208. }
  209. break;
  210. case CH0_BLOCK:
  211. if (enable) {
  212. reg = readl(dp->reg_base + phy_pd_addr);
  213. reg |= CH0_PD;
  214. writel(reg, dp->reg_base + phy_pd_addr);
  215. } else {
  216. reg = readl(dp->reg_base + phy_pd_addr);
  217. reg &= ~CH0_PD;
  218. writel(reg, dp->reg_base + phy_pd_addr);
  219. }
  220. break;
  221. case CH1_BLOCK:
  222. if (enable) {
  223. reg = readl(dp->reg_base + phy_pd_addr);
  224. reg |= CH1_PD;
  225. writel(reg, dp->reg_base + phy_pd_addr);
  226. } else {
  227. reg = readl(dp->reg_base + phy_pd_addr);
  228. reg &= ~CH1_PD;
  229. writel(reg, dp->reg_base + phy_pd_addr);
  230. }
  231. break;
  232. case CH2_BLOCK:
  233. if (enable) {
  234. reg = readl(dp->reg_base + phy_pd_addr);
  235. reg |= CH2_PD;
  236. writel(reg, dp->reg_base + phy_pd_addr);
  237. } else {
  238. reg = readl(dp->reg_base + phy_pd_addr);
  239. reg &= ~CH2_PD;
  240. writel(reg, dp->reg_base + phy_pd_addr);
  241. }
  242. break;
  243. case CH3_BLOCK:
  244. if (enable) {
  245. reg = readl(dp->reg_base + phy_pd_addr);
  246. reg |= CH3_PD;
  247. writel(reg, dp->reg_base + phy_pd_addr);
  248. } else {
  249. reg = readl(dp->reg_base + phy_pd_addr);
  250. reg &= ~CH3_PD;
  251. writel(reg, dp->reg_base + phy_pd_addr);
  252. }
  253. break;
  254. case ANALOG_TOTAL:
  255. if (enable) {
  256. reg = readl(dp->reg_base + phy_pd_addr);
  257. reg |= DP_PHY_PD;
  258. writel(reg, dp->reg_base + phy_pd_addr);
  259. } else {
  260. reg = readl(dp->reg_base + phy_pd_addr);
  261. reg &= ~DP_PHY_PD;
  262. writel(reg, dp->reg_base + phy_pd_addr);
  263. }
  264. break;
  265. case POWER_ALL:
  266. if (enable) {
  267. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  268. CH1_PD | CH0_PD;
  269. writel(reg, dp->reg_base + phy_pd_addr);
  270. } else {
  271. writel(0x00, dp->reg_base + phy_pd_addr);
  272. }
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. void analogix_dp_init_analog_func(struct analogix_dp_device *dp)
  279. {
  280. u32 reg;
  281. int timeout_loop = 0;
  282. analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
  283. reg = PLL_LOCK_CHG;
  284. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  285. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  286. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  287. writel(reg, dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  288. /* Power up PLL */
  289. if (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  290. analogix_dp_set_pll_power_down(dp, 0);
  291. while (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  292. timeout_loop++;
  293. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  294. dev_err(dp->dev, "failed to get pll lock status\n");
  295. return;
  296. }
  297. usleep_range(10, 20);
  298. }
  299. }
  300. /* Enable Serdes FIFO function and Link symbol clock domain module */
  301. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  302. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  303. | AUX_FUNC_EN_N);
  304. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  305. }
  306. void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp)
  307. {
  308. u32 reg;
  309. if (gpio_is_valid(dp->hpd_gpio))
  310. return;
  311. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  312. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  313. reg = INT_HPD;
  314. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  315. }
  316. void analogix_dp_init_hpd(struct analogix_dp_device *dp)
  317. {
  318. u32 reg;
  319. if (gpio_is_valid(dp->hpd_gpio))
  320. return;
  321. analogix_dp_clear_hotplug_interrupts(dp);
  322. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  323. reg &= ~(F_HPD | HPD_CTRL);
  324. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  325. }
  326. void analogix_dp_force_hpd(struct analogix_dp_device *dp)
  327. {
  328. u32 reg;
  329. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  330. reg = (F_HPD | HPD_CTRL);
  331. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  332. }
  333. enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp)
  334. {
  335. u32 reg;
  336. if (gpio_is_valid(dp->hpd_gpio)) {
  337. reg = gpio_get_value(dp->hpd_gpio);
  338. if (reg)
  339. return DP_IRQ_TYPE_HP_CABLE_IN;
  340. else
  341. return DP_IRQ_TYPE_HP_CABLE_OUT;
  342. } else {
  343. /* Parse hotplug interrupt status register */
  344. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  345. if (reg & PLUG)
  346. return DP_IRQ_TYPE_HP_CABLE_IN;
  347. if (reg & HPD_LOST)
  348. return DP_IRQ_TYPE_HP_CABLE_OUT;
  349. if (reg & HOTPLUG_CHG)
  350. return DP_IRQ_TYPE_HP_CHANGE;
  351. return DP_IRQ_TYPE_UNKNOWN;
  352. }
  353. }
  354. void analogix_dp_reset_aux(struct analogix_dp_device *dp)
  355. {
  356. u32 reg;
  357. /* Disable AUX channel module */
  358. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  359. reg |= AUX_FUNC_EN_N;
  360. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  361. }
  362. void analogix_dp_init_aux(struct analogix_dp_device *dp)
  363. {
  364. u32 reg;
  365. /* Clear inerrupts related to AUX channel */
  366. reg = RPLY_RECEIV | AUX_ERR;
  367. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  368. analogix_dp_reset_aux(dp);
  369. /* Disable AUX transaction H/W retry */
  370. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  371. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(0) |
  372. AUX_HW_RETRY_COUNT_SEL(3) |
  373. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  374. else
  375. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) |
  376. AUX_HW_RETRY_COUNT_SEL(0) |
  377. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  378. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL);
  379. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  380. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  381. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_DEFER_CTL);
  382. /* Enable AUX channel module */
  383. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  384. reg &= ~AUX_FUNC_EN_N;
  385. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  386. }
  387. int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp)
  388. {
  389. u32 reg;
  390. if (gpio_is_valid(dp->hpd_gpio)) {
  391. if (gpio_get_value(dp->hpd_gpio))
  392. return 0;
  393. } else {
  394. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  395. if (reg & HPD_STATUS)
  396. return 0;
  397. }
  398. return -EINVAL;
  399. }
  400. void analogix_dp_enable_sw_function(struct analogix_dp_device *dp)
  401. {
  402. u32 reg;
  403. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  404. reg &= ~SW_FUNC_EN_N;
  405. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  406. }
  407. int analogix_dp_start_aux_transaction(struct analogix_dp_device *dp)
  408. {
  409. int reg;
  410. int retval = 0;
  411. int timeout_loop = 0;
  412. /* Enable AUX CH operation */
  413. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  414. reg |= AUX_EN;
  415. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  416. /* Is AUX CH command reply received? */
  417. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  418. while (!(reg & RPLY_RECEIV)) {
  419. timeout_loop++;
  420. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  421. dev_err(dp->dev, "AUX CH command reply failed!\n");
  422. return -ETIMEDOUT;
  423. }
  424. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  425. usleep_range(10, 11);
  426. }
  427. /* Clear interrupt source for AUX CH command reply */
  428. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  429. /* Clear interrupt source for AUX CH access error */
  430. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  431. if (reg & AUX_ERR) {
  432. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  433. return -EREMOTEIO;
  434. }
  435. /* Check AUX CH error access status */
  436. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  437. if ((reg & AUX_STATUS_MASK) != 0) {
  438. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  439. reg & AUX_STATUS_MASK);
  440. return -EREMOTEIO;
  441. }
  442. return retval;
  443. }
  444. int analogix_dp_write_byte_to_dpcd(struct analogix_dp_device *dp,
  445. unsigned int reg_addr,
  446. unsigned char data)
  447. {
  448. u32 reg;
  449. int i;
  450. int retval;
  451. for (i = 0; i < 3; i++) {
  452. /* Clear AUX CH data buffer */
  453. reg = BUF_CLR;
  454. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  455. /* Select DPCD device address */
  456. reg = AUX_ADDR_7_0(reg_addr);
  457. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  458. reg = AUX_ADDR_15_8(reg_addr);
  459. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  460. reg = AUX_ADDR_19_16(reg_addr);
  461. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  462. /* Write data buffer */
  463. reg = (unsigned int)data;
  464. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  465. /*
  466. * Set DisplayPort transaction and write 1 byte
  467. * If bit 3 is 1, DisplayPort transaction.
  468. * If Bit 3 is 0, I2C transaction.
  469. */
  470. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  471. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  472. /* Start AUX transaction */
  473. retval = analogix_dp_start_aux_transaction(dp);
  474. if (retval == 0)
  475. break;
  476. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  477. }
  478. return retval;
  479. }
  480. int analogix_dp_read_byte_from_dpcd(struct analogix_dp_device *dp,
  481. unsigned int reg_addr,
  482. unsigned char *data)
  483. {
  484. u32 reg;
  485. int i;
  486. int retval;
  487. for (i = 0; i < 3; i++) {
  488. /* Clear AUX CH data buffer */
  489. reg = BUF_CLR;
  490. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  491. /* Select DPCD device address */
  492. reg = AUX_ADDR_7_0(reg_addr);
  493. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  494. reg = AUX_ADDR_15_8(reg_addr);
  495. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  496. reg = AUX_ADDR_19_16(reg_addr);
  497. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  498. /*
  499. * Set DisplayPort transaction and read 1 byte
  500. * If bit 3 is 1, DisplayPort transaction.
  501. * If Bit 3 is 0, I2C transaction.
  502. */
  503. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  504. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  505. /* Start AUX transaction */
  506. retval = analogix_dp_start_aux_transaction(dp);
  507. if (retval == 0)
  508. break;
  509. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  510. }
  511. /* Read data buffer */
  512. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  513. *data = (unsigned char)(reg & 0xff);
  514. return retval;
  515. }
  516. int analogix_dp_write_bytes_to_dpcd(struct analogix_dp_device *dp,
  517. unsigned int reg_addr,
  518. unsigned int count,
  519. unsigned char data[])
  520. {
  521. u32 reg;
  522. unsigned int start_offset;
  523. unsigned int cur_data_count;
  524. unsigned int cur_data_idx;
  525. int i;
  526. int retval = 0;
  527. /* Clear AUX CH data buffer */
  528. reg = BUF_CLR;
  529. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  530. start_offset = 0;
  531. while (start_offset < count) {
  532. /* Buffer size of AUX CH is 16 * 4bytes */
  533. if ((count - start_offset) > 16)
  534. cur_data_count = 16;
  535. else
  536. cur_data_count = count - start_offset;
  537. for (i = 0; i < 3; i++) {
  538. /* Select DPCD device address */
  539. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  540. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  541. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  542. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  543. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  544. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  545. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  546. cur_data_idx++) {
  547. reg = data[start_offset + cur_data_idx];
  548. writel(reg, dp->reg_base +
  549. ANALOGIX_DP_BUF_DATA_0 +
  550. 4 * cur_data_idx);
  551. }
  552. /*
  553. * Set DisplayPort transaction and write
  554. * If bit 3 is 1, DisplayPort transaction.
  555. * If Bit 3 is 0, I2C transaction.
  556. */
  557. reg = AUX_LENGTH(cur_data_count) |
  558. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  559. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  560. /* Start AUX transaction */
  561. retval = analogix_dp_start_aux_transaction(dp);
  562. if (retval == 0)
  563. break;
  564. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  565. __func__);
  566. }
  567. start_offset += cur_data_count;
  568. }
  569. return retval;
  570. }
  571. int analogix_dp_read_bytes_from_dpcd(struct analogix_dp_device *dp,
  572. unsigned int reg_addr,
  573. unsigned int count,
  574. unsigned char data[])
  575. {
  576. u32 reg;
  577. unsigned int start_offset;
  578. unsigned int cur_data_count;
  579. unsigned int cur_data_idx;
  580. int i;
  581. int retval = 0;
  582. /* Clear AUX CH data buffer */
  583. reg = BUF_CLR;
  584. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  585. start_offset = 0;
  586. while (start_offset < count) {
  587. /* Buffer size of AUX CH is 16 * 4bytes */
  588. if ((count - start_offset) > 16)
  589. cur_data_count = 16;
  590. else
  591. cur_data_count = count - start_offset;
  592. /* AUX CH Request Transaction process */
  593. for (i = 0; i < 3; i++) {
  594. /* Select DPCD device address */
  595. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  596. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  597. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  598. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  599. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  600. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  601. /*
  602. * Set DisplayPort transaction and read
  603. * If bit 3 is 1, DisplayPort transaction.
  604. * If Bit 3 is 0, I2C transaction.
  605. */
  606. reg = AUX_LENGTH(cur_data_count) |
  607. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  608. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  609. /* Start AUX transaction */
  610. retval = analogix_dp_start_aux_transaction(dp);
  611. if (retval == 0)
  612. break;
  613. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  614. __func__);
  615. }
  616. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  617. cur_data_idx++) {
  618. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0
  619. + 4 * cur_data_idx);
  620. data[start_offset + cur_data_idx] =
  621. (unsigned char)reg;
  622. }
  623. start_offset += cur_data_count;
  624. }
  625. return retval;
  626. }
  627. int analogix_dp_select_i2c_device(struct analogix_dp_device *dp,
  628. unsigned int device_addr,
  629. unsigned int reg_addr)
  630. {
  631. u32 reg;
  632. int retval;
  633. /* Set EDID device address */
  634. reg = device_addr;
  635. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  636. writel(0x0, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  637. writel(0x0, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  638. /* Set offset from base address of EDID device */
  639. writel(reg_addr, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  640. /*
  641. * Set I2C transaction and write address
  642. * If bit 3 is 1, DisplayPort transaction.
  643. * If Bit 3 is 0, I2C transaction.
  644. */
  645. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  646. AUX_TX_COMM_WRITE;
  647. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  648. /* Start AUX transaction */
  649. retval = analogix_dp_start_aux_transaction(dp);
  650. if (retval != 0)
  651. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  652. return retval;
  653. }
  654. int analogix_dp_read_byte_from_i2c(struct analogix_dp_device *dp,
  655. unsigned int device_addr,
  656. unsigned int reg_addr,
  657. unsigned int *data)
  658. {
  659. u32 reg;
  660. int i;
  661. int retval;
  662. for (i = 0; i < 3; i++) {
  663. /* Clear AUX CH data buffer */
  664. reg = BUF_CLR;
  665. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  666. /* Select EDID device */
  667. retval = analogix_dp_select_i2c_device(dp, device_addr,
  668. reg_addr);
  669. if (retval != 0)
  670. continue;
  671. /*
  672. * Set I2C transaction and read data
  673. * If bit 3 is 1, DisplayPort transaction.
  674. * If Bit 3 is 0, I2C transaction.
  675. */
  676. reg = AUX_TX_COMM_I2C_TRANSACTION |
  677. AUX_TX_COMM_READ;
  678. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  679. /* Start AUX transaction */
  680. retval = analogix_dp_start_aux_transaction(dp);
  681. if (retval == 0)
  682. break;
  683. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  684. }
  685. /* Read data */
  686. if (retval == 0)
  687. *data = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  688. return retval;
  689. }
  690. int analogix_dp_read_bytes_from_i2c(struct analogix_dp_device *dp,
  691. unsigned int device_addr,
  692. unsigned int reg_addr,
  693. unsigned int count,
  694. unsigned char edid[])
  695. {
  696. u32 reg;
  697. unsigned int i, j;
  698. unsigned int cur_data_idx;
  699. unsigned int defer = 0;
  700. int retval = 0;
  701. for (i = 0; i < count; i += 16) {
  702. for (j = 0; j < 3; j++) {
  703. /* Clear AUX CH data buffer */
  704. reg = BUF_CLR;
  705. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  706. /* Set normal AUX CH command */
  707. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  708. reg &= ~ADDR_ONLY;
  709. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  710. /*
  711. * If Rx sends defer, Tx sends only reads
  712. * request without sending address
  713. */
  714. if (!defer)
  715. retval = analogix_dp_select_i2c_device(dp,
  716. device_addr, reg_addr + i);
  717. else
  718. defer = 0;
  719. if (retval == 0) {
  720. /*
  721. * Set I2C transaction and write data
  722. * If bit 3 is 1, DisplayPort transaction.
  723. * If Bit 3 is 0, I2C transaction.
  724. */
  725. reg = AUX_LENGTH(16) |
  726. AUX_TX_COMM_I2C_TRANSACTION |
  727. AUX_TX_COMM_READ;
  728. writel(reg, dp->reg_base +
  729. ANALOGIX_DP_AUX_CH_CTL_1);
  730. /* Start AUX transaction */
  731. retval = analogix_dp_start_aux_transaction(dp);
  732. if (retval == 0)
  733. break;
  734. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  735. __func__);
  736. }
  737. /* Check if Rx sends defer */
  738. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_RX_COMM);
  739. if (reg == AUX_RX_COMM_AUX_DEFER ||
  740. reg == AUX_RX_COMM_I2C_DEFER) {
  741. dev_err(dp->dev, "Defer: %d\n\n", reg);
  742. defer = 1;
  743. }
  744. }
  745. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  746. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0
  747. + 4 * cur_data_idx);
  748. edid[i + cur_data_idx] = (unsigned char)reg;
  749. }
  750. }
  751. return retval;
  752. }
  753. void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype)
  754. {
  755. u32 reg;
  756. reg = bwtype;
  757. if ((bwtype == DP_LINK_BW_2_7) || (bwtype == DP_LINK_BW_1_62))
  758. writel(reg, dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  759. }
  760. void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype)
  761. {
  762. u32 reg;
  763. reg = readl(dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  764. *bwtype = reg;
  765. }
  766. void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count)
  767. {
  768. u32 reg;
  769. reg = count;
  770. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  771. }
  772. void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count)
  773. {
  774. u32 reg;
  775. reg = readl(dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  776. *count = reg;
  777. }
  778. void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp,
  779. bool enable)
  780. {
  781. u32 reg;
  782. if (enable) {
  783. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  784. reg |= ENHANCED;
  785. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  786. } else {
  787. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  788. reg &= ~ENHANCED;
  789. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  790. }
  791. }
  792. void analogix_dp_set_training_pattern(struct analogix_dp_device *dp,
  793. enum pattern_set pattern)
  794. {
  795. u32 reg;
  796. switch (pattern) {
  797. case PRBS7:
  798. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  799. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  800. break;
  801. case D10_2:
  802. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  803. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  804. break;
  805. case TRAINING_PTN1:
  806. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  807. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  808. break;
  809. case TRAINING_PTN2:
  810. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  811. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  812. break;
  813. case DP_NONE:
  814. reg = SCRAMBLING_ENABLE |
  815. LINK_QUAL_PATTERN_SET_DISABLE |
  816. SW_TRAINING_PATTERN_SET_NORMAL;
  817. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  818. break;
  819. default:
  820. break;
  821. }
  822. }
  823. void analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device *dp,
  824. u32 level)
  825. {
  826. u32 reg;
  827. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  828. reg &= ~PRE_EMPHASIS_SET_MASK;
  829. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  830. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  831. }
  832. void analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device *dp,
  833. u32 level)
  834. {
  835. u32 reg;
  836. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  837. reg &= ~PRE_EMPHASIS_SET_MASK;
  838. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  839. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  840. }
  841. void analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device *dp,
  842. u32 level)
  843. {
  844. u32 reg;
  845. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  846. reg &= ~PRE_EMPHASIS_SET_MASK;
  847. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  848. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  849. }
  850. void analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device *dp,
  851. u32 level)
  852. {
  853. u32 reg;
  854. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  855. reg &= ~PRE_EMPHASIS_SET_MASK;
  856. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  857. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  858. }
  859. void analogix_dp_set_lane0_link_training(struct analogix_dp_device *dp,
  860. u32 training_lane)
  861. {
  862. u32 reg;
  863. reg = training_lane;
  864. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  865. }
  866. void analogix_dp_set_lane1_link_training(struct analogix_dp_device *dp,
  867. u32 training_lane)
  868. {
  869. u32 reg;
  870. reg = training_lane;
  871. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  872. }
  873. void analogix_dp_set_lane2_link_training(struct analogix_dp_device *dp,
  874. u32 training_lane)
  875. {
  876. u32 reg;
  877. reg = training_lane;
  878. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  879. }
  880. void analogix_dp_set_lane3_link_training(struct analogix_dp_device *dp,
  881. u32 training_lane)
  882. {
  883. u32 reg;
  884. reg = training_lane;
  885. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  886. }
  887. u32 analogix_dp_get_lane0_link_training(struct analogix_dp_device *dp)
  888. {
  889. u32 reg;
  890. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  891. return reg;
  892. }
  893. u32 analogix_dp_get_lane1_link_training(struct analogix_dp_device *dp)
  894. {
  895. u32 reg;
  896. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  897. return reg;
  898. }
  899. u32 analogix_dp_get_lane2_link_training(struct analogix_dp_device *dp)
  900. {
  901. u32 reg;
  902. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  903. return reg;
  904. }
  905. u32 analogix_dp_get_lane3_link_training(struct analogix_dp_device *dp)
  906. {
  907. u32 reg;
  908. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  909. return reg;
  910. }
  911. void analogix_dp_reset_macro(struct analogix_dp_device *dp)
  912. {
  913. u32 reg;
  914. reg = readl(dp->reg_base + ANALOGIX_DP_PHY_TEST);
  915. reg |= MACRO_RST;
  916. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  917. /* 10 us is the minimum reset time. */
  918. usleep_range(10, 20);
  919. reg &= ~MACRO_RST;
  920. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  921. }
  922. void analogix_dp_init_video(struct analogix_dp_device *dp)
  923. {
  924. u32 reg;
  925. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  926. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  927. reg = 0x0;
  928. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  929. reg = CHA_CRI(4) | CHA_CTRL;
  930. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  931. reg = 0x0;
  932. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  933. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  934. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_8);
  935. }
  936. void analogix_dp_set_video_color_format(struct analogix_dp_device *dp)
  937. {
  938. u32 reg;
  939. /* Configure the input color depth, color space, dynamic range */
  940. reg = (dp->video_info.dynamic_range << IN_D_RANGE_SHIFT) |
  941. (dp->video_info.color_depth << IN_BPC_SHIFT) |
  942. (dp->video_info.color_space << IN_COLOR_F_SHIFT);
  943. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_2);
  944. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  945. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  946. reg &= ~IN_YC_COEFFI_MASK;
  947. if (dp->video_info.ycbcr_coeff)
  948. reg |= IN_YC_COEFFI_ITU709;
  949. else
  950. reg |= IN_YC_COEFFI_ITU601;
  951. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  952. }
  953. int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp)
  954. {
  955. u32 reg;
  956. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  957. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  958. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  959. if (!(reg & DET_STA)) {
  960. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  961. return -EINVAL;
  962. }
  963. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  964. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  965. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  966. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  967. if (reg & CHA_STA) {
  968. dev_dbg(dp->dev, "Input stream clk is changing\n");
  969. return -EINVAL;
  970. }
  971. return 0;
  972. }
  973. void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp,
  974. enum clock_recovery_m_value_type type,
  975. u32 m_value, u32 n_value)
  976. {
  977. u32 reg;
  978. if (type == REGISTER_M) {
  979. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  980. reg |= FIX_M_VID;
  981. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  982. reg = m_value & 0xff;
  983. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_0);
  984. reg = (m_value >> 8) & 0xff;
  985. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_1);
  986. reg = (m_value >> 16) & 0xff;
  987. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_2);
  988. reg = n_value & 0xff;
  989. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_0);
  990. reg = (n_value >> 8) & 0xff;
  991. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_1);
  992. reg = (n_value >> 16) & 0xff;
  993. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_2);
  994. } else {
  995. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  996. reg &= ~FIX_M_VID;
  997. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  998. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_0);
  999. writel(0x80, dp->reg_base + ANALOGIX_DP_N_VID_1);
  1000. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_2);
  1001. }
  1002. }
  1003. void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type)
  1004. {
  1005. u32 reg;
  1006. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  1007. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1008. reg &= ~FORMAT_SEL;
  1009. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1010. } else {
  1011. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1012. reg |= FORMAT_SEL;
  1013. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1014. }
  1015. }
  1016. void analogix_dp_enable_video_master(struct analogix_dp_device *dp, bool enable)
  1017. {
  1018. u32 reg;
  1019. if (enable) {
  1020. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1021. reg &= ~VIDEO_MODE_MASK;
  1022. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  1023. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1024. } else {
  1025. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1026. reg &= ~VIDEO_MODE_MASK;
  1027. reg |= VIDEO_MODE_SLAVE_MODE;
  1028. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1029. }
  1030. }
  1031. void analogix_dp_start_video(struct analogix_dp_device *dp)
  1032. {
  1033. u32 reg;
  1034. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  1035. reg |= VIDEO_EN;
  1036. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  1037. }
  1038. int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp)
  1039. {
  1040. u32 reg;
  1041. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1042. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1043. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1044. if (!(reg & STRM_VALID)) {
  1045. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp)
  1051. {
  1052. u32 reg;
  1053. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  1054. reg &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
  1055. reg |= MASTER_VID_FUNC_EN_N;
  1056. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  1057. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1058. reg &= ~INTERACE_SCAN_CFG;
  1059. reg |= (dp->video_info.interlaced << 2);
  1060. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1061. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1062. reg &= ~VSYNC_POLARITY_CFG;
  1063. reg |= (dp->video_info.v_sync_polarity << 1);
  1064. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1065. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1066. reg &= ~HSYNC_POLARITY_CFG;
  1067. reg |= (dp->video_info.h_sync_polarity << 0);
  1068. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1069. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  1070. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1071. }
  1072. void analogix_dp_enable_scrambling(struct analogix_dp_device *dp)
  1073. {
  1074. u32 reg;
  1075. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1076. reg &= ~SCRAMBLING_DISABLE;
  1077. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1078. }
  1079. void analogix_dp_disable_scrambling(struct analogix_dp_device *dp)
  1080. {
  1081. u32 reg;
  1082. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1083. reg |= SCRAMBLING_DISABLE;
  1084. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1085. }