hwmgr.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _HWMGR_H_
  24. #define _HWMGR_H_
  25. #include <linux/seq_file.h>
  26. #include "amd_powerplay.h"
  27. #include "pp_instance.h"
  28. #include "hardwaremanager.h"
  29. #include "pp_power_source.h"
  30. #include "hwmgr_ppt.h"
  31. #include "ppatomctrl.h"
  32. #include "hwmgr_ppt.h"
  33. struct pp_instance;
  34. struct pp_hwmgr;
  35. struct pp_hw_power_state;
  36. struct pp_power_state;
  37. struct PP_VCEState;
  38. struct phm_fan_speed_info;
  39. struct pp_atomctrl_voltage_table;
  40. enum DISPLAY_GAP {
  41. DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
  42. DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
  43. DISPLAY_GAP_WATERMARK = 2, /* Wait for MCHG watermark. (Note that HW may deassert WM in VBI depending on DC_STUTTER_CNTL.) */
  44. DISPLAY_GAP_IGNORE = 3 /* Do not wait. */
  45. };
  46. typedef enum DISPLAY_GAP DISPLAY_GAP;
  47. struct vi_dpm_level {
  48. bool enabled;
  49. uint32_t value;
  50. uint32_t param1;
  51. };
  52. struct vi_dpm_table {
  53. uint32_t count;
  54. struct vi_dpm_level dpm_level[1];
  55. };
  56. enum PP_Result {
  57. PP_Result_TableImmediateExit = 0x13,
  58. };
  59. #define PCIE_PERF_REQ_REMOVE_REGISTRY 0
  60. #define PCIE_PERF_REQ_FORCE_LOWPOWER 1
  61. #define PCIE_PERF_REQ_GEN1 2
  62. #define PCIE_PERF_REQ_GEN2 3
  63. #define PCIE_PERF_REQ_GEN3 4
  64. enum PHM_BackEnd_Magic {
  65. PHM_Dummy_Magic = 0xAA5555AA,
  66. PHM_RV770_Magic = 0xDCBAABCD,
  67. PHM_Kong_Magic = 0x239478DF,
  68. PHM_NIslands_Magic = 0x736C494E,
  69. PHM_Sumo_Magic = 0x8339FA11,
  70. PHM_SIslands_Magic = 0x369431AC,
  71. PHM_Trinity_Magic = 0x96751873,
  72. PHM_CIslands_Magic = 0x38AC78B0,
  73. PHM_Kv_Magic = 0xDCBBABC0,
  74. PHM_VIslands_Magic = 0x20130307,
  75. PHM_Cz_Magic = 0x67DCBA25
  76. };
  77. #define PHM_PCIE_POWERGATING_TARGET_GFX 0
  78. #define PHM_PCIE_POWERGATING_TARGET_DDI 1
  79. #define PHM_PCIE_POWERGATING_TARGET_PLLCASCADE 2
  80. #define PHM_PCIE_POWERGATING_TARGET_PHY 3
  81. typedef int (*phm_table_function)(struct pp_hwmgr *hwmgr, void *input,
  82. void *output, void *storage, int result);
  83. typedef bool (*phm_check_function)(struct pp_hwmgr *hwmgr);
  84. struct phm_set_power_state_input {
  85. const struct pp_hw_power_state *pcurrent_state;
  86. const struct pp_hw_power_state *pnew_state;
  87. };
  88. struct phm_acp_arbiter {
  89. uint32_t acpclk;
  90. };
  91. struct phm_uvd_arbiter {
  92. uint32_t vclk;
  93. uint32_t dclk;
  94. uint32_t vclk_ceiling;
  95. uint32_t dclk_ceiling;
  96. };
  97. struct phm_vce_arbiter {
  98. uint32_t evclk;
  99. uint32_t ecclk;
  100. };
  101. struct phm_gfx_arbiter {
  102. uint32_t sclk;
  103. uint32_t mclk;
  104. uint32_t sclk_over_drive;
  105. uint32_t mclk_over_drive;
  106. uint32_t sclk_threshold;
  107. uint32_t num_cus;
  108. };
  109. /* Entries in the master tables */
  110. struct phm_master_table_item {
  111. phm_check_function isFunctionNeededInRuntimeTable;
  112. phm_table_function tableFunction;
  113. };
  114. enum phm_master_table_flag {
  115. PHM_MasterTableFlag_None = 0,
  116. PHM_MasterTableFlag_ExitOnError = 1,
  117. };
  118. /* The header of the master tables */
  119. struct phm_master_table_header {
  120. uint32_t storage_size;
  121. uint32_t flags;
  122. const struct phm_master_table_item *master_list;
  123. };
  124. struct phm_runtime_table_header {
  125. uint32_t storage_size;
  126. bool exit_error;
  127. phm_table_function *function_list;
  128. };
  129. struct phm_clock_array {
  130. uint32_t count;
  131. uint32_t values[1];
  132. };
  133. struct phm_clock_voltage_dependency_record {
  134. uint32_t clk;
  135. uint32_t v;
  136. };
  137. struct phm_vceclock_voltage_dependency_record {
  138. uint32_t ecclk;
  139. uint32_t evclk;
  140. uint32_t v;
  141. };
  142. struct phm_uvdclock_voltage_dependency_record {
  143. uint32_t vclk;
  144. uint32_t dclk;
  145. uint32_t v;
  146. };
  147. struct phm_samuclock_voltage_dependency_record {
  148. uint32_t samclk;
  149. uint32_t v;
  150. };
  151. struct phm_acpclock_voltage_dependency_record {
  152. uint32_t acpclk;
  153. uint32_t v;
  154. };
  155. struct phm_clock_voltage_dependency_table {
  156. uint32_t count; /* Number of entries. */
  157. struct phm_clock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  158. };
  159. struct phm_phase_shedding_limits_record {
  160. uint32_t Voltage;
  161. uint32_t Sclk;
  162. uint32_t Mclk;
  163. };
  164. extern int phm_dispatch_table(struct pp_hwmgr *hwmgr,
  165. struct phm_runtime_table_header *rt_table,
  166. void *input, void *output);
  167. extern int phm_construct_table(struct pp_hwmgr *hwmgr,
  168. const struct phm_master_table_header *master_table,
  169. struct phm_runtime_table_header *rt_table);
  170. extern int phm_destroy_table(struct pp_hwmgr *hwmgr,
  171. struct phm_runtime_table_header *rt_table);
  172. struct phm_uvd_clock_voltage_dependency_record {
  173. uint32_t vclk;
  174. uint32_t dclk;
  175. uint32_t v;
  176. };
  177. struct phm_uvd_clock_voltage_dependency_table {
  178. uint8_t count;
  179. struct phm_uvd_clock_voltage_dependency_record entries[1];
  180. };
  181. struct phm_acp_clock_voltage_dependency_record {
  182. uint32_t acpclk;
  183. uint32_t v;
  184. };
  185. struct phm_acp_clock_voltage_dependency_table {
  186. uint32_t count;
  187. struct phm_acp_clock_voltage_dependency_record entries[1];
  188. };
  189. struct phm_vce_clock_voltage_dependency_record {
  190. uint32_t ecclk;
  191. uint32_t evclk;
  192. uint32_t v;
  193. };
  194. struct phm_phase_shedding_limits_table {
  195. uint32_t count;
  196. struct phm_phase_shedding_limits_record entries[1];
  197. };
  198. struct phm_vceclock_voltage_dependency_table {
  199. uint8_t count; /* Number of entries. */
  200. struct phm_vceclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  201. };
  202. struct phm_uvdclock_voltage_dependency_table {
  203. uint8_t count; /* Number of entries. */
  204. struct phm_uvdclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  205. };
  206. struct phm_samuclock_voltage_dependency_table {
  207. uint8_t count; /* Number of entries. */
  208. struct phm_samuclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  209. };
  210. struct phm_acpclock_voltage_dependency_table {
  211. uint32_t count; /* Number of entries. */
  212. struct phm_acpclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  213. };
  214. struct phm_vce_clock_voltage_dependency_table {
  215. uint8_t count;
  216. struct phm_vce_clock_voltage_dependency_record entries[1];
  217. };
  218. struct pp_hwmgr_func {
  219. int (*backend_init)(struct pp_hwmgr *hw_mgr);
  220. int (*backend_fini)(struct pp_hwmgr *hw_mgr);
  221. int (*asic_setup)(struct pp_hwmgr *hw_mgr);
  222. int (*get_power_state_size)(struct pp_hwmgr *hw_mgr);
  223. int (*apply_state_adjust_rules)(struct pp_hwmgr *hwmgr,
  224. struct pp_power_state *prequest_ps,
  225. const struct pp_power_state *pcurrent_ps);
  226. int (*force_dpm_level)(struct pp_hwmgr *hw_mgr,
  227. enum amd_dpm_forced_level level);
  228. int (*dynamic_state_management_enable)(
  229. struct pp_hwmgr *hw_mgr);
  230. int (*dynamic_state_management_disable)(
  231. struct pp_hwmgr *hw_mgr);
  232. int (*patch_boot_state)(struct pp_hwmgr *hwmgr,
  233. struct pp_hw_power_state *hw_ps);
  234. int (*get_pp_table_entry)(struct pp_hwmgr *hwmgr,
  235. unsigned long, struct pp_power_state *);
  236. int (*get_num_of_pp_table_entries)(struct pp_hwmgr *hwmgr);
  237. int (*powerdown_uvd)(struct pp_hwmgr *hwmgr);
  238. int (*powergate_vce)(struct pp_hwmgr *hwmgr, bool bgate);
  239. int (*powergate_uvd)(struct pp_hwmgr *hwmgr, bool bgate);
  240. int (*get_mclk)(struct pp_hwmgr *hwmgr, bool low);
  241. int (*get_sclk)(struct pp_hwmgr *hwmgr, bool low);
  242. int (*power_state_set)(struct pp_hwmgr *hwmgr,
  243. const void *state);
  244. void (*print_current_perforce_level)(struct pp_hwmgr *hwmgr,
  245. struct seq_file *m);
  246. int (*enable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  247. int (*notify_smc_display_config_after_ps_adjustment)(struct pp_hwmgr *hwmgr);
  248. int (*display_config_changed)(struct pp_hwmgr *hwmgr);
  249. int (*disable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  250. int (*update_clock_gatings)(struct pp_hwmgr *hwmgr,
  251. const uint32_t *msg_id);
  252. int (*set_max_fan_rpm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  253. int (*set_max_fan_pwm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  254. int (*get_temperature)(struct pp_hwmgr *hwmgr);
  255. int (*stop_thermal_controller)(struct pp_hwmgr *hwmgr);
  256. int (*get_fan_speed_info)(struct pp_hwmgr *hwmgr, struct phm_fan_speed_info *fan_speed_info);
  257. int (*set_fan_control_mode)(struct pp_hwmgr *hwmgr, uint32_t mode);
  258. int (*get_fan_control_mode)(struct pp_hwmgr *hwmgr);
  259. int (*set_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t percent);
  260. int (*get_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  261. int (*set_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t percent);
  262. int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  263. int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr);
  264. int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr);
  265. int (*register_internal_thermal_interrupt)(struct pp_hwmgr *hwmgr,
  266. const void *thermal_interrupt_info);
  267. bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr);
  268. int (*check_states_equal)(struct pp_hwmgr *hwmgr,
  269. const struct pp_hw_power_state *pstate1,
  270. const struct pp_hw_power_state *pstate2,
  271. bool *equal);
  272. int (*set_cpu_power_state)(struct pp_hwmgr *hwmgr);
  273. int (*store_cc6_data)(struct pp_hwmgr *hwmgr, uint32_t separation_time,
  274. bool cc6_disable, bool pstate_disable,
  275. bool pstate_switch_disable);
  276. int (*get_dal_power_level)(struct pp_hwmgr *hwmgr,
  277. struct amd_pp_simple_clock_info *info);
  278. int (*get_performance_level)(struct pp_hwmgr *, const struct pp_hw_power_state *,
  279. PHM_PerformanceLevelDesignation, uint32_t, PHM_PerformanceLevel *);
  280. int (*get_current_shallow_sleep_clocks)(struct pp_hwmgr *hwmgr,
  281. const struct pp_hw_power_state *state, struct pp_clock_info *clock_info);
  282. int (*get_clock_by_type)(struct pp_hwmgr *hwmgr, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks);
  283. int (*get_max_high_clocks)(struct pp_hwmgr *hwmgr, struct amd_pp_simple_clock_info *clocks);
  284. int (*power_off_asic)(struct pp_hwmgr *hwmgr);
  285. int (*force_clock_level)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, uint32_t mask);
  286. int (*print_clock_levels)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, char *buf);
  287. int (*enable_per_cu_power_gating)(struct pp_hwmgr *hwmgr, bool enable);
  288. int (*get_sclk_od)(struct pp_hwmgr *hwmgr);
  289. int (*set_sclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  290. int (*get_mclk_od)(struct pp_hwmgr *hwmgr);
  291. int (*set_mclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  292. };
  293. struct pp_table_func {
  294. int (*pptable_init)(struct pp_hwmgr *hw_mgr);
  295. int (*pptable_fini)(struct pp_hwmgr *hw_mgr);
  296. int (*pptable_get_number_of_vce_state_table_entries)(struct pp_hwmgr *hw_mgr);
  297. int (*pptable_get_vce_state_table_entry)(
  298. struct pp_hwmgr *hwmgr,
  299. unsigned long i,
  300. struct PP_VCEState *vce_state,
  301. void **clock_info,
  302. unsigned long *flag);
  303. };
  304. union phm_cac_leakage_record {
  305. struct {
  306. uint16_t Vddc; /* in CI, we use it for StdVoltageHiSidd */
  307. uint32_t Leakage; /* in CI, we use it for StdVoltageLoSidd */
  308. };
  309. struct {
  310. uint16_t Vddc1;
  311. uint16_t Vddc2;
  312. uint16_t Vddc3;
  313. };
  314. };
  315. struct phm_cac_leakage_table {
  316. uint32_t count;
  317. union phm_cac_leakage_record entries[1];
  318. };
  319. struct phm_samu_clock_voltage_dependency_record {
  320. uint32_t samclk;
  321. uint32_t v;
  322. };
  323. struct phm_samu_clock_voltage_dependency_table {
  324. uint8_t count;
  325. struct phm_samu_clock_voltage_dependency_record entries[1];
  326. };
  327. struct phm_cac_tdp_table {
  328. uint16_t usTDP;
  329. uint16_t usConfigurableTDP;
  330. uint16_t usTDC;
  331. uint16_t usBatteryPowerLimit;
  332. uint16_t usSmallPowerLimit;
  333. uint16_t usLowCACLeakage;
  334. uint16_t usHighCACLeakage;
  335. uint16_t usMaximumPowerDeliveryLimit;
  336. uint16_t usOperatingTempMinLimit;
  337. uint16_t usOperatingTempMaxLimit;
  338. uint16_t usOperatingTempStep;
  339. uint16_t usOperatingTempHyst;
  340. uint16_t usDefaultTargetOperatingTemp;
  341. uint16_t usTargetOperatingTemp;
  342. uint16_t usPowerTuneDataSetID;
  343. uint16_t usSoftwareShutdownTemp;
  344. uint16_t usClockStretchAmount;
  345. uint16_t usTemperatureLimitHotspot;
  346. uint16_t usTemperatureLimitLiquid1;
  347. uint16_t usTemperatureLimitLiquid2;
  348. uint16_t usTemperatureLimitVrVddc;
  349. uint16_t usTemperatureLimitVrMvdd;
  350. uint16_t usTemperatureLimitPlx;
  351. uint8_t ucLiquid1_I2C_address;
  352. uint8_t ucLiquid2_I2C_address;
  353. uint8_t ucLiquid_I2C_Line;
  354. uint8_t ucVr_I2C_address;
  355. uint8_t ucVr_I2C_Line;
  356. uint8_t ucPlx_I2C_address;
  357. uint8_t ucPlx_I2C_Line;
  358. uint32_t usBoostPowerLimit;
  359. uint8_t ucCKS_LDO_REFSEL;
  360. };
  361. struct phm_ppm_table {
  362. uint8_t ppm_design;
  363. uint16_t cpu_core_number;
  364. uint32_t platform_tdp;
  365. uint32_t small_ac_platform_tdp;
  366. uint32_t platform_tdc;
  367. uint32_t small_ac_platform_tdc;
  368. uint32_t apu_tdp;
  369. uint32_t dgpu_tdp;
  370. uint32_t dgpu_ulv_power;
  371. uint32_t tj_max;
  372. };
  373. struct phm_vq_budgeting_record {
  374. uint32_t ulCUs;
  375. uint32_t ulSustainableSOCPowerLimitLow;
  376. uint32_t ulSustainableSOCPowerLimitHigh;
  377. uint32_t ulMinSclkLow;
  378. uint32_t ulMinSclkHigh;
  379. uint8_t ucDispConfig;
  380. uint32_t ulDClk;
  381. uint32_t ulEClk;
  382. uint32_t ulSustainableSclk;
  383. uint32_t ulSustainableCUs;
  384. };
  385. struct phm_vq_budgeting_table {
  386. uint8_t numEntries;
  387. struct phm_vq_budgeting_record entries[1];
  388. };
  389. struct phm_clock_and_voltage_limits {
  390. uint32_t sclk;
  391. uint32_t mclk;
  392. uint16_t vddc;
  393. uint16_t vddci;
  394. uint16_t vddgfx;
  395. };
  396. /* Structure to hold PPTable information */
  397. struct phm_ppt_v1_information {
  398. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  399. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  400. struct phm_clock_array *valid_sclk_values;
  401. struct phm_clock_array *valid_mclk_values;
  402. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  403. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  404. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  405. struct phm_ppm_table *ppm_parameter_table;
  406. struct phm_cac_tdp_table *cac_dtp_table;
  407. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  408. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  409. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  410. struct phm_ppt_v1_pcie_table *pcie_table;
  411. uint16_t us_ulv_voltage_offset;
  412. };
  413. struct phm_dynamic_state_info {
  414. struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk;
  415. struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk;
  416. struct phm_clock_voltage_dependency_table *vddc_dependency_on_mclk;
  417. struct phm_clock_voltage_dependency_table *mvdd_dependency_on_mclk;
  418. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  419. struct phm_clock_array *valid_sclk_values;
  420. struct phm_clock_array *valid_mclk_values;
  421. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  422. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  423. uint32_t mclk_sclk_ratio;
  424. uint32_t sclk_mclk_delta;
  425. uint32_t vddc_vddci_delta;
  426. uint32_t min_vddc_for_pcie_gen2;
  427. struct phm_cac_leakage_table *cac_leakage_table;
  428. struct phm_phase_shedding_limits_table *vddc_phase_shed_limits_table;
  429. struct phm_vce_clock_voltage_dependency_table
  430. *vce_clock_voltage_dependency_table;
  431. struct phm_uvd_clock_voltage_dependency_table
  432. *uvd_clock_voltage_dependency_table;
  433. struct phm_acp_clock_voltage_dependency_table
  434. *acp_clock_voltage_dependency_table;
  435. struct phm_samu_clock_voltage_dependency_table
  436. *samu_clock_voltage_dependency_table;
  437. struct phm_ppm_table *ppm_parameter_table;
  438. struct phm_cac_tdp_table *cac_dtp_table;
  439. struct phm_clock_voltage_dependency_table *vdd_gfx_dependency_on_sclk;
  440. struct phm_vq_budgeting_table *vq_budgeting_table;
  441. };
  442. struct pp_fan_info {
  443. bool bNoFan;
  444. uint8_t ucTachometerPulsesPerRevolution;
  445. uint32_t ulMinRPM;
  446. uint32_t ulMaxRPM;
  447. };
  448. struct pp_advance_fan_control_parameters {
  449. uint16_t usTMin; /* The temperature, in 0.01 centigrades, below which we just run at a minimal PWM. */
  450. uint16_t usTMed; /* The middle temperature where we change slopes. */
  451. uint16_t usTHigh; /* The high temperature for setting the second slope. */
  452. uint16_t usPWMMin; /* The minimum PWM value in percent (0.01% increments). */
  453. uint16_t usPWMMed; /* The PWM value (in percent) at TMed. */
  454. uint16_t usPWMHigh; /* The PWM value at THigh. */
  455. uint8_t ucTHyst; /* Temperature hysteresis. Integer. */
  456. uint32_t ulCycleDelay; /* The time between two invocations of the fan control routine in microseconds. */
  457. uint16_t usTMax; /* The max temperature */
  458. uint8_t ucFanControlMode;
  459. uint16_t usFanPWMMinLimit;
  460. uint16_t usFanPWMMaxLimit;
  461. uint16_t usFanPWMStep;
  462. uint16_t usDefaultMaxFanPWM;
  463. uint16_t usFanOutputSensitivity;
  464. uint16_t usDefaultFanOutputSensitivity;
  465. uint16_t usMaxFanPWM; /* The max Fan PWM value for Fuzzy Fan Control feature */
  466. uint16_t usFanRPMMinLimit; /* Minimum limit range in percentage, need to calculate based on minRPM/MaxRpm */
  467. uint16_t usFanRPMMaxLimit; /* Maximum limit range in percentage, usually set to 100% by default */
  468. uint16_t usFanRPMStep; /* Step increments/decerements, in percent */
  469. uint16_t usDefaultMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, default from PPTable */
  470. uint16_t usMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, user defined */
  471. uint16_t usFanCurrentLow; /* Low current */
  472. uint16_t usFanCurrentHigh; /* High current */
  473. uint16_t usFanRPMLow; /* Low RPM */
  474. uint16_t usFanRPMHigh; /* High RPM */
  475. uint32_t ulMinFanSCLKAcousticLimit; /* Minimum Fan Controller SCLK Frequency Acoustic Limit. */
  476. uint8_t ucTargetTemperature; /* Advanced fan controller target temperature. */
  477. uint8_t ucMinimumPWMLimit; /* The minimum PWM that the advanced fan controller can set. This should be set to the highest PWM that will run the fan at its lowest RPM. */
  478. uint16_t usFanGainEdge; /* The following is added for Fiji */
  479. uint16_t usFanGainHotspot;
  480. uint16_t usFanGainLiquid;
  481. uint16_t usFanGainVrVddc;
  482. uint16_t usFanGainVrMvdd;
  483. uint16_t usFanGainPlx;
  484. uint16_t usFanGainHbm;
  485. };
  486. struct pp_thermal_controller_info {
  487. uint8_t ucType;
  488. uint8_t ucI2cLine;
  489. uint8_t ucI2cAddress;
  490. struct pp_fan_info fanInfo;
  491. struct pp_advance_fan_control_parameters advanceFanControlParameters;
  492. };
  493. struct phm_microcode_version_info {
  494. uint32_t SMC;
  495. uint32_t DMCU;
  496. uint32_t MC;
  497. uint32_t NB;
  498. };
  499. /**
  500. * The main hardware manager structure.
  501. */
  502. struct pp_hwmgr {
  503. uint32_t chip_family;
  504. uint32_t chip_id;
  505. uint32_t hw_revision;
  506. uint32_t sub_sys_id;
  507. uint32_t sub_vendor_id;
  508. void *device;
  509. struct pp_smumgr *smumgr;
  510. const void *soft_pp_table;
  511. uint32_t soft_pp_table_size;
  512. void *hardcode_pp_table;
  513. bool need_pp_table_upload;
  514. enum amd_dpm_forced_level dpm_level;
  515. bool block_hw_access;
  516. struct phm_gfx_arbiter gfx_arbiter;
  517. struct phm_acp_arbiter acp_arbiter;
  518. struct phm_uvd_arbiter uvd_arbiter;
  519. struct phm_vce_arbiter vce_arbiter;
  520. uint32_t usec_timeout;
  521. void *pptable;
  522. struct phm_platform_descriptor platform_descriptor;
  523. void *backend;
  524. enum PP_DAL_POWERLEVEL dal_power_level;
  525. struct phm_dynamic_state_info dyn_state;
  526. struct phm_runtime_table_header setup_asic;
  527. struct phm_runtime_table_header power_down_asic;
  528. struct phm_runtime_table_header disable_dynamic_state_management;
  529. struct phm_runtime_table_header enable_dynamic_state_management;
  530. struct phm_runtime_table_header set_power_state;
  531. struct phm_runtime_table_header enable_clock_power_gatings;
  532. struct phm_runtime_table_header display_configuration_changed;
  533. struct phm_runtime_table_header start_thermal_controller;
  534. struct phm_runtime_table_header set_temperature_range;
  535. const struct pp_hwmgr_func *hwmgr_func;
  536. const struct pp_table_func *pptable_func;
  537. struct pp_power_state *ps;
  538. enum pp_power_source power_source;
  539. uint32_t num_ps;
  540. struct pp_thermal_controller_info thermal_controller;
  541. bool fan_ctrl_is_in_default_mode;
  542. bool powercontainment_enabled;
  543. uint32_t fan_ctrl_default_mode;
  544. uint32_t tmin;
  545. struct phm_microcode_version_info microcode_version_info;
  546. uint32_t ps_size;
  547. struct pp_power_state *current_ps;
  548. struct pp_power_state *request_ps;
  549. struct pp_power_state *boot_ps;
  550. struct pp_power_state *uvd_ps;
  551. struct amd_pp_display_configuration display_config;
  552. };
  553. extern int hwmgr_init(struct amd_pp_init *pp_init,
  554. struct pp_instance *handle);
  555. extern int hwmgr_fini(struct pp_hwmgr *hwmgr);
  556. extern int hw_init_power_state_table(struct pp_hwmgr *hwmgr);
  557. extern int phm_wait_on_register(struct pp_hwmgr *hwmgr, uint32_t index,
  558. uint32_t value, uint32_t mask);
  559. extern int phm_wait_for_register_unequal(struct pp_hwmgr *hwmgr,
  560. uint32_t index, uint32_t value, uint32_t mask);
  561. extern uint32_t phm_read_indirect_register(struct pp_hwmgr *hwmgr,
  562. uint32_t indirect_port, uint32_t index);
  563. extern void phm_write_indirect_register(struct pp_hwmgr *hwmgr,
  564. uint32_t indirect_port,
  565. uint32_t index,
  566. uint32_t value);
  567. extern void phm_wait_on_indirect_register(struct pp_hwmgr *hwmgr,
  568. uint32_t indirect_port,
  569. uint32_t index,
  570. uint32_t value,
  571. uint32_t mask);
  572. extern void phm_wait_for_indirect_register_unequal(
  573. struct pp_hwmgr *hwmgr,
  574. uint32_t indirect_port,
  575. uint32_t index,
  576. uint32_t value,
  577. uint32_t mask);
  578. extern bool phm_cf_want_uvd_power_gating(struct pp_hwmgr *hwmgr);
  579. extern bool phm_cf_want_vce_power_gating(struct pp_hwmgr *hwmgr);
  580. extern bool phm_cf_want_microcode_fan_ctrl(struct pp_hwmgr *hwmgr);
  581. extern int phm_trim_voltage_table(struct pp_atomctrl_voltage_table *vol_table);
  582. extern int phm_get_svi2_mvdd_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_clock_voltage_dependency_table *dep_table);
  583. extern int phm_get_svi2_vddci_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_clock_voltage_dependency_table *dep_table);
  584. extern int phm_get_svi2_vdd_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_voltage_lookup_table *lookup_table);
  585. extern void phm_trim_voltage_table_to_fit_state_table(uint32_t max_vol_steps, struct pp_atomctrl_voltage_table *vol_table);
  586. extern int phm_reset_single_dpm_table(void *table, uint32_t count, int max);
  587. extern void phm_setup_pcie_table_entry(void *table, uint32_t index, uint32_t pcie_gen, uint32_t pcie_lanes);
  588. extern int32_t phm_get_dpm_level_enable_mask_value(void *table);
  589. extern uint8_t phm_get_voltage_index(struct phm_ppt_v1_voltage_lookup_table *lookup_table, uint16_t voltage);
  590. extern uint16_t phm_find_closest_vddci(struct pp_atomctrl_voltage_table *vddci_table, uint16_t vddci);
  591. extern int phm_find_boot_level(void *table, uint32_t value, uint32_t *boot_level);
  592. extern int phm_get_sclk_for_voltage_evv(struct pp_hwmgr *hwmgr, phm_ppt_v1_voltage_lookup_table *lookup_table,
  593. uint16_t virtual_voltage_id, int32_t *sclk);
  594. extern int phm_initializa_dynamic_state_adjustment_rule_settings(struct pp_hwmgr *hwmgr);
  595. extern int phm_hwmgr_backend_fini(struct pp_hwmgr *hwmgr);
  596. extern uint32_t phm_get_lowest_enabled_level(struct pp_hwmgr *hwmgr, uint32_t mask);
  597. extern void phm_apply_dal_min_voltage_request(struct pp_hwmgr *hwmgr);
  598. #define PHM_ENTIRE_REGISTER_MASK 0xFFFFFFFFU
  599. #define PHM_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  600. #define PHM_FIELD_MASK(reg, field) reg##__##field##_MASK
  601. #define PHM_SET_FIELD(origval, reg, field, fieldval) \
  602. (((origval) & ~PHM_FIELD_MASK(reg, field)) | \
  603. (PHM_FIELD_MASK(reg, field) & ((fieldval) << PHM_FIELD_SHIFT(reg, field))))
  604. #define PHM_GET_FIELD(value, reg, field) \
  605. (((value) & PHM_FIELD_MASK(reg, field)) >> \
  606. PHM_FIELD_SHIFT(reg, field))
  607. #define PHM_WAIT_REGISTER_GIVEN_INDEX(hwmgr, index, value, mask) \
  608. phm_wait_on_register(hwmgr, index, value, mask)
  609. #define PHM_WAIT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, index, value, mask) \
  610. phm_wait_for_register_unequal(hwmgr, index, value, mask)
  611. #define PHM_WAIT_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, index, value, mask) \
  612. phm_wait_on_indirect_register(hwmgr, mm##port##_INDEX, index, value, mask)
  613. #define PHM_WAIT_INDIRECT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, port, index, value, mask) \
  614. phm_wait_for_indirect_register_unequal(hwmgr, mm##port##_INDEX, index, value, mask)
  615. #define PHM_WAIT_VFPF_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, index, value, mask) \
  616. phm_wait_on_indirect_register(hwmgr, mm##port##_INDEX_0, index, value, mask)
  617. #define PHM_WAIT_VFPF_INDIRECT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, port, index, value, mask) \
  618. phm_wait_for_indirect_register_unequal(hwmgr, mm##port##_INDEX_0, index, value, mask)
  619. /* Operations on named registers. */
  620. #define PHM_WAIT_REGISTER(hwmgr, reg, value, mask) \
  621. PHM_WAIT_REGISTER_GIVEN_INDEX(hwmgr, mm##reg, value, mask)
  622. #define PHM_WAIT_REGISTER_UNEQUAL(hwmgr, reg, value, mask) \
  623. PHM_WAIT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, mm##reg, value, mask)
  624. #define PHM_WAIT_INDIRECT_REGISTER(hwmgr, port, reg, value, mask) \
  625. PHM_WAIT_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, ix##reg, value, mask)
  626. #define PHM_WAIT_INDIRECT_REGISTER_UNEQUAL(hwmgr, port, reg, value, mask) \
  627. PHM_WAIT_INDIRECT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, port, ix##reg, value, mask)
  628. #define PHM_WAIT_VFPF_INDIRECT_REGISTER(hwmgr, port, reg, value, mask) \
  629. PHM_WAIT_VFPF_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, ix##reg, value, mask)
  630. #define PHM_WAIT_VFPF_INDIRECT_REGISTER_UNEQUAL(hwmgr, port, reg, value, mask) \
  631. PHM_WAIT_VFPF_INDIRECT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, port, ix##reg, value, mask)
  632. /* Operations on named fields. */
  633. #define PHM_READ_FIELD(device, reg, field) \
  634. PHM_GET_FIELD(cgs_read_register(device, mm##reg), reg, field)
  635. #define PHM_READ_INDIRECT_FIELD(device, port, reg, field) \
  636. PHM_GET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  637. reg, field)
  638. #define PHM_READ_VFPF_INDIRECT_FIELD(device, port, reg, field) \
  639. PHM_GET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  640. reg, field)
  641. #define PHM_WRITE_FIELD(device, reg, field, fieldval) \
  642. cgs_write_register(device, mm##reg, PHM_SET_FIELD( \
  643. cgs_read_register(device, mm##reg), reg, field, fieldval))
  644. #define PHM_WRITE_INDIRECT_FIELD(device, port, reg, field, fieldval) \
  645. cgs_write_ind_register(device, port, ix##reg, \
  646. PHM_SET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  647. reg, field, fieldval))
  648. #define PHM_WRITE_VFPF_INDIRECT_FIELD(device, port, reg, field, fieldval) \
  649. cgs_write_ind_register(device, port, ix##reg, \
  650. PHM_SET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  651. reg, field, fieldval))
  652. #define PHM_WAIT_FIELD(hwmgr, reg, field, fieldval) \
  653. PHM_WAIT_REGISTER(hwmgr, reg, (fieldval) \
  654. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  655. #define PHM_WAIT_INDIRECT_FIELD(hwmgr, port, reg, field, fieldval) \
  656. PHM_WAIT_INDIRECT_REGISTER(hwmgr, port, reg, (fieldval) \
  657. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  658. #define PHM_WAIT_VFPF_INDIRECT_FIELD(hwmgr, port, reg, field, fieldval) \
  659. PHM_WAIT_VFPF_INDIRECT_REGISTER(hwmgr, port, reg, (fieldval) \
  660. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  661. #define PHM_WAIT_FIELD_UNEQUAL(hwmgr, reg, field, fieldval) \
  662. PHM_WAIT_REGISTER_UNEQUAL(hwmgr, reg, (fieldval) \
  663. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  664. #define PHM_WAIT_INDIRECT_FIELD_UNEQUAL(hwmgr, port, reg, field, fieldval) \
  665. PHM_WAIT_INDIRECT_REGISTER_UNEQUAL(hwmgr, port, reg, (fieldval) \
  666. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  667. #define PHM_WAIT_VFPF_INDIRECT_FIELD_UNEQUAL(hwmgr, port, reg, field, fieldval) \
  668. PHM_WAIT_VFPF_INDIRECT_REGISTER_UNEQUAL(hwmgr, port, reg, (fieldval) \
  669. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  670. /* Operations on arrays of registers & fields. */
  671. #define PHM_READ_ARRAY_REGISTER(device, reg, offset) \
  672. cgs_read_register(device, mm##reg + (offset))
  673. #define PHM_WRITE_ARRAY_REGISTER(device, reg, offset, value) \
  674. cgs_write_register(device, mm##reg + (offset), value)
  675. #define PHM_WAIT_ARRAY_REGISTER(hwmgr, reg, offset, value, mask) \
  676. PHM_WAIT_REGISTER_GIVEN_INDEX(hwmgr, mm##reg + (offset), value, mask)
  677. #define PHM_WAIT_ARRAY_REGISTER_UNEQUAL(hwmgr, reg, offset, value, mask) \
  678. PHM_WAIT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, mm##reg + (offset), value, mask)
  679. #define PHM_READ_ARRAY_FIELD(hwmgr, reg, offset, field) \
  680. PHM_GET_FIELD(PHM_READ_ARRAY_REGISTER(hwmgr->device, reg, offset), reg, field)
  681. #define PHM_WRITE_ARRAY_FIELD(hwmgr, reg, offset, field, fieldvalue) \
  682. PHM_WRITE_ARRAY_REGISTER(hwmgr->device, reg, offset, \
  683. PHM_SET_FIELD(PHM_READ_ARRAY_REGISTER(hwmgr->device, reg, offset), \
  684. reg, field, fieldvalue))
  685. #define PHM_WAIT_ARRAY_FIELD(hwmgr, reg, offset, field, fieldvalue) \
  686. PHM_WAIT_REGISTER_GIVEN_INDEX(hwmgr, mm##reg + (offset), \
  687. (fieldvalue) << PHM_FIELD_SHIFT(reg, field), \
  688. PHM_FIELD_MASK(reg, field))
  689. #define PHM_WAIT_ARRAY_FIELD_UNEQUAL(hwmgr, reg, offset, field, fieldvalue) \
  690. PHM_WAIT_REGISTER_UNEQUAL_GIVEN_INDEX(hwmgr, mm##reg + (offset), \
  691. (fieldvalue) << PHM_FIELD_SHIFT(reg, field), \
  692. PHM_FIELD_MASK(reg, field))
  693. #endif /* _HWMGR_H_ */