gpio-tc3589x.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License, version 2
  5. * Author: Hanumath Prasad <hanumath.prasad@stericsson.com> for ST-Ericsson
  6. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  7. */
  8. #include <linux/init.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/gpio/driver.h>
  12. #include <linux/of.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/mfd/tc3589x.h>
  15. #include <linux/bitops.h>
  16. /*
  17. * These registers are modified under the irq bus lock and cached to avoid
  18. * unnecessary writes in bus_sync_unlock.
  19. */
  20. enum { REG_IBE, REG_IEV, REG_IS, REG_IE };
  21. #define CACHE_NR_REGS 4
  22. #define CACHE_NR_BANKS 3
  23. struct tc3589x_gpio {
  24. struct gpio_chip chip;
  25. struct tc3589x *tc3589x;
  26. struct device *dev;
  27. struct mutex irq_lock;
  28. /* Caches of interrupt control registers for bus_lock */
  29. u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
  30. u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
  31. };
  32. static int tc3589x_gpio_get(struct gpio_chip *chip, unsigned offset)
  33. {
  34. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
  35. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  36. u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
  37. u8 mask = BIT(offset % 8);
  38. int ret;
  39. ret = tc3589x_reg_read(tc3589x, reg);
  40. if (ret < 0)
  41. return ret;
  42. return !!(ret & mask);
  43. }
  44. static void tc3589x_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
  45. {
  46. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
  47. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  48. u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
  49. unsigned pos = offset % 8;
  50. u8 data[] = {val ? BIT(pos) : 0, BIT(pos)};
  51. tc3589x_block_write(tc3589x, reg, ARRAY_SIZE(data), data);
  52. }
  53. static int tc3589x_gpio_direction_output(struct gpio_chip *chip,
  54. unsigned offset, int val)
  55. {
  56. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
  57. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  58. u8 reg = TC3589x_GPIODIR0 + offset / 8;
  59. unsigned pos = offset % 8;
  60. tc3589x_gpio_set(chip, offset, val);
  61. return tc3589x_set_bits(tc3589x, reg, BIT(pos), BIT(pos));
  62. }
  63. static int tc3589x_gpio_direction_input(struct gpio_chip *chip,
  64. unsigned offset)
  65. {
  66. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
  67. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  68. u8 reg = TC3589x_GPIODIR0 + offset / 8;
  69. unsigned pos = offset % 8;
  70. return tc3589x_set_bits(tc3589x, reg, BIT(pos), 0);
  71. }
  72. static int tc3589x_gpio_single_ended(struct gpio_chip *chip,
  73. unsigned offset,
  74. enum single_ended_mode mode)
  75. {
  76. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
  77. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  78. /*
  79. * These registers are alterated at each second address
  80. * ODM bit 0 = drive to GND or Hi-Z (open drain)
  81. * ODM bit 1 = drive to VDD or Hi-Z (open source)
  82. */
  83. u8 odmreg = TC3589x_GPIOODM0 + (offset / 8) * 2;
  84. u8 odereg = TC3589x_GPIOODE0 + (offset / 8) * 2;
  85. unsigned pos = offset % 8;
  86. int ret;
  87. switch(mode) {
  88. case LINE_MODE_OPEN_DRAIN:
  89. /* Set open drain mode */
  90. ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), 0);
  91. if (ret)
  92. return ret;
  93. /* Enable open drain/source mode */
  94. return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
  95. case LINE_MODE_OPEN_SOURCE:
  96. /* Set open source mode */
  97. ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), BIT(pos));
  98. if (ret)
  99. return ret;
  100. /* Enable open drain/source mode */
  101. return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
  102. case LINE_MODE_PUSH_PULL:
  103. /* Disable open drain/source mode */
  104. return tc3589x_set_bits(tc3589x, odereg, BIT(pos), 0);
  105. default:
  106. break;
  107. }
  108. return -ENOTSUPP;
  109. }
  110. static struct gpio_chip template_chip = {
  111. .label = "tc3589x",
  112. .owner = THIS_MODULE,
  113. .direction_input = tc3589x_gpio_direction_input,
  114. .get = tc3589x_gpio_get,
  115. .direction_output = tc3589x_gpio_direction_output,
  116. .set = tc3589x_gpio_set,
  117. .set_single_ended = tc3589x_gpio_single_ended,
  118. .can_sleep = true,
  119. };
  120. static int tc3589x_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  121. {
  122. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  123. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
  124. int offset = d->hwirq;
  125. int regoffset = offset / 8;
  126. int mask = BIT(offset % 8);
  127. if (type == IRQ_TYPE_EDGE_BOTH) {
  128. tc3589x_gpio->regs[REG_IBE][regoffset] |= mask;
  129. return 0;
  130. }
  131. tc3589x_gpio->regs[REG_IBE][regoffset] &= ~mask;
  132. if (type == IRQ_TYPE_LEVEL_LOW || type == IRQ_TYPE_LEVEL_HIGH)
  133. tc3589x_gpio->regs[REG_IS][regoffset] |= mask;
  134. else
  135. tc3589x_gpio->regs[REG_IS][regoffset] &= ~mask;
  136. if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH)
  137. tc3589x_gpio->regs[REG_IEV][regoffset] |= mask;
  138. else
  139. tc3589x_gpio->regs[REG_IEV][regoffset] &= ~mask;
  140. return 0;
  141. }
  142. static void tc3589x_gpio_irq_lock(struct irq_data *d)
  143. {
  144. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  145. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
  146. mutex_lock(&tc3589x_gpio->irq_lock);
  147. }
  148. static void tc3589x_gpio_irq_sync_unlock(struct irq_data *d)
  149. {
  150. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  151. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
  152. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  153. static const u8 regmap[] = {
  154. [REG_IBE] = TC3589x_GPIOIBE0,
  155. [REG_IEV] = TC3589x_GPIOIEV0,
  156. [REG_IS] = TC3589x_GPIOIS0,
  157. [REG_IE] = TC3589x_GPIOIE0,
  158. };
  159. int i, j;
  160. for (i = 0; i < CACHE_NR_REGS; i++) {
  161. for (j = 0; j < CACHE_NR_BANKS; j++) {
  162. u8 old = tc3589x_gpio->oldregs[i][j];
  163. u8 new = tc3589x_gpio->regs[i][j];
  164. if (new == old)
  165. continue;
  166. tc3589x_gpio->oldregs[i][j] = new;
  167. tc3589x_reg_write(tc3589x, regmap[i] + j * 8, new);
  168. }
  169. }
  170. mutex_unlock(&tc3589x_gpio->irq_lock);
  171. }
  172. static void tc3589x_gpio_irq_mask(struct irq_data *d)
  173. {
  174. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  175. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
  176. int offset = d->hwirq;
  177. int regoffset = offset / 8;
  178. int mask = BIT(offset % 8);
  179. tc3589x_gpio->regs[REG_IE][regoffset] &= ~mask;
  180. }
  181. static void tc3589x_gpio_irq_unmask(struct irq_data *d)
  182. {
  183. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  184. struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
  185. int offset = d->hwirq;
  186. int regoffset = offset / 8;
  187. int mask = BIT(offset % 8);
  188. tc3589x_gpio->regs[REG_IE][regoffset] |= mask;
  189. }
  190. static struct irq_chip tc3589x_gpio_irq_chip = {
  191. .name = "tc3589x-gpio",
  192. .irq_bus_lock = tc3589x_gpio_irq_lock,
  193. .irq_bus_sync_unlock = tc3589x_gpio_irq_sync_unlock,
  194. .irq_mask = tc3589x_gpio_irq_mask,
  195. .irq_unmask = tc3589x_gpio_irq_unmask,
  196. .irq_set_type = tc3589x_gpio_irq_set_type,
  197. };
  198. static irqreturn_t tc3589x_gpio_irq(int irq, void *dev)
  199. {
  200. struct tc3589x_gpio *tc3589x_gpio = dev;
  201. struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
  202. u8 status[CACHE_NR_BANKS];
  203. int ret;
  204. int i;
  205. ret = tc3589x_block_read(tc3589x, TC3589x_GPIOMIS0,
  206. ARRAY_SIZE(status), status);
  207. if (ret < 0)
  208. return IRQ_NONE;
  209. for (i = 0; i < ARRAY_SIZE(status); i++) {
  210. unsigned int stat = status[i];
  211. if (!stat)
  212. continue;
  213. while (stat) {
  214. int bit = __ffs(stat);
  215. int line = i * 8 + bit;
  216. int irq = irq_find_mapping(tc3589x_gpio->chip.irqdomain,
  217. line);
  218. handle_nested_irq(irq);
  219. stat &= ~(1 << bit);
  220. }
  221. tc3589x_reg_write(tc3589x, TC3589x_GPIOIC0 + i, status[i]);
  222. }
  223. return IRQ_HANDLED;
  224. }
  225. static int tc3589x_gpio_probe(struct platform_device *pdev)
  226. {
  227. struct tc3589x *tc3589x = dev_get_drvdata(pdev->dev.parent);
  228. struct device_node *np = pdev->dev.of_node;
  229. struct tc3589x_gpio *tc3589x_gpio;
  230. int ret;
  231. int irq;
  232. if (!np) {
  233. dev_err(&pdev->dev, "No Device Tree node found\n");
  234. return -EINVAL;
  235. }
  236. irq = platform_get_irq(pdev, 0);
  237. if (irq < 0)
  238. return irq;
  239. tc3589x_gpio = devm_kzalloc(&pdev->dev, sizeof(struct tc3589x_gpio),
  240. GFP_KERNEL);
  241. if (!tc3589x_gpio)
  242. return -ENOMEM;
  243. mutex_init(&tc3589x_gpio->irq_lock);
  244. tc3589x_gpio->dev = &pdev->dev;
  245. tc3589x_gpio->tc3589x = tc3589x;
  246. tc3589x_gpio->chip = template_chip;
  247. tc3589x_gpio->chip.ngpio = tc3589x->num_gpio;
  248. tc3589x_gpio->chip.parent = &pdev->dev;
  249. tc3589x_gpio->chip.base = -1;
  250. tc3589x_gpio->chip.of_node = np;
  251. /* Bring the GPIO module out of reset */
  252. ret = tc3589x_set_bits(tc3589x, TC3589x_RSTCTRL,
  253. TC3589x_RSTCTRL_GPIRST, 0);
  254. if (ret < 0)
  255. return ret;
  256. ret = devm_request_threaded_irq(&pdev->dev,
  257. irq, NULL, tc3589x_gpio_irq,
  258. IRQF_ONESHOT, "tc3589x-gpio",
  259. tc3589x_gpio);
  260. if (ret) {
  261. dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
  262. return ret;
  263. }
  264. ret = devm_gpiochip_add_data(&pdev->dev, &tc3589x_gpio->chip,
  265. tc3589x_gpio);
  266. if (ret) {
  267. dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
  268. return ret;
  269. }
  270. ret = gpiochip_irqchip_add(&tc3589x_gpio->chip,
  271. &tc3589x_gpio_irq_chip,
  272. 0,
  273. handle_simple_irq,
  274. IRQ_TYPE_NONE);
  275. if (ret) {
  276. dev_err(&pdev->dev,
  277. "could not connect irqchip to gpiochip\n");
  278. return ret;
  279. }
  280. gpiochip_set_chained_irqchip(&tc3589x_gpio->chip,
  281. &tc3589x_gpio_irq_chip,
  282. irq,
  283. NULL);
  284. platform_set_drvdata(pdev, tc3589x_gpio);
  285. return 0;
  286. }
  287. static struct platform_driver tc3589x_gpio_driver = {
  288. .driver.name = "tc3589x-gpio",
  289. .probe = tc3589x_gpio_probe,
  290. };
  291. static int __init tc3589x_gpio_init(void)
  292. {
  293. return platform_driver_register(&tc3589x_gpio_driver);
  294. }
  295. subsys_initcall(tc3589x_gpio_init);