gpio-lpc32xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * GPIO driver for LPC32xx SoC
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/errno.h>
  22. #include <linux/gpio.h>
  23. #include <linux/of.h>
  24. #include <linux/of_gpio.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/module.h>
  27. #include <linux/platform_data/gpio-lpc32xx.h>
  28. #include <mach/hardware.h>
  29. #include <mach/platform.h>
  30. #define LPC32XX_GPIO_P3_INP_STATE _GPREG(0x000)
  31. #define LPC32XX_GPIO_P3_OUTP_SET _GPREG(0x004)
  32. #define LPC32XX_GPIO_P3_OUTP_CLR _GPREG(0x008)
  33. #define LPC32XX_GPIO_P3_OUTP_STATE _GPREG(0x00C)
  34. #define LPC32XX_GPIO_P2_DIR_SET _GPREG(0x010)
  35. #define LPC32XX_GPIO_P2_DIR_CLR _GPREG(0x014)
  36. #define LPC32XX_GPIO_P2_DIR_STATE _GPREG(0x018)
  37. #define LPC32XX_GPIO_P2_INP_STATE _GPREG(0x01C)
  38. #define LPC32XX_GPIO_P2_OUTP_SET _GPREG(0x020)
  39. #define LPC32XX_GPIO_P2_OUTP_CLR _GPREG(0x024)
  40. #define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
  41. #define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
  42. #define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
  43. #define LPC32XX_GPIO_P0_INP_STATE _GPREG(0x040)
  44. #define LPC32XX_GPIO_P0_OUTP_SET _GPREG(0x044)
  45. #define LPC32XX_GPIO_P0_OUTP_CLR _GPREG(0x048)
  46. #define LPC32XX_GPIO_P0_OUTP_STATE _GPREG(0x04C)
  47. #define LPC32XX_GPIO_P0_DIR_SET _GPREG(0x050)
  48. #define LPC32XX_GPIO_P0_DIR_CLR _GPREG(0x054)
  49. #define LPC32XX_GPIO_P0_DIR_STATE _GPREG(0x058)
  50. #define LPC32XX_GPIO_P1_INP_STATE _GPREG(0x060)
  51. #define LPC32XX_GPIO_P1_OUTP_SET _GPREG(0x064)
  52. #define LPC32XX_GPIO_P1_OUTP_CLR _GPREG(0x068)
  53. #define LPC32XX_GPIO_P1_OUTP_STATE _GPREG(0x06C)
  54. #define LPC32XX_GPIO_P1_DIR_SET _GPREG(0x070)
  55. #define LPC32XX_GPIO_P1_DIR_CLR _GPREG(0x074)
  56. #define LPC32XX_GPIO_P1_DIR_STATE _GPREG(0x078)
  57. #define GPIO012_PIN_TO_BIT(x) (1 << (x))
  58. #define GPIO3_PIN_TO_BIT(x) (1 << ((x) + 25))
  59. #define GPO3_PIN_TO_BIT(x) (1 << (x))
  60. #define GPIO012_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  61. #define GPIO3_PIN_IN_SHIFT(x) ((x) == 5 ? 24 : 10 + (x))
  62. #define GPIO3_PIN_IN_SEL(x, y) (((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
  63. #define GPIO3_PIN5_IN_SEL(x) (((x) >> 24) & 1)
  64. #define GPI3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  65. #define GPO3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  66. struct gpio_regs {
  67. void __iomem *inp_state;
  68. void __iomem *outp_state;
  69. void __iomem *outp_set;
  70. void __iomem *outp_clr;
  71. void __iomem *dir_set;
  72. void __iomem *dir_clr;
  73. };
  74. /*
  75. * GPIO names
  76. */
  77. static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
  78. "p0.0", "p0.1", "p0.2", "p0.3",
  79. "p0.4", "p0.5", "p0.6", "p0.7"
  80. };
  81. static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
  82. "p1.0", "p1.1", "p1.2", "p1.3",
  83. "p1.4", "p1.5", "p1.6", "p1.7",
  84. "p1.8", "p1.9", "p1.10", "p1.11",
  85. "p1.12", "p1.13", "p1.14", "p1.15",
  86. "p1.16", "p1.17", "p1.18", "p1.19",
  87. "p1.20", "p1.21", "p1.22", "p1.23",
  88. };
  89. static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
  90. "p2.0", "p2.1", "p2.2", "p2.3",
  91. "p2.4", "p2.5", "p2.6", "p2.7",
  92. "p2.8", "p2.9", "p2.10", "p2.11",
  93. "p2.12"
  94. };
  95. static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
  96. "gpio00", "gpio01", "gpio02", "gpio03",
  97. "gpio04", "gpio05"
  98. };
  99. static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
  100. "gpi00", "gpi01", "gpi02", "gpi03",
  101. "gpi04", "gpi05", "gpi06", "gpi07",
  102. "gpi08", "gpi09", NULL, NULL,
  103. NULL, NULL, NULL, "gpi15",
  104. "gpi16", "gpi17", "gpi18", "gpi19",
  105. "gpi20", "gpi21", "gpi22", "gpi23",
  106. "gpi24", "gpi25", "gpi26", "gpi27",
  107. "gpi28"
  108. };
  109. static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
  110. "gpo00", "gpo01", "gpo02", "gpo03",
  111. "gpo04", "gpo05", "gpo06", "gpo07",
  112. "gpo08", "gpo09", "gpo10", "gpo11",
  113. "gpo12", "gpo13", "gpo14", "gpo15",
  114. "gpo16", "gpo17", "gpo18", "gpo19",
  115. "gpo20", "gpo21", "gpo22", "gpo23"
  116. };
  117. static struct gpio_regs gpio_grp_regs_p0 = {
  118. .inp_state = LPC32XX_GPIO_P0_INP_STATE,
  119. .outp_set = LPC32XX_GPIO_P0_OUTP_SET,
  120. .outp_clr = LPC32XX_GPIO_P0_OUTP_CLR,
  121. .dir_set = LPC32XX_GPIO_P0_DIR_SET,
  122. .dir_clr = LPC32XX_GPIO_P0_DIR_CLR,
  123. };
  124. static struct gpio_regs gpio_grp_regs_p1 = {
  125. .inp_state = LPC32XX_GPIO_P1_INP_STATE,
  126. .outp_set = LPC32XX_GPIO_P1_OUTP_SET,
  127. .outp_clr = LPC32XX_GPIO_P1_OUTP_CLR,
  128. .dir_set = LPC32XX_GPIO_P1_DIR_SET,
  129. .dir_clr = LPC32XX_GPIO_P1_DIR_CLR,
  130. };
  131. static struct gpio_regs gpio_grp_regs_p2 = {
  132. .inp_state = LPC32XX_GPIO_P2_INP_STATE,
  133. .outp_set = LPC32XX_GPIO_P2_OUTP_SET,
  134. .outp_clr = LPC32XX_GPIO_P2_OUTP_CLR,
  135. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  136. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  137. };
  138. static struct gpio_regs gpio_grp_regs_p3 = {
  139. .inp_state = LPC32XX_GPIO_P3_INP_STATE,
  140. .outp_state = LPC32XX_GPIO_P3_OUTP_STATE,
  141. .outp_set = LPC32XX_GPIO_P3_OUTP_SET,
  142. .outp_clr = LPC32XX_GPIO_P3_OUTP_CLR,
  143. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  144. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  145. };
  146. struct lpc32xx_gpio_chip {
  147. struct gpio_chip chip;
  148. struct gpio_regs *gpio_grp;
  149. };
  150. static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
  151. unsigned pin, int input)
  152. {
  153. if (input)
  154. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  155. group->gpio_grp->dir_clr);
  156. else
  157. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  158. group->gpio_grp->dir_set);
  159. }
  160. static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
  161. unsigned pin, int input)
  162. {
  163. u32 u = GPIO3_PIN_TO_BIT(pin);
  164. if (input)
  165. __raw_writel(u, group->gpio_grp->dir_clr);
  166. else
  167. __raw_writel(u, group->gpio_grp->dir_set);
  168. }
  169. static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
  170. unsigned pin, int high)
  171. {
  172. if (high)
  173. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  174. group->gpio_grp->outp_set);
  175. else
  176. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  177. group->gpio_grp->outp_clr);
  178. }
  179. static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
  180. unsigned pin, int high)
  181. {
  182. u32 u = GPIO3_PIN_TO_BIT(pin);
  183. if (high)
  184. __raw_writel(u, group->gpio_grp->outp_set);
  185. else
  186. __raw_writel(u, group->gpio_grp->outp_clr);
  187. }
  188. static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
  189. unsigned pin, int high)
  190. {
  191. if (high)
  192. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
  193. else
  194. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
  195. }
  196. static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
  197. unsigned pin)
  198. {
  199. return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
  200. pin);
  201. }
  202. static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
  203. unsigned pin)
  204. {
  205. int state = __raw_readl(group->gpio_grp->inp_state);
  206. /*
  207. * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
  208. * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
  209. */
  210. return GPIO3_PIN_IN_SEL(state, pin);
  211. }
  212. static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
  213. unsigned pin)
  214. {
  215. return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
  216. }
  217. static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
  218. unsigned pin)
  219. {
  220. return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
  221. }
  222. /*
  223. * GPIO primitives.
  224. */
  225. static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
  226. unsigned pin)
  227. {
  228. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  229. __set_gpio_dir_p012(group, pin, 1);
  230. return 0;
  231. }
  232. static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
  233. unsigned pin)
  234. {
  235. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  236. __set_gpio_dir_p3(group, pin, 1);
  237. return 0;
  238. }
  239. static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
  240. unsigned pin)
  241. {
  242. return 0;
  243. }
  244. static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
  245. {
  246. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  247. return !!__get_gpio_state_p012(group, pin);
  248. }
  249. static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
  250. {
  251. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  252. return !!__get_gpio_state_p3(group, pin);
  253. }
  254. static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
  255. {
  256. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  257. return !!__get_gpi_state_p3(group, pin);
  258. }
  259. static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
  260. int value)
  261. {
  262. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  263. __set_gpio_level_p012(group, pin, value);
  264. __set_gpio_dir_p012(group, pin, 0);
  265. return 0;
  266. }
  267. static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
  268. int value)
  269. {
  270. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  271. __set_gpio_level_p3(group, pin, value);
  272. __set_gpio_dir_p3(group, pin, 0);
  273. return 0;
  274. }
  275. static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
  276. int value)
  277. {
  278. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  279. __set_gpo_level_p3(group, pin, value);
  280. return 0;
  281. }
  282. static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
  283. int value)
  284. {
  285. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  286. __set_gpio_level_p012(group, pin, value);
  287. }
  288. static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
  289. int value)
  290. {
  291. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  292. __set_gpio_level_p3(group, pin, value);
  293. }
  294. static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
  295. int value)
  296. {
  297. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  298. __set_gpo_level_p3(group, pin, value);
  299. }
  300. static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
  301. {
  302. struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
  303. return !!__get_gpo_state_p3(group, pin);
  304. }
  305. static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
  306. {
  307. if (pin < chip->ngpio)
  308. return 0;
  309. return -EINVAL;
  310. }
  311. static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
  312. {
  313. return -ENXIO;
  314. }
  315. static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
  316. {
  317. return -ENXIO;
  318. }
  319. static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
  320. {
  321. return -ENXIO;
  322. }
  323. static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
  324. {
  325. .chip = {
  326. .label = "gpio_p0",
  327. .direction_input = lpc32xx_gpio_dir_input_p012,
  328. .get = lpc32xx_gpio_get_value_p012,
  329. .direction_output = lpc32xx_gpio_dir_output_p012,
  330. .set = lpc32xx_gpio_set_value_p012,
  331. .request = lpc32xx_gpio_request,
  332. .to_irq = lpc32xx_gpio_to_irq_p01,
  333. .base = LPC32XX_GPIO_P0_GRP,
  334. .ngpio = LPC32XX_GPIO_P0_MAX,
  335. .names = gpio_p0_names,
  336. .can_sleep = false,
  337. },
  338. .gpio_grp = &gpio_grp_regs_p0,
  339. },
  340. {
  341. .chip = {
  342. .label = "gpio_p1",
  343. .direction_input = lpc32xx_gpio_dir_input_p012,
  344. .get = lpc32xx_gpio_get_value_p012,
  345. .direction_output = lpc32xx_gpio_dir_output_p012,
  346. .set = lpc32xx_gpio_set_value_p012,
  347. .request = lpc32xx_gpio_request,
  348. .to_irq = lpc32xx_gpio_to_irq_p01,
  349. .base = LPC32XX_GPIO_P1_GRP,
  350. .ngpio = LPC32XX_GPIO_P1_MAX,
  351. .names = gpio_p1_names,
  352. .can_sleep = false,
  353. },
  354. .gpio_grp = &gpio_grp_regs_p1,
  355. },
  356. {
  357. .chip = {
  358. .label = "gpio_p2",
  359. .direction_input = lpc32xx_gpio_dir_input_p012,
  360. .get = lpc32xx_gpio_get_value_p012,
  361. .direction_output = lpc32xx_gpio_dir_output_p012,
  362. .set = lpc32xx_gpio_set_value_p012,
  363. .request = lpc32xx_gpio_request,
  364. .base = LPC32XX_GPIO_P2_GRP,
  365. .ngpio = LPC32XX_GPIO_P2_MAX,
  366. .names = gpio_p2_names,
  367. .can_sleep = false,
  368. },
  369. .gpio_grp = &gpio_grp_regs_p2,
  370. },
  371. {
  372. .chip = {
  373. .label = "gpio_p3",
  374. .direction_input = lpc32xx_gpio_dir_input_p3,
  375. .get = lpc32xx_gpio_get_value_p3,
  376. .direction_output = lpc32xx_gpio_dir_output_p3,
  377. .set = lpc32xx_gpio_set_value_p3,
  378. .request = lpc32xx_gpio_request,
  379. .to_irq = lpc32xx_gpio_to_irq_gpio_p3,
  380. .base = LPC32XX_GPIO_P3_GRP,
  381. .ngpio = LPC32XX_GPIO_P3_MAX,
  382. .names = gpio_p3_names,
  383. .can_sleep = false,
  384. },
  385. .gpio_grp = &gpio_grp_regs_p3,
  386. },
  387. {
  388. .chip = {
  389. .label = "gpi_p3",
  390. .direction_input = lpc32xx_gpio_dir_in_always,
  391. .get = lpc32xx_gpi_get_value,
  392. .request = lpc32xx_gpio_request,
  393. .to_irq = lpc32xx_gpio_to_irq_gpi_p3,
  394. .base = LPC32XX_GPI_P3_GRP,
  395. .ngpio = LPC32XX_GPI_P3_MAX,
  396. .names = gpi_p3_names,
  397. .can_sleep = false,
  398. },
  399. .gpio_grp = &gpio_grp_regs_p3,
  400. },
  401. {
  402. .chip = {
  403. .label = "gpo_p3",
  404. .direction_output = lpc32xx_gpio_dir_out_always,
  405. .set = lpc32xx_gpo_set_value,
  406. .get = lpc32xx_gpo_get_value,
  407. .request = lpc32xx_gpio_request,
  408. .base = LPC32XX_GPO_P3_GRP,
  409. .ngpio = LPC32XX_GPO_P3_MAX,
  410. .names = gpo_p3_names,
  411. .can_sleep = false,
  412. },
  413. .gpio_grp = &gpio_grp_regs_p3,
  414. },
  415. };
  416. static int lpc32xx_of_xlate(struct gpio_chip *gc,
  417. const struct of_phandle_args *gpiospec, u32 *flags)
  418. {
  419. /* Is this the correct bank? */
  420. u32 bank = gpiospec->args[0];
  421. if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
  422. (gc != &lpc32xx_gpiochip[bank].chip)))
  423. return -EINVAL;
  424. if (flags)
  425. *flags = gpiospec->args[2];
  426. return gpiospec->args[1];
  427. }
  428. static int lpc32xx_gpio_probe(struct platform_device *pdev)
  429. {
  430. int i;
  431. for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
  432. if (pdev->dev.of_node) {
  433. lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
  434. lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
  435. lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
  436. }
  437. devm_gpiochip_add_data(&pdev->dev, &lpc32xx_gpiochip[i].chip,
  438. &lpc32xx_gpiochip[i]);
  439. }
  440. return 0;
  441. }
  442. #ifdef CONFIG_OF
  443. static const struct of_device_id lpc32xx_gpio_of_match[] = {
  444. { .compatible = "nxp,lpc3220-gpio", },
  445. { },
  446. };
  447. #endif
  448. static struct platform_driver lpc32xx_gpio_driver = {
  449. .driver = {
  450. .name = "lpc32xx-gpio",
  451. .of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
  452. },
  453. .probe = lpc32xx_gpio_probe,
  454. };
  455. module_platform_driver(lpc32xx_gpio_driver);