omap-sham.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/internal/hash.h>
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  45. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  46. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  47. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  48. #define SHA_REG_CTRL 0x18
  49. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  50. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  51. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  52. #define SHA_REG_CTRL_ALGO (1 << 2)
  53. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  54. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  55. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  56. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  57. #define SHA_REG_MASK_DMA_EN (1 << 3)
  58. #define SHA_REG_MASK_IT_EN (1 << 2)
  59. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  60. #define SHA_REG_AUTOIDLE (1 << 0)
  61. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  62. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  63. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  64. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  65. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  66. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  67. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  68. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  69. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  70. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  74. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  75. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  76. #define SHA_REG_IRQSTATUS 0x118
  77. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  78. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  79. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  80. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  81. #define SHA_REG_IRQENA 0x11C
  82. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  83. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  84. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  85. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  86. #define DEFAULT_TIMEOUT_INTERVAL HZ
  87. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. /* context flags */
  99. #define FLAGS_FINUP 16
  100. #define FLAGS_SG 17
  101. #define FLAGS_MODE_SHIFT 18
  102. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  103. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_HMAC 21
  110. #define FLAGS_ERROR 22
  111. #define OP_UPDATE 1
  112. #define OP_FINAL 2
  113. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  114. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  115. #define BUFLEN PAGE_SIZE
  116. struct omap_sham_dev;
  117. struct omap_sham_reqctx {
  118. struct omap_sham_dev *dd;
  119. unsigned long flags;
  120. unsigned long op;
  121. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  122. size_t digcnt;
  123. size_t bufcnt;
  124. size_t buflen;
  125. dma_addr_t dma_addr;
  126. /* walk state */
  127. struct scatterlist *sg;
  128. struct scatterlist sgl;
  129. unsigned int offset; /* offset in current sg */
  130. unsigned int total; /* total request */
  131. u8 buffer[0] OMAP_ALIGNED;
  132. };
  133. struct omap_sham_hmac_ctx {
  134. struct crypto_shash *shash;
  135. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  136. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  137. };
  138. struct omap_sham_ctx {
  139. struct omap_sham_dev *dd;
  140. unsigned long flags;
  141. /* fallback stuff */
  142. struct crypto_shash *fallback;
  143. struct omap_sham_hmac_ctx base[0];
  144. };
  145. #define OMAP_SHAM_QUEUE_LENGTH 10
  146. struct omap_sham_algs_info {
  147. struct ahash_alg *algs_list;
  148. unsigned int size;
  149. unsigned int registered;
  150. };
  151. struct omap_sham_pdata {
  152. struct omap_sham_algs_info *algs_info;
  153. unsigned int algs_info_size;
  154. unsigned long flags;
  155. int digest_size;
  156. void (*copy_hash)(struct ahash_request *req, int out);
  157. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  158. int final, int dma);
  159. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  160. int (*poll_irq)(struct omap_sham_dev *dd);
  161. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  162. u32 odigest_ofs;
  163. u32 idigest_ofs;
  164. u32 din_ofs;
  165. u32 digcnt_ofs;
  166. u32 rev_ofs;
  167. u32 mask_ofs;
  168. u32 sysstatus_ofs;
  169. u32 mode_ofs;
  170. u32 length_ofs;
  171. u32 major_mask;
  172. u32 major_shift;
  173. u32 minor_mask;
  174. u32 minor_shift;
  175. };
  176. struct omap_sham_dev {
  177. struct list_head list;
  178. unsigned long phys_base;
  179. struct device *dev;
  180. void __iomem *io_base;
  181. int irq;
  182. spinlock_t lock;
  183. int err;
  184. struct dma_chan *dma_lch;
  185. struct tasklet_struct done_task;
  186. u8 polling_mode;
  187. unsigned long flags;
  188. struct crypto_queue queue;
  189. struct ahash_request *req;
  190. const struct omap_sham_pdata *pdata;
  191. };
  192. struct omap_sham_drv {
  193. struct list_head dev_list;
  194. spinlock_t lock;
  195. unsigned long flags;
  196. };
  197. static struct omap_sham_drv sham = {
  198. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  199. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  200. };
  201. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  202. {
  203. return __raw_readl(dd->io_base + offset);
  204. }
  205. static inline void omap_sham_write(struct omap_sham_dev *dd,
  206. u32 offset, u32 value)
  207. {
  208. __raw_writel(value, dd->io_base + offset);
  209. }
  210. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  211. u32 value, u32 mask)
  212. {
  213. u32 val;
  214. val = omap_sham_read(dd, address);
  215. val &= ~mask;
  216. val |= value;
  217. omap_sham_write(dd, address, val);
  218. }
  219. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  220. {
  221. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  222. while (!(omap_sham_read(dd, offset) & bit)) {
  223. if (time_is_before_jiffies(timeout))
  224. return -ETIMEDOUT;
  225. }
  226. return 0;
  227. }
  228. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  229. {
  230. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  231. struct omap_sham_dev *dd = ctx->dd;
  232. u32 *hash = (u32 *)ctx->digest;
  233. int i;
  234. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  235. if (out)
  236. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  237. else
  238. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  239. }
  240. }
  241. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  242. {
  243. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  244. struct omap_sham_dev *dd = ctx->dd;
  245. int i;
  246. if (ctx->flags & BIT(FLAGS_HMAC)) {
  247. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  248. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  249. struct omap_sham_hmac_ctx *bctx = tctx->base;
  250. u32 *opad = (u32 *)bctx->opad;
  251. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  252. if (out)
  253. opad[i] = omap_sham_read(dd,
  254. SHA_REG_ODIGEST(dd, i));
  255. else
  256. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  257. opad[i]);
  258. }
  259. }
  260. omap_sham_copy_hash_omap2(req, out);
  261. }
  262. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  263. {
  264. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  265. u32 *in = (u32 *)ctx->digest;
  266. u32 *hash = (u32 *)req->result;
  267. int i, d, big_endian = 0;
  268. if (!hash)
  269. return;
  270. switch (ctx->flags & FLAGS_MODE_MASK) {
  271. case FLAGS_MODE_MD5:
  272. d = MD5_DIGEST_SIZE / sizeof(u32);
  273. break;
  274. case FLAGS_MODE_SHA1:
  275. /* OMAP2 SHA1 is big endian */
  276. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  277. big_endian = 1;
  278. d = SHA1_DIGEST_SIZE / sizeof(u32);
  279. break;
  280. case FLAGS_MODE_SHA224:
  281. d = SHA224_DIGEST_SIZE / sizeof(u32);
  282. break;
  283. case FLAGS_MODE_SHA256:
  284. d = SHA256_DIGEST_SIZE / sizeof(u32);
  285. break;
  286. case FLAGS_MODE_SHA384:
  287. d = SHA384_DIGEST_SIZE / sizeof(u32);
  288. break;
  289. case FLAGS_MODE_SHA512:
  290. d = SHA512_DIGEST_SIZE / sizeof(u32);
  291. break;
  292. default:
  293. d = 0;
  294. }
  295. if (big_endian)
  296. for (i = 0; i < d; i++)
  297. hash[i] = be32_to_cpu(in[i]);
  298. else
  299. for (i = 0; i < d; i++)
  300. hash[i] = le32_to_cpu(in[i]);
  301. }
  302. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  303. {
  304. int err;
  305. err = pm_runtime_get_sync(dd->dev);
  306. if (err < 0) {
  307. dev_err(dd->dev, "failed to get sync: %d\n", err);
  308. return err;
  309. }
  310. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  311. set_bit(FLAGS_INIT, &dd->flags);
  312. dd->err = 0;
  313. }
  314. return 0;
  315. }
  316. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  317. int final, int dma)
  318. {
  319. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  320. u32 val = length << 5, mask;
  321. if (likely(ctx->digcnt))
  322. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  323. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  324. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  325. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  326. /*
  327. * Setting ALGO_CONST only for the first iteration
  328. * and CLOSE_HASH only for the last one.
  329. */
  330. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  331. val |= SHA_REG_CTRL_ALGO;
  332. if (!ctx->digcnt)
  333. val |= SHA_REG_CTRL_ALGO_CONST;
  334. if (final)
  335. val |= SHA_REG_CTRL_CLOSE_HASH;
  336. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  337. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  338. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  339. }
  340. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  341. {
  342. }
  343. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  344. {
  345. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  346. }
  347. static int get_block_size(struct omap_sham_reqctx *ctx)
  348. {
  349. int d;
  350. switch (ctx->flags & FLAGS_MODE_MASK) {
  351. case FLAGS_MODE_MD5:
  352. case FLAGS_MODE_SHA1:
  353. d = SHA1_BLOCK_SIZE;
  354. break;
  355. case FLAGS_MODE_SHA224:
  356. case FLAGS_MODE_SHA256:
  357. d = SHA256_BLOCK_SIZE;
  358. break;
  359. case FLAGS_MODE_SHA384:
  360. case FLAGS_MODE_SHA512:
  361. d = SHA512_BLOCK_SIZE;
  362. break;
  363. default:
  364. d = 0;
  365. }
  366. return d;
  367. }
  368. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  369. u32 *value, int count)
  370. {
  371. for (; count--; value++, offset += 4)
  372. omap_sham_write(dd, offset, *value);
  373. }
  374. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  375. int final, int dma)
  376. {
  377. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  378. u32 val, mask;
  379. /*
  380. * Setting ALGO_CONST only for the first iteration and
  381. * CLOSE_HASH only for the last one. Note that flags mode bits
  382. * correspond to algorithm encoding in mode register.
  383. */
  384. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  385. if (!ctx->digcnt) {
  386. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  387. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  388. struct omap_sham_hmac_ctx *bctx = tctx->base;
  389. int bs, nr_dr;
  390. val |= SHA_REG_MODE_ALGO_CONSTANT;
  391. if (ctx->flags & BIT(FLAGS_HMAC)) {
  392. bs = get_block_size(ctx);
  393. nr_dr = bs / (2 * sizeof(u32));
  394. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  395. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  396. (u32 *)bctx->ipad, nr_dr);
  397. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  398. (u32 *)bctx->ipad + nr_dr, nr_dr);
  399. ctx->digcnt += bs;
  400. }
  401. }
  402. if (final) {
  403. val |= SHA_REG_MODE_CLOSE_HASH;
  404. if (ctx->flags & BIT(FLAGS_HMAC))
  405. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  406. }
  407. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  408. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  409. SHA_REG_MODE_HMAC_KEY_PROC;
  410. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  411. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  412. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  413. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  414. SHA_REG_MASK_IT_EN |
  415. (dma ? SHA_REG_MASK_DMA_EN : 0),
  416. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  417. }
  418. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  419. {
  420. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  421. }
  422. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  423. {
  424. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  425. SHA_REG_IRQSTATUS_INPUT_RDY);
  426. }
  427. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  428. size_t length, int final)
  429. {
  430. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  431. int count, len32, bs32, offset = 0;
  432. const u32 *buffer = (const u32 *)buf;
  433. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  434. ctx->digcnt, length, final);
  435. dd->pdata->write_ctrl(dd, length, final, 0);
  436. dd->pdata->trigger(dd, length);
  437. /* should be non-zero before next lines to disable clocks later */
  438. ctx->digcnt += length;
  439. if (final)
  440. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  441. set_bit(FLAGS_CPU, &dd->flags);
  442. len32 = DIV_ROUND_UP(length, sizeof(u32));
  443. bs32 = get_block_size(ctx) / sizeof(u32);
  444. while (len32) {
  445. if (dd->pdata->poll_irq(dd))
  446. return -ETIMEDOUT;
  447. for (count = 0; count < min(len32, bs32); count++, offset++)
  448. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  449. buffer[offset]);
  450. len32 -= min(len32, bs32);
  451. }
  452. return -EINPROGRESS;
  453. }
  454. static void omap_sham_dma_callback(void *param)
  455. {
  456. struct omap_sham_dev *dd = param;
  457. set_bit(FLAGS_DMA_READY, &dd->flags);
  458. tasklet_schedule(&dd->done_task);
  459. }
  460. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  461. size_t length, int final, int is_sg)
  462. {
  463. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  464. struct dma_async_tx_descriptor *tx;
  465. struct dma_slave_config cfg;
  466. int len32, ret, dma_min = get_block_size(ctx);
  467. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  468. ctx->digcnt, length, final);
  469. memset(&cfg, 0, sizeof(cfg));
  470. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  471. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  472. cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
  473. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  474. if (ret) {
  475. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  476. return ret;
  477. }
  478. len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
  479. if (is_sg) {
  480. /*
  481. * The SG entry passed in may not have the 'length' member
  482. * set correctly so use a local SG entry (sgl) with the
  483. * proper value for 'length' instead. If this is not done,
  484. * the dmaengine may try to DMA the incorrect amount of data.
  485. */
  486. sg_init_table(&ctx->sgl, 1);
  487. sg_assign_page(&ctx->sgl, sg_page(ctx->sg));
  488. ctx->sgl.offset = ctx->sg->offset;
  489. sg_dma_len(&ctx->sgl) = len32;
  490. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  491. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  492. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  493. } else {
  494. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  495. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  496. }
  497. if (!tx) {
  498. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  499. return -EINVAL;
  500. }
  501. tx->callback = omap_sham_dma_callback;
  502. tx->callback_param = dd;
  503. dd->pdata->write_ctrl(dd, length, final, 1);
  504. ctx->digcnt += length;
  505. if (final)
  506. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  507. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  508. dmaengine_submit(tx);
  509. dma_async_issue_pending(dd->dma_lch);
  510. dd->pdata->trigger(dd, length);
  511. return -EINPROGRESS;
  512. }
  513. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  514. const u8 *data, size_t length)
  515. {
  516. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  517. count = min(count, ctx->total);
  518. if (count <= 0)
  519. return 0;
  520. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  521. ctx->bufcnt += count;
  522. return count;
  523. }
  524. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  525. {
  526. size_t count;
  527. const u8 *vaddr;
  528. while (ctx->sg) {
  529. vaddr = kmap_atomic(sg_page(ctx->sg));
  530. vaddr += ctx->sg->offset;
  531. count = omap_sham_append_buffer(ctx,
  532. vaddr + ctx->offset,
  533. ctx->sg->length - ctx->offset);
  534. kunmap_atomic((void *)vaddr);
  535. if (!count)
  536. break;
  537. ctx->offset += count;
  538. ctx->total -= count;
  539. if (ctx->offset == ctx->sg->length) {
  540. ctx->sg = sg_next(ctx->sg);
  541. if (ctx->sg)
  542. ctx->offset = 0;
  543. else
  544. ctx->total = 0;
  545. }
  546. }
  547. return 0;
  548. }
  549. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  550. struct omap_sham_reqctx *ctx,
  551. size_t length, int final)
  552. {
  553. int ret;
  554. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  555. DMA_TO_DEVICE);
  556. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  557. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  558. return -EINVAL;
  559. }
  560. ctx->flags &= ~BIT(FLAGS_SG);
  561. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  562. if (ret != -EINPROGRESS)
  563. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  564. DMA_TO_DEVICE);
  565. return ret;
  566. }
  567. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  568. {
  569. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  570. unsigned int final;
  571. size_t count;
  572. omap_sham_append_sg(ctx);
  573. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  574. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  575. ctx->bufcnt, ctx->digcnt, final);
  576. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  577. count = ctx->bufcnt;
  578. ctx->bufcnt = 0;
  579. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  580. }
  581. return 0;
  582. }
  583. /* Start address alignment */
  584. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  585. /* SHA1 block size alignment */
  586. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  587. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  588. {
  589. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  590. unsigned int length, final, tail;
  591. struct scatterlist *sg;
  592. int ret, bs;
  593. if (!ctx->total)
  594. return 0;
  595. if (ctx->bufcnt || ctx->offset)
  596. return omap_sham_update_dma_slow(dd);
  597. /*
  598. * Don't use the sg interface when the transfer size is less
  599. * than the number of elements in a DMA frame. Otherwise,
  600. * the dmaengine infrastructure will calculate that it needs
  601. * to transfer 0 frames which ultimately fails.
  602. */
  603. if (ctx->total < get_block_size(ctx))
  604. return omap_sham_update_dma_slow(dd);
  605. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  606. ctx->digcnt, ctx->bufcnt, ctx->total);
  607. sg = ctx->sg;
  608. bs = get_block_size(ctx);
  609. if (!SG_AA(sg))
  610. return omap_sham_update_dma_slow(dd);
  611. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  612. /* size is not BLOCK_SIZE aligned */
  613. return omap_sham_update_dma_slow(dd);
  614. length = min(ctx->total, sg->length);
  615. if (sg_is_last(sg)) {
  616. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  617. /* not last sg must be BLOCK_SIZE aligned */
  618. tail = length & (bs - 1);
  619. /* without finup() we need one block to close hash */
  620. if (!tail)
  621. tail = bs;
  622. length -= tail;
  623. }
  624. }
  625. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  626. dev_err(dd->dev, "dma_map_sg error\n");
  627. return -EINVAL;
  628. }
  629. ctx->flags |= BIT(FLAGS_SG);
  630. ctx->total -= length;
  631. ctx->offset = length; /* offset where to start slow */
  632. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  633. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  634. if (ret != -EINPROGRESS)
  635. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  636. return ret;
  637. }
  638. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  639. {
  640. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  641. int bufcnt, final;
  642. if (!ctx->total)
  643. return 0;
  644. omap_sham_append_sg(ctx);
  645. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  646. dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
  647. ctx->bufcnt, ctx->digcnt, final);
  648. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  649. bufcnt = ctx->bufcnt;
  650. ctx->bufcnt = 0;
  651. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
  652. }
  653. return 0;
  654. }
  655. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  656. {
  657. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  658. if (ctx->flags & BIT(FLAGS_SG)) {
  659. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  660. if (ctx->sg->length == ctx->offset) {
  661. ctx->sg = sg_next(ctx->sg);
  662. if (ctx->sg)
  663. ctx->offset = 0;
  664. }
  665. } else {
  666. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  667. DMA_TO_DEVICE);
  668. }
  669. return 0;
  670. }
  671. static int omap_sham_init(struct ahash_request *req)
  672. {
  673. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  674. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  675. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  676. struct omap_sham_dev *dd = NULL, *tmp;
  677. int bs = 0;
  678. spin_lock_bh(&sham.lock);
  679. if (!tctx->dd) {
  680. list_for_each_entry(tmp, &sham.dev_list, list) {
  681. dd = tmp;
  682. break;
  683. }
  684. tctx->dd = dd;
  685. } else {
  686. dd = tctx->dd;
  687. }
  688. spin_unlock_bh(&sham.lock);
  689. ctx->dd = dd;
  690. ctx->flags = 0;
  691. dev_dbg(dd->dev, "init: digest size: %d\n",
  692. crypto_ahash_digestsize(tfm));
  693. switch (crypto_ahash_digestsize(tfm)) {
  694. case MD5_DIGEST_SIZE:
  695. ctx->flags |= FLAGS_MODE_MD5;
  696. bs = SHA1_BLOCK_SIZE;
  697. break;
  698. case SHA1_DIGEST_SIZE:
  699. ctx->flags |= FLAGS_MODE_SHA1;
  700. bs = SHA1_BLOCK_SIZE;
  701. break;
  702. case SHA224_DIGEST_SIZE:
  703. ctx->flags |= FLAGS_MODE_SHA224;
  704. bs = SHA224_BLOCK_SIZE;
  705. break;
  706. case SHA256_DIGEST_SIZE:
  707. ctx->flags |= FLAGS_MODE_SHA256;
  708. bs = SHA256_BLOCK_SIZE;
  709. break;
  710. case SHA384_DIGEST_SIZE:
  711. ctx->flags |= FLAGS_MODE_SHA384;
  712. bs = SHA384_BLOCK_SIZE;
  713. break;
  714. case SHA512_DIGEST_SIZE:
  715. ctx->flags |= FLAGS_MODE_SHA512;
  716. bs = SHA512_BLOCK_SIZE;
  717. break;
  718. }
  719. ctx->bufcnt = 0;
  720. ctx->digcnt = 0;
  721. ctx->buflen = BUFLEN;
  722. if (tctx->flags & BIT(FLAGS_HMAC)) {
  723. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  724. struct omap_sham_hmac_ctx *bctx = tctx->base;
  725. memcpy(ctx->buffer, bctx->ipad, bs);
  726. ctx->bufcnt = bs;
  727. }
  728. ctx->flags |= BIT(FLAGS_HMAC);
  729. }
  730. return 0;
  731. }
  732. static int omap_sham_update_req(struct omap_sham_dev *dd)
  733. {
  734. struct ahash_request *req = dd->req;
  735. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  736. int err;
  737. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  738. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  739. if (ctx->flags & BIT(FLAGS_CPU))
  740. err = omap_sham_update_cpu(dd);
  741. else
  742. err = omap_sham_update_dma_start(dd);
  743. /* wait for dma completion before can take more data */
  744. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  745. return err;
  746. }
  747. static int omap_sham_final_req(struct omap_sham_dev *dd)
  748. {
  749. struct ahash_request *req = dd->req;
  750. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  751. int err = 0, use_dma = 1;
  752. if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
  753. /*
  754. * faster to handle last block with cpu or
  755. * use cpu when dma is not present.
  756. */
  757. use_dma = 0;
  758. if (use_dma)
  759. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  760. else
  761. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  762. ctx->bufcnt = 0;
  763. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  764. return err;
  765. }
  766. static int omap_sham_finish_hmac(struct ahash_request *req)
  767. {
  768. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  769. struct omap_sham_hmac_ctx *bctx = tctx->base;
  770. int bs = crypto_shash_blocksize(bctx->shash);
  771. int ds = crypto_shash_digestsize(bctx->shash);
  772. SHASH_DESC_ON_STACK(shash, bctx->shash);
  773. shash->tfm = bctx->shash;
  774. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  775. return crypto_shash_init(shash) ?:
  776. crypto_shash_update(shash, bctx->opad, bs) ?:
  777. crypto_shash_finup(shash, req->result, ds, req->result);
  778. }
  779. static int omap_sham_finish(struct ahash_request *req)
  780. {
  781. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  782. struct omap_sham_dev *dd = ctx->dd;
  783. int err = 0;
  784. if (ctx->digcnt) {
  785. omap_sham_copy_ready_hash(req);
  786. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  787. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  788. err = omap_sham_finish_hmac(req);
  789. }
  790. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  791. return err;
  792. }
  793. static void omap_sham_finish_req(struct ahash_request *req, int err)
  794. {
  795. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  796. struct omap_sham_dev *dd = ctx->dd;
  797. if (!err) {
  798. dd->pdata->copy_hash(req, 1);
  799. if (test_bit(FLAGS_FINAL, &dd->flags))
  800. err = omap_sham_finish(req);
  801. } else {
  802. ctx->flags |= BIT(FLAGS_ERROR);
  803. }
  804. /* atomic operation is not needed here */
  805. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  806. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  807. pm_runtime_mark_last_busy(dd->dev);
  808. pm_runtime_put_autosuspend(dd->dev);
  809. if (req->base.complete)
  810. req->base.complete(&req->base, err);
  811. /* handle new request */
  812. tasklet_schedule(&dd->done_task);
  813. }
  814. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  815. struct ahash_request *req)
  816. {
  817. struct crypto_async_request *async_req, *backlog;
  818. struct omap_sham_reqctx *ctx;
  819. unsigned long flags;
  820. int err = 0, ret = 0;
  821. spin_lock_irqsave(&dd->lock, flags);
  822. if (req)
  823. ret = ahash_enqueue_request(&dd->queue, req);
  824. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  825. spin_unlock_irqrestore(&dd->lock, flags);
  826. return ret;
  827. }
  828. backlog = crypto_get_backlog(&dd->queue);
  829. async_req = crypto_dequeue_request(&dd->queue);
  830. if (async_req)
  831. set_bit(FLAGS_BUSY, &dd->flags);
  832. spin_unlock_irqrestore(&dd->lock, flags);
  833. if (!async_req)
  834. return ret;
  835. if (backlog)
  836. backlog->complete(backlog, -EINPROGRESS);
  837. req = ahash_request_cast(async_req);
  838. dd->req = req;
  839. ctx = ahash_request_ctx(req);
  840. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  841. ctx->op, req->nbytes);
  842. err = omap_sham_hw_init(dd);
  843. if (err)
  844. goto err1;
  845. if (ctx->digcnt)
  846. /* request has changed - restore hash */
  847. dd->pdata->copy_hash(req, 0);
  848. if (ctx->op == OP_UPDATE) {
  849. err = omap_sham_update_req(dd);
  850. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  851. /* no final() after finup() */
  852. err = omap_sham_final_req(dd);
  853. } else if (ctx->op == OP_FINAL) {
  854. err = omap_sham_final_req(dd);
  855. }
  856. err1:
  857. if (err != -EINPROGRESS)
  858. /* done_task will not finish it, so do it here */
  859. omap_sham_finish_req(req, err);
  860. dev_dbg(dd->dev, "exit, err: %d\n", err);
  861. return ret;
  862. }
  863. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  864. {
  865. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  866. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  867. struct omap_sham_dev *dd = tctx->dd;
  868. ctx->op = op;
  869. return omap_sham_handle_queue(dd, req);
  870. }
  871. static int omap_sham_update(struct ahash_request *req)
  872. {
  873. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  874. struct omap_sham_dev *dd = ctx->dd;
  875. int bs = get_block_size(ctx);
  876. if (!req->nbytes)
  877. return 0;
  878. ctx->total = req->nbytes;
  879. ctx->sg = req->src;
  880. ctx->offset = 0;
  881. if (ctx->flags & BIT(FLAGS_FINUP)) {
  882. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 240) {
  883. /*
  884. * OMAP HW accel works only with buffers >= 9
  885. * will switch to bypass in final()
  886. * final has the same request and data
  887. */
  888. omap_sham_append_sg(ctx);
  889. return 0;
  890. } else if ((ctx->bufcnt + ctx->total <= bs) ||
  891. dd->polling_mode) {
  892. /*
  893. * faster to use CPU for short transfers or
  894. * use cpu when dma is not present.
  895. */
  896. ctx->flags |= BIT(FLAGS_CPU);
  897. }
  898. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  899. omap_sham_append_sg(ctx);
  900. return 0;
  901. }
  902. if (dd->polling_mode)
  903. ctx->flags |= BIT(FLAGS_CPU);
  904. return omap_sham_enqueue(req, OP_UPDATE);
  905. }
  906. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  907. const u8 *data, unsigned int len, u8 *out)
  908. {
  909. SHASH_DESC_ON_STACK(shash, tfm);
  910. shash->tfm = tfm;
  911. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  912. return crypto_shash_digest(shash, data, len, out);
  913. }
  914. static int omap_sham_final_shash(struct ahash_request *req)
  915. {
  916. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  917. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  918. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  919. ctx->buffer, ctx->bufcnt, req->result);
  920. }
  921. static int omap_sham_final(struct ahash_request *req)
  922. {
  923. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  924. ctx->flags |= BIT(FLAGS_FINUP);
  925. if (ctx->flags & BIT(FLAGS_ERROR))
  926. return 0; /* uncompleted hash is not needed */
  927. /*
  928. * OMAP HW accel works only with buffers >= 9.
  929. * HMAC is always >= 9 because ipad == block size.
  930. * If buffersize is less than 240, we use fallback SW encoding,
  931. * as using DMA + HW in this case doesn't provide any benefit.
  932. */
  933. if ((ctx->digcnt + ctx->bufcnt) < 240)
  934. return omap_sham_final_shash(req);
  935. else if (ctx->bufcnt)
  936. return omap_sham_enqueue(req, OP_FINAL);
  937. /* copy ready hash (+ finalize hmac) */
  938. return omap_sham_finish(req);
  939. }
  940. static int omap_sham_finup(struct ahash_request *req)
  941. {
  942. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  943. int err1, err2;
  944. ctx->flags |= BIT(FLAGS_FINUP);
  945. err1 = omap_sham_update(req);
  946. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  947. return err1;
  948. /*
  949. * final() has to be always called to cleanup resources
  950. * even if udpate() failed, except EINPROGRESS
  951. */
  952. err2 = omap_sham_final(req);
  953. return err1 ?: err2;
  954. }
  955. static int omap_sham_digest(struct ahash_request *req)
  956. {
  957. return omap_sham_init(req) ?: omap_sham_finup(req);
  958. }
  959. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  960. unsigned int keylen)
  961. {
  962. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  963. struct omap_sham_hmac_ctx *bctx = tctx->base;
  964. int bs = crypto_shash_blocksize(bctx->shash);
  965. int ds = crypto_shash_digestsize(bctx->shash);
  966. struct omap_sham_dev *dd = NULL, *tmp;
  967. int err, i;
  968. spin_lock_bh(&sham.lock);
  969. if (!tctx->dd) {
  970. list_for_each_entry(tmp, &sham.dev_list, list) {
  971. dd = tmp;
  972. break;
  973. }
  974. tctx->dd = dd;
  975. } else {
  976. dd = tctx->dd;
  977. }
  978. spin_unlock_bh(&sham.lock);
  979. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  980. if (err)
  981. return err;
  982. if (keylen > bs) {
  983. err = omap_sham_shash_digest(bctx->shash,
  984. crypto_shash_get_flags(bctx->shash),
  985. key, keylen, bctx->ipad);
  986. if (err)
  987. return err;
  988. keylen = ds;
  989. } else {
  990. memcpy(bctx->ipad, key, keylen);
  991. }
  992. memset(bctx->ipad + keylen, 0, bs - keylen);
  993. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  994. memcpy(bctx->opad, bctx->ipad, bs);
  995. for (i = 0; i < bs; i++) {
  996. bctx->ipad[i] ^= 0x36;
  997. bctx->opad[i] ^= 0x5c;
  998. }
  999. }
  1000. return err;
  1001. }
  1002. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1003. {
  1004. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1005. const char *alg_name = crypto_tfm_alg_name(tfm);
  1006. /* Allocate a fallback and abort if it failed. */
  1007. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1008. CRYPTO_ALG_NEED_FALLBACK);
  1009. if (IS_ERR(tctx->fallback)) {
  1010. pr_err("omap-sham: fallback driver '%s' "
  1011. "could not be loaded.\n", alg_name);
  1012. return PTR_ERR(tctx->fallback);
  1013. }
  1014. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1015. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1016. if (alg_base) {
  1017. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1018. tctx->flags |= BIT(FLAGS_HMAC);
  1019. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1020. CRYPTO_ALG_NEED_FALLBACK);
  1021. if (IS_ERR(bctx->shash)) {
  1022. pr_err("omap-sham: base driver '%s' "
  1023. "could not be loaded.\n", alg_base);
  1024. crypto_free_shash(tctx->fallback);
  1025. return PTR_ERR(bctx->shash);
  1026. }
  1027. }
  1028. return 0;
  1029. }
  1030. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1031. {
  1032. return omap_sham_cra_init_alg(tfm, NULL);
  1033. }
  1034. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1035. {
  1036. return omap_sham_cra_init_alg(tfm, "sha1");
  1037. }
  1038. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1039. {
  1040. return omap_sham_cra_init_alg(tfm, "sha224");
  1041. }
  1042. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1043. {
  1044. return omap_sham_cra_init_alg(tfm, "sha256");
  1045. }
  1046. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1047. {
  1048. return omap_sham_cra_init_alg(tfm, "md5");
  1049. }
  1050. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1051. {
  1052. return omap_sham_cra_init_alg(tfm, "sha384");
  1053. }
  1054. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1055. {
  1056. return omap_sham_cra_init_alg(tfm, "sha512");
  1057. }
  1058. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1059. {
  1060. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1061. crypto_free_shash(tctx->fallback);
  1062. tctx->fallback = NULL;
  1063. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1064. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1065. crypto_free_shash(bctx->shash);
  1066. }
  1067. }
  1068. static struct ahash_alg algs_sha1_md5[] = {
  1069. {
  1070. .init = omap_sham_init,
  1071. .update = omap_sham_update,
  1072. .final = omap_sham_final,
  1073. .finup = omap_sham_finup,
  1074. .digest = omap_sham_digest,
  1075. .halg.digestsize = SHA1_DIGEST_SIZE,
  1076. .halg.base = {
  1077. .cra_name = "sha1",
  1078. .cra_driver_name = "omap-sha1",
  1079. .cra_priority = 400,
  1080. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1081. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1082. CRYPTO_ALG_ASYNC |
  1083. CRYPTO_ALG_NEED_FALLBACK,
  1084. .cra_blocksize = SHA1_BLOCK_SIZE,
  1085. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1086. .cra_alignmask = 0,
  1087. .cra_module = THIS_MODULE,
  1088. .cra_init = omap_sham_cra_init,
  1089. .cra_exit = omap_sham_cra_exit,
  1090. }
  1091. },
  1092. {
  1093. .init = omap_sham_init,
  1094. .update = omap_sham_update,
  1095. .final = omap_sham_final,
  1096. .finup = omap_sham_finup,
  1097. .digest = omap_sham_digest,
  1098. .halg.digestsize = MD5_DIGEST_SIZE,
  1099. .halg.base = {
  1100. .cra_name = "md5",
  1101. .cra_driver_name = "omap-md5",
  1102. .cra_priority = 400,
  1103. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1104. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1105. CRYPTO_ALG_ASYNC |
  1106. CRYPTO_ALG_NEED_FALLBACK,
  1107. .cra_blocksize = SHA1_BLOCK_SIZE,
  1108. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1109. .cra_alignmask = OMAP_ALIGN_MASK,
  1110. .cra_module = THIS_MODULE,
  1111. .cra_init = omap_sham_cra_init,
  1112. .cra_exit = omap_sham_cra_exit,
  1113. }
  1114. },
  1115. {
  1116. .init = omap_sham_init,
  1117. .update = omap_sham_update,
  1118. .final = omap_sham_final,
  1119. .finup = omap_sham_finup,
  1120. .digest = omap_sham_digest,
  1121. .setkey = omap_sham_setkey,
  1122. .halg.digestsize = SHA1_DIGEST_SIZE,
  1123. .halg.base = {
  1124. .cra_name = "hmac(sha1)",
  1125. .cra_driver_name = "omap-hmac-sha1",
  1126. .cra_priority = 400,
  1127. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1128. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1129. CRYPTO_ALG_ASYNC |
  1130. CRYPTO_ALG_NEED_FALLBACK,
  1131. .cra_blocksize = SHA1_BLOCK_SIZE,
  1132. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1133. sizeof(struct omap_sham_hmac_ctx),
  1134. .cra_alignmask = OMAP_ALIGN_MASK,
  1135. .cra_module = THIS_MODULE,
  1136. .cra_init = omap_sham_cra_sha1_init,
  1137. .cra_exit = omap_sham_cra_exit,
  1138. }
  1139. },
  1140. {
  1141. .init = omap_sham_init,
  1142. .update = omap_sham_update,
  1143. .final = omap_sham_final,
  1144. .finup = omap_sham_finup,
  1145. .digest = omap_sham_digest,
  1146. .setkey = omap_sham_setkey,
  1147. .halg.digestsize = MD5_DIGEST_SIZE,
  1148. .halg.base = {
  1149. .cra_name = "hmac(md5)",
  1150. .cra_driver_name = "omap-hmac-md5",
  1151. .cra_priority = 400,
  1152. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1153. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1154. CRYPTO_ALG_ASYNC |
  1155. CRYPTO_ALG_NEED_FALLBACK,
  1156. .cra_blocksize = SHA1_BLOCK_SIZE,
  1157. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1158. sizeof(struct omap_sham_hmac_ctx),
  1159. .cra_alignmask = OMAP_ALIGN_MASK,
  1160. .cra_module = THIS_MODULE,
  1161. .cra_init = omap_sham_cra_md5_init,
  1162. .cra_exit = omap_sham_cra_exit,
  1163. }
  1164. }
  1165. };
  1166. /* OMAP4 has some algs in addition to what OMAP2 has */
  1167. static struct ahash_alg algs_sha224_sha256[] = {
  1168. {
  1169. .init = omap_sham_init,
  1170. .update = omap_sham_update,
  1171. .final = omap_sham_final,
  1172. .finup = omap_sham_finup,
  1173. .digest = omap_sham_digest,
  1174. .halg.digestsize = SHA224_DIGEST_SIZE,
  1175. .halg.base = {
  1176. .cra_name = "sha224",
  1177. .cra_driver_name = "omap-sha224",
  1178. .cra_priority = 400,
  1179. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1180. CRYPTO_ALG_ASYNC |
  1181. CRYPTO_ALG_NEED_FALLBACK,
  1182. .cra_blocksize = SHA224_BLOCK_SIZE,
  1183. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1184. .cra_alignmask = 0,
  1185. .cra_module = THIS_MODULE,
  1186. .cra_init = omap_sham_cra_init,
  1187. .cra_exit = omap_sham_cra_exit,
  1188. }
  1189. },
  1190. {
  1191. .init = omap_sham_init,
  1192. .update = omap_sham_update,
  1193. .final = omap_sham_final,
  1194. .finup = omap_sham_finup,
  1195. .digest = omap_sham_digest,
  1196. .halg.digestsize = SHA256_DIGEST_SIZE,
  1197. .halg.base = {
  1198. .cra_name = "sha256",
  1199. .cra_driver_name = "omap-sha256",
  1200. .cra_priority = 400,
  1201. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1202. CRYPTO_ALG_ASYNC |
  1203. CRYPTO_ALG_NEED_FALLBACK,
  1204. .cra_blocksize = SHA256_BLOCK_SIZE,
  1205. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1206. .cra_alignmask = 0,
  1207. .cra_module = THIS_MODULE,
  1208. .cra_init = omap_sham_cra_init,
  1209. .cra_exit = omap_sham_cra_exit,
  1210. }
  1211. },
  1212. {
  1213. .init = omap_sham_init,
  1214. .update = omap_sham_update,
  1215. .final = omap_sham_final,
  1216. .finup = omap_sham_finup,
  1217. .digest = omap_sham_digest,
  1218. .setkey = omap_sham_setkey,
  1219. .halg.digestsize = SHA224_DIGEST_SIZE,
  1220. .halg.base = {
  1221. .cra_name = "hmac(sha224)",
  1222. .cra_driver_name = "omap-hmac-sha224",
  1223. .cra_priority = 400,
  1224. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1225. CRYPTO_ALG_ASYNC |
  1226. CRYPTO_ALG_NEED_FALLBACK,
  1227. .cra_blocksize = SHA224_BLOCK_SIZE,
  1228. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1229. sizeof(struct omap_sham_hmac_ctx),
  1230. .cra_alignmask = OMAP_ALIGN_MASK,
  1231. .cra_module = THIS_MODULE,
  1232. .cra_init = omap_sham_cra_sha224_init,
  1233. .cra_exit = omap_sham_cra_exit,
  1234. }
  1235. },
  1236. {
  1237. .init = omap_sham_init,
  1238. .update = omap_sham_update,
  1239. .final = omap_sham_final,
  1240. .finup = omap_sham_finup,
  1241. .digest = omap_sham_digest,
  1242. .setkey = omap_sham_setkey,
  1243. .halg.digestsize = SHA256_DIGEST_SIZE,
  1244. .halg.base = {
  1245. .cra_name = "hmac(sha256)",
  1246. .cra_driver_name = "omap-hmac-sha256",
  1247. .cra_priority = 400,
  1248. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1249. CRYPTO_ALG_ASYNC |
  1250. CRYPTO_ALG_NEED_FALLBACK,
  1251. .cra_blocksize = SHA256_BLOCK_SIZE,
  1252. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1253. sizeof(struct omap_sham_hmac_ctx),
  1254. .cra_alignmask = OMAP_ALIGN_MASK,
  1255. .cra_module = THIS_MODULE,
  1256. .cra_init = omap_sham_cra_sha256_init,
  1257. .cra_exit = omap_sham_cra_exit,
  1258. }
  1259. },
  1260. };
  1261. static struct ahash_alg algs_sha384_sha512[] = {
  1262. {
  1263. .init = omap_sham_init,
  1264. .update = omap_sham_update,
  1265. .final = omap_sham_final,
  1266. .finup = omap_sham_finup,
  1267. .digest = omap_sham_digest,
  1268. .halg.digestsize = SHA384_DIGEST_SIZE,
  1269. .halg.base = {
  1270. .cra_name = "sha384",
  1271. .cra_driver_name = "omap-sha384",
  1272. .cra_priority = 400,
  1273. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1274. CRYPTO_ALG_ASYNC |
  1275. CRYPTO_ALG_NEED_FALLBACK,
  1276. .cra_blocksize = SHA384_BLOCK_SIZE,
  1277. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1278. .cra_alignmask = 0,
  1279. .cra_module = THIS_MODULE,
  1280. .cra_init = omap_sham_cra_init,
  1281. .cra_exit = omap_sham_cra_exit,
  1282. }
  1283. },
  1284. {
  1285. .init = omap_sham_init,
  1286. .update = omap_sham_update,
  1287. .final = omap_sham_final,
  1288. .finup = omap_sham_finup,
  1289. .digest = omap_sham_digest,
  1290. .halg.digestsize = SHA512_DIGEST_SIZE,
  1291. .halg.base = {
  1292. .cra_name = "sha512",
  1293. .cra_driver_name = "omap-sha512",
  1294. .cra_priority = 400,
  1295. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1296. CRYPTO_ALG_ASYNC |
  1297. CRYPTO_ALG_NEED_FALLBACK,
  1298. .cra_blocksize = SHA512_BLOCK_SIZE,
  1299. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1300. .cra_alignmask = 0,
  1301. .cra_module = THIS_MODULE,
  1302. .cra_init = omap_sham_cra_init,
  1303. .cra_exit = omap_sham_cra_exit,
  1304. }
  1305. },
  1306. {
  1307. .init = omap_sham_init,
  1308. .update = omap_sham_update,
  1309. .final = omap_sham_final,
  1310. .finup = omap_sham_finup,
  1311. .digest = omap_sham_digest,
  1312. .setkey = omap_sham_setkey,
  1313. .halg.digestsize = SHA384_DIGEST_SIZE,
  1314. .halg.base = {
  1315. .cra_name = "hmac(sha384)",
  1316. .cra_driver_name = "omap-hmac-sha384",
  1317. .cra_priority = 400,
  1318. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1319. CRYPTO_ALG_ASYNC |
  1320. CRYPTO_ALG_NEED_FALLBACK,
  1321. .cra_blocksize = SHA384_BLOCK_SIZE,
  1322. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1323. sizeof(struct omap_sham_hmac_ctx),
  1324. .cra_alignmask = OMAP_ALIGN_MASK,
  1325. .cra_module = THIS_MODULE,
  1326. .cra_init = omap_sham_cra_sha384_init,
  1327. .cra_exit = omap_sham_cra_exit,
  1328. }
  1329. },
  1330. {
  1331. .init = omap_sham_init,
  1332. .update = omap_sham_update,
  1333. .final = omap_sham_final,
  1334. .finup = omap_sham_finup,
  1335. .digest = omap_sham_digest,
  1336. .setkey = omap_sham_setkey,
  1337. .halg.digestsize = SHA512_DIGEST_SIZE,
  1338. .halg.base = {
  1339. .cra_name = "hmac(sha512)",
  1340. .cra_driver_name = "omap-hmac-sha512",
  1341. .cra_priority = 400,
  1342. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1343. CRYPTO_ALG_ASYNC |
  1344. CRYPTO_ALG_NEED_FALLBACK,
  1345. .cra_blocksize = SHA512_BLOCK_SIZE,
  1346. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1347. sizeof(struct omap_sham_hmac_ctx),
  1348. .cra_alignmask = OMAP_ALIGN_MASK,
  1349. .cra_module = THIS_MODULE,
  1350. .cra_init = omap_sham_cra_sha512_init,
  1351. .cra_exit = omap_sham_cra_exit,
  1352. }
  1353. },
  1354. };
  1355. static void omap_sham_done_task(unsigned long data)
  1356. {
  1357. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1358. int err = 0;
  1359. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1360. omap_sham_handle_queue(dd, NULL);
  1361. return;
  1362. }
  1363. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1364. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1365. /* hash or semi-hash ready */
  1366. err = omap_sham_update_cpu(dd);
  1367. if (err != -EINPROGRESS)
  1368. goto finish;
  1369. }
  1370. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1371. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1372. omap_sham_update_dma_stop(dd);
  1373. if (dd->err) {
  1374. err = dd->err;
  1375. goto finish;
  1376. }
  1377. }
  1378. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1379. /* hash or semi-hash ready */
  1380. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1381. err = omap_sham_update_dma_start(dd);
  1382. if (err != -EINPROGRESS)
  1383. goto finish;
  1384. }
  1385. }
  1386. return;
  1387. finish:
  1388. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1389. /* finish curent request */
  1390. omap_sham_finish_req(dd->req, err);
  1391. }
  1392. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1393. {
  1394. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1395. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1396. } else {
  1397. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1398. tasklet_schedule(&dd->done_task);
  1399. }
  1400. return IRQ_HANDLED;
  1401. }
  1402. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1403. {
  1404. struct omap_sham_dev *dd = dev_id;
  1405. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1406. /* final -> allow device to go to power-saving mode */
  1407. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1408. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1409. SHA_REG_CTRL_OUTPUT_READY);
  1410. omap_sham_read(dd, SHA_REG_CTRL);
  1411. return omap_sham_irq_common(dd);
  1412. }
  1413. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1414. {
  1415. struct omap_sham_dev *dd = dev_id;
  1416. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1417. return omap_sham_irq_common(dd);
  1418. }
  1419. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1420. {
  1421. .algs_list = algs_sha1_md5,
  1422. .size = ARRAY_SIZE(algs_sha1_md5),
  1423. },
  1424. };
  1425. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1426. .algs_info = omap_sham_algs_info_omap2,
  1427. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1428. .flags = BIT(FLAGS_BE32_SHA1),
  1429. .digest_size = SHA1_DIGEST_SIZE,
  1430. .copy_hash = omap_sham_copy_hash_omap2,
  1431. .write_ctrl = omap_sham_write_ctrl_omap2,
  1432. .trigger = omap_sham_trigger_omap2,
  1433. .poll_irq = omap_sham_poll_irq_omap2,
  1434. .intr_hdlr = omap_sham_irq_omap2,
  1435. .idigest_ofs = 0x00,
  1436. .din_ofs = 0x1c,
  1437. .digcnt_ofs = 0x14,
  1438. .rev_ofs = 0x5c,
  1439. .mask_ofs = 0x60,
  1440. .sysstatus_ofs = 0x64,
  1441. .major_mask = 0xf0,
  1442. .major_shift = 4,
  1443. .minor_mask = 0x0f,
  1444. .minor_shift = 0,
  1445. };
  1446. #ifdef CONFIG_OF
  1447. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1448. {
  1449. .algs_list = algs_sha1_md5,
  1450. .size = ARRAY_SIZE(algs_sha1_md5),
  1451. },
  1452. {
  1453. .algs_list = algs_sha224_sha256,
  1454. .size = ARRAY_SIZE(algs_sha224_sha256),
  1455. },
  1456. };
  1457. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1458. .algs_info = omap_sham_algs_info_omap4,
  1459. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1460. .flags = BIT(FLAGS_AUTO_XOR),
  1461. .digest_size = SHA256_DIGEST_SIZE,
  1462. .copy_hash = omap_sham_copy_hash_omap4,
  1463. .write_ctrl = omap_sham_write_ctrl_omap4,
  1464. .trigger = omap_sham_trigger_omap4,
  1465. .poll_irq = omap_sham_poll_irq_omap4,
  1466. .intr_hdlr = omap_sham_irq_omap4,
  1467. .idigest_ofs = 0x020,
  1468. .odigest_ofs = 0x0,
  1469. .din_ofs = 0x080,
  1470. .digcnt_ofs = 0x040,
  1471. .rev_ofs = 0x100,
  1472. .mask_ofs = 0x110,
  1473. .sysstatus_ofs = 0x114,
  1474. .mode_ofs = 0x44,
  1475. .length_ofs = 0x48,
  1476. .major_mask = 0x0700,
  1477. .major_shift = 8,
  1478. .minor_mask = 0x003f,
  1479. .minor_shift = 0,
  1480. };
  1481. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1482. {
  1483. .algs_list = algs_sha1_md5,
  1484. .size = ARRAY_SIZE(algs_sha1_md5),
  1485. },
  1486. {
  1487. .algs_list = algs_sha224_sha256,
  1488. .size = ARRAY_SIZE(algs_sha224_sha256),
  1489. },
  1490. {
  1491. .algs_list = algs_sha384_sha512,
  1492. .size = ARRAY_SIZE(algs_sha384_sha512),
  1493. },
  1494. };
  1495. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1496. .algs_info = omap_sham_algs_info_omap5,
  1497. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1498. .flags = BIT(FLAGS_AUTO_XOR),
  1499. .digest_size = SHA512_DIGEST_SIZE,
  1500. .copy_hash = omap_sham_copy_hash_omap4,
  1501. .write_ctrl = omap_sham_write_ctrl_omap4,
  1502. .trigger = omap_sham_trigger_omap4,
  1503. .poll_irq = omap_sham_poll_irq_omap4,
  1504. .intr_hdlr = omap_sham_irq_omap4,
  1505. .idigest_ofs = 0x240,
  1506. .odigest_ofs = 0x200,
  1507. .din_ofs = 0x080,
  1508. .digcnt_ofs = 0x280,
  1509. .rev_ofs = 0x100,
  1510. .mask_ofs = 0x110,
  1511. .sysstatus_ofs = 0x114,
  1512. .mode_ofs = 0x284,
  1513. .length_ofs = 0x288,
  1514. .major_mask = 0x0700,
  1515. .major_shift = 8,
  1516. .minor_mask = 0x003f,
  1517. .minor_shift = 0,
  1518. };
  1519. static const struct of_device_id omap_sham_of_match[] = {
  1520. {
  1521. .compatible = "ti,omap2-sham",
  1522. .data = &omap_sham_pdata_omap2,
  1523. },
  1524. {
  1525. .compatible = "ti,omap3-sham",
  1526. .data = &omap_sham_pdata_omap2,
  1527. },
  1528. {
  1529. .compatible = "ti,omap4-sham",
  1530. .data = &omap_sham_pdata_omap4,
  1531. },
  1532. {
  1533. .compatible = "ti,omap5-sham",
  1534. .data = &omap_sham_pdata_omap5,
  1535. },
  1536. {},
  1537. };
  1538. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1539. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1540. struct device *dev, struct resource *res)
  1541. {
  1542. struct device_node *node = dev->of_node;
  1543. const struct of_device_id *match;
  1544. int err = 0;
  1545. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1546. if (!match) {
  1547. dev_err(dev, "no compatible OF match\n");
  1548. err = -EINVAL;
  1549. goto err;
  1550. }
  1551. err = of_address_to_resource(node, 0, res);
  1552. if (err < 0) {
  1553. dev_err(dev, "can't translate OF node address\n");
  1554. err = -EINVAL;
  1555. goto err;
  1556. }
  1557. dd->irq = irq_of_parse_and_map(node, 0);
  1558. if (!dd->irq) {
  1559. dev_err(dev, "can't translate OF irq value\n");
  1560. err = -EINVAL;
  1561. goto err;
  1562. }
  1563. dd->pdata = match->data;
  1564. err:
  1565. return err;
  1566. }
  1567. #else
  1568. static const struct of_device_id omap_sham_of_match[] = {
  1569. {},
  1570. };
  1571. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1572. struct device *dev, struct resource *res)
  1573. {
  1574. return -EINVAL;
  1575. }
  1576. #endif
  1577. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1578. struct platform_device *pdev, struct resource *res)
  1579. {
  1580. struct device *dev = &pdev->dev;
  1581. struct resource *r;
  1582. int err = 0;
  1583. /* Get the base address */
  1584. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1585. if (!r) {
  1586. dev_err(dev, "no MEM resource info\n");
  1587. err = -ENODEV;
  1588. goto err;
  1589. }
  1590. memcpy(res, r, sizeof(*res));
  1591. /* Get the IRQ */
  1592. dd->irq = platform_get_irq(pdev, 0);
  1593. if (dd->irq < 0) {
  1594. dev_err(dev, "no IRQ resource info\n");
  1595. err = dd->irq;
  1596. goto err;
  1597. }
  1598. /* Only OMAP2/3 can be non-DT */
  1599. dd->pdata = &omap_sham_pdata_omap2;
  1600. err:
  1601. return err;
  1602. }
  1603. static int omap_sham_probe(struct platform_device *pdev)
  1604. {
  1605. struct omap_sham_dev *dd;
  1606. struct device *dev = &pdev->dev;
  1607. struct resource res;
  1608. dma_cap_mask_t mask;
  1609. int err, i, j;
  1610. u32 rev;
  1611. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1612. if (dd == NULL) {
  1613. dev_err(dev, "unable to alloc data struct.\n");
  1614. err = -ENOMEM;
  1615. goto data_err;
  1616. }
  1617. dd->dev = dev;
  1618. platform_set_drvdata(pdev, dd);
  1619. INIT_LIST_HEAD(&dd->list);
  1620. spin_lock_init(&dd->lock);
  1621. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1622. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1623. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1624. omap_sham_get_res_pdev(dd, pdev, &res);
  1625. if (err)
  1626. goto data_err;
  1627. dd->io_base = devm_ioremap_resource(dev, &res);
  1628. if (IS_ERR(dd->io_base)) {
  1629. err = PTR_ERR(dd->io_base);
  1630. goto data_err;
  1631. }
  1632. dd->phys_base = res.start;
  1633. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1634. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1635. if (err) {
  1636. dev_err(dev, "unable to request irq %d, err = %d\n",
  1637. dd->irq, err);
  1638. goto data_err;
  1639. }
  1640. dma_cap_zero(mask);
  1641. dma_cap_set(DMA_SLAVE, mask);
  1642. dd->dma_lch = dma_request_chan(dev, "rx");
  1643. if (IS_ERR(dd->dma_lch)) {
  1644. err = PTR_ERR(dd->dma_lch);
  1645. if (err == -EPROBE_DEFER)
  1646. goto data_err;
  1647. dd->polling_mode = 1;
  1648. dev_dbg(dev, "using polling mode instead of dma\n");
  1649. }
  1650. dd->flags |= dd->pdata->flags;
  1651. pm_runtime_use_autosuspend(dev);
  1652. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1653. pm_runtime_enable(dev);
  1654. pm_runtime_irq_safe(dev);
  1655. err = pm_runtime_get_sync(dev);
  1656. if (err < 0) {
  1657. dev_err(dev, "failed to get sync: %d\n", err);
  1658. goto err_pm;
  1659. }
  1660. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1661. pm_runtime_put_sync(&pdev->dev);
  1662. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1663. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1664. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1665. spin_lock(&sham.lock);
  1666. list_add_tail(&dd->list, &sham.dev_list);
  1667. spin_unlock(&sham.lock);
  1668. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1669. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1670. err = crypto_register_ahash(
  1671. &dd->pdata->algs_info[i].algs_list[j]);
  1672. if (err)
  1673. goto err_algs;
  1674. dd->pdata->algs_info[i].registered++;
  1675. }
  1676. }
  1677. return 0;
  1678. err_algs:
  1679. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1680. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1681. crypto_unregister_ahash(
  1682. &dd->pdata->algs_info[i].algs_list[j]);
  1683. err_pm:
  1684. pm_runtime_disable(dev);
  1685. if (!dd->polling_mode)
  1686. dma_release_channel(dd->dma_lch);
  1687. data_err:
  1688. dev_err(dev, "initialization failed.\n");
  1689. return err;
  1690. }
  1691. static int omap_sham_remove(struct platform_device *pdev)
  1692. {
  1693. static struct omap_sham_dev *dd;
  1694. int i, j;
  1695. dd = platform_get_drvdata(pdev);
  1696. if (!dd)
  1697. return -ENODEV;
  1698. spin_lock(&sham.lock);
  1699. list_del(&dd->list);
  1700. spin_unlock(&sham.lock);
  1701. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1702. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1703. crypto_unregister_ahash(
  1704. &dd->pdata->algs_info[i].algs_list[j]);
  1705. tasklet_kill(&dd->done_task);
  1706. pm_runtime_disable(&pdev->dev);
  1707. if (!dd->polling_mode)
  1708. dma_release_channel(dd->dma_lch);
  1709. return 0;
  1710. }
  1711. #ifdef CONFIG_PM_SLEEP
  1712. static int omap_sham_suspend(struct device *dev)
  1713. {
  1714. pm_runtime_put_sync(dev);
  1715. return 0;
  1716. }
  1717. static int omap_sham_resume(struct device *dev)
  1718. {
  1719. int err = pm_runtime_get_sync(dev);
  1720. if (err < 0) {
  1721. dev_err(dev, "failed to get sync: %d\n", err);
  1722. return err;
  1723. }
  1724. return 0;
  1725. }
  1726. #endif
  1727. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1728. static struct platform_driver omap_sham_driver = {
  1729. .probe = omap_sham_probe,
  1730. .remove = omap_sham_remove,
  1731. .driver = {
  1732. .name = "omap-sham",
  1733. .pm = &omap_sham_pm_ops,
  1734. .of_match_table = omap_sham_of_match,
  1735. },
  1736. };
  1737. module_platform_driver(omap_sham_driver);
  1738. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1739. MODULE_LICENSE("GPL v2");
  1740. MODULE_AUTHOR("Dmitry Kasatkin");
  1741. MODULE_ALIAS("platform:omap-sham");