omap-des.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191
  1. /*
  2. * Support for OMAP DES and Triple DES HW acceleration.
  3. *
  4. * Copyright (c) 2013 Texas Instruments Incorporated
  5. * Author: Joel Fernandes <joelf@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. *
  11. */
  12. #define pr_fmt(fmt) "%s: " fmt, __func__
  13. #ifdef DEBUG
  14. #define prn(num) printk(#num "=%d\n", num)
  15. #define prx(num) printk(#num "=%x\n", num)
  16. #else
  17. #define prn(num) do { } while (0)
  18. #define prx(num) do { } while (0)
  19. #endif
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/errno.h>
  24. #include <linux/kernel.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmaengine.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/of_address.h>
  33. #include <linux/io.h>
  34. #include <linux/crypto.h>
  35. #include <linux/interrupt.h>
  36. #include <crypto/scatterwalk.h>
  37. #include <crypto/des.h>
  38. #include <crypto/algapi.h>
  39. #define DST_MAXBURST 2
  40. #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
  41. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  42. #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  43. ((x ^ 0x01) * 0x04))
  44. #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  45. #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  46. #define DES_REG_CTRL_CBC BIT(4)
  47. #define DES_REG_CTRL_TDES BIT(3)
  48. #define DES_REG_CTRL_DIRECTION BIT(2)
  49. #define DES_REG_CTRL_INPUT_READY BIT(1)
  50. #define DES_REG_CTRL_OUTPUT_READY BIT(0)
  51. #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  52. #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  53. #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  54. #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
  55. #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  56. #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  57. #define DES_REG_IRQ_DATA_IN BIT(1)
  58. #define DES_REG_IRQ_DATA_OUT BIT(2)
  59. #define FLAGS_MODE_MASK 0x000f
  60. #define FLAGS_ENCRYPT BIT(0)
  61. #define FLAGS_CBC BIT(1)
  62. #define FLAGS_INIT BIT(4)
  63. #define FLAGS_BUSY BIT(6)
  64. struct omap_des_ctx {
  65. struct omap_des_dev *dd;
  66. int keylen;
  67. u32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
  68. unsigned long flags;
  69. };
  70. struct omap_des_reqctx {
  71. unsigned long mode;
  72. };
  73. #define OMAP_DES_QUEUE_LENGTH 1
  74. #define OMAP_DES_CACHE_SIZE 0
  75. struct omap_des_algs_info {
  76. struct crypto_alg *algs_list;
  77. unsigned int size;
  78. unsigned int registered;
  79. };
  80. struct omap_des_pdata {
  81. struct omap_des_algs_info *algs_info;
  82. unsigned int algs_info_size;
  83. void (*trigger)(struct omap_des_dev *dd, int length);
  84. u32 key_ofs;
  85. u32 iv_ofs;
  86. u32 ctrl_ofs;
  87. u32 data_ofs;
  88. u32 rev_ofs;
  89. u32 mask_ofs;
  90. u32 irq_enable_ofs;
  91. u32 irq_status_ofs;
  92. u32 dma_enable_in;
  93. u32 dma_enable_out;
  94. u32 dma_start;
  95. u32 major_mask;
  96. u32 major_shift;
  97. u32 minor_mask;
  98. u32 minor_shift;
  99. };
  100. struct omap_des_dev {
  101. struct list_head list;
  102. unsigned long phys_base;
  103. void __iomem *io_base;
  104. struct omap_des_ctx *ctx;
  105. struct device *dev;
  106. unsigned long flags;
  107. int err;
  108. struct tasklet_struct done_task;
  109. struct ablkcipher_request *req;
  110. struct crypto_engine *engine;
  111. /*
  112. * total is used by PIO mode for book keeping so introduce
  113. * variable total_save as need it to calc page_order
  114. */
  115. size_t total;
  116. size_t total_save;
  117. struct scatterlist *in_sg;
  118. struct scatterlist *out_sg;
  119. /* Buffers for copying for unaligned cases */
  120. struct scatterlist in_sgl;
  121. struct scatterlist out_sgl;
  122. struct scatterlist *orig_out;
  123. int sgs_copied;
  124. struct scatter_walk in_walk;
  125. struct scatter_walk out_walk;
  126. struct dma_chan *dma_lch_in;
  127. struct dma_chan *dma_lch_out;
  128. int in_sg_len;
  129. int out_sg_len;
  130. int pio_only;
  131. const struct omap_des_pdata *pdata;
  132. };
  133. /* keep registered devices data here */
  134. static LIST_HEAD(dev_list);
  135. static DEFINE_SPINLOCK(list_lock);
  136. #ifdef DEBUG
  137. #define omap_des_read(dd, offset) \
  138. ({ \
  139. int _read_ret; \
  140. _read_ret = __raw_readl(dd->io_base + offset); \
  141. pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
  142. offset, _read_ret); \
  143. _read_ret; \
  144. })
  145. #else
  146. static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
  147. {
  148. return __raw_readl(dd->io_base + offset);
  149. }
  150. #endif
  151. #ifdef DEBUG
  152. #define omap_des_write(dd, offset, value) \
  153. do { \
  154. pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
  155. offset, value); \
  156. __raw_writel(value, dd->io_base + offset); \
  157. } while (0)
  158. #else
  159. static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
  160. u32 value)
  161. {
  162. __raw_writel(value, dd->io_base + offset);
  163. }
  164. #endif
  165. static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
  166. u32 value, u32 mask)
  167. {
  168. u32 val;
  169. val = omap_des_read(dd, offset);
  170. val &= ~mask;
  171. val |= value;
  172. omap_des_write(dd, offset, val);
  173. }
  174. static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
  175. u32 *value, int count)
  176. {
  177. for (; count--; value++, offset += 4)
  178. omap_des_write(dd, offset, *value);
  179. }
  180. static int omap_des_hw_init(struct omap_des_dev *dd)
  181. {
  182. int err;
  183. /*
  184. * clocks are enabled when request starts and disabled when finished.
  185. * It may be long delays between requests.
  186. * Device might go to off mode to save power.
  187. */
  188. err = pm_runtime_get_sync(dd->dev);
  189. if (err < 0) {
  190. pm_runtime_put_noidle(dd->dev);
  191. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  192. return err;
  193. }
  194. if (!(dd->flags & FLAGS_INIT)) {
  195. dd->flags |= FLAGS_INIT;
  196. dd->err = 0;
  197. }
  198. return 0;
  199. }
  200. static int omap_des_write_ctrl(struct omap_des_dev *dd)
  201. {
  202. unsigned int key32;
  203. int i, err;
  204. u32 val = 0, mask = 0;
  205. err = omap_des_hw_init(dd);
  206. if (err)
  207. return err;
  208. key32 = dd->ctx->keylen / sizeof(u32);
  209. /* it seems a key should always be set even if it has not changed */
  210. for (i = 0; i < key32; i++) {
  211. omap_des_write(dd, DES_REG_KEY(dd, i),
  212. __le32_to_cpu(dd->ctx->key[i]));
  213. }
  214. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  215. omap_des_write_n(dd, DES_REG_IV(dd, 0), dd->req->info, 2);
  216. if (dd->flags & FLAGS_CBC)
  217. val |= DES_REG_CTRL_CBC;
  218. if (dd->flags & FLAGS_ENCRYPT)
  219. val |= DES_REG_CTRL_DIRECTION;
  220. if (key32 == 6)
  221. val |= DES_REG_CTRL_TDES;
  222. mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
  223. omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
  224. return 0;
  225. }
  226. static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
  227. {
  228. u32 mask, val;
  229. omap_des_write(dd, DES_REG_LENGTH_N(0), length);
  230. val = dd->pdata->dma_start;
  231. if (dd->dma_lch_out != NULL)
  232. val |= dd->pdata->dma_enable_out;
  233. if (dd->dma_lch_in != NULL)
  234. val |= dd->pdata->dma_enable_in;
  235. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  236. dd->pdata->dma_start;
  237. omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
  238. }
  239. static void omap_des_dma_stop(struct omap_des_dev *dd)
  240. {
  241. u32 mask;
  242. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  243. dd->pdata->dma_start;
  244. omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
  245. }
  246. static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
  247. {
  248. struct omap_des_dev *dd = NULL, *tmp;
  249. spin_lock_bh(&list_lock);
  250. if (!ctx->dd) {
  251. list_for_each_entry(tmp, &dev_list, list) {
  252. /* FIXME: take fist available des core */
  253. dd = tmp;
  254. break;
  255. }
  256. ctx->dd = dd;
  257. } else {
  258. /* already found before */
  259. dd = ctx->dd;
  260. }
  261. spin_unlock_bh(&list_lock);
  262. return dd;
  263. }
  264. static void omap_des_dma_out_callback(void *data)
  265. {
  266. struct omap_des_dev *dd = data;
  267. /* dma_lch_out - completed */
  268. tasklet_schedule(&dd->done_task);
  269. }
  270. static int omap_des_dma_init(struct omap_des_dev *dd)
  271. {
  272. int err;
  273. dd->dma_lch_out = NULL;
  274. dd->dma_lch_in = NULL;
  275. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  276. if (IS_ERR(dd->dma_lch_in)) {
  277. dev_err(dd->dev, "Unable to request in DMA channel\n");
  278. return PTR_ERR(dd->dma_lch_in);
  279. }
  280. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  281. if (IS_ERR(dd->dma_lch_out)) {
  282. dev_err(dd->dev, "Unable to request out DMA channel\n");
  283. err = PTR_ERR(dd->dma_lch_out);
  284. goto err_dma_out;
  285. }
  286. return 0;
  287. err_dma_out:
  288. dma_release_channel(dd->dma_lch_in);
  289. return err;
  290. }
  291. static void omap_des_dma_cleanup(struct omap_des_dev *dd)
  292. {
  293. if (dd->pio_only)
  294. return;
  295. dma_release_channel(dd->dma_lch_out);
  296. dma_release_channel(dd->dma_lch_in);
  297. }
  298. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  299. unsigned int start, unsigned int nbytes, int out)
  300. {
  301. struct scatter_walk walk;
  302. if (!nbytes)
  303. return;
  304. scatterwalk_start(&walk, sg);
  305. scatterwalk_advance(&walk, start);
  306. scatterwalk_copychunks(buf, &walk, nbytes, out);
  307. scatterwalk_done(&walk, out, 0);
  308. }
  309. static int omap_des_crypt_dma(struct crypto_tfm *tfm,
  310. struct scatterlist *in_sg, struct scatterlist *out_sg,
  311. int in_sg_len, int out_sg_len)
  312. {
  313. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  314. struct omap_des_dev *dd = ctx->dd;
  315. struct dma_async_tx_descriptor *tx_in, *tx_out;
  316. struct dma_slave_config cfg;
  317. int ret;
  318. if (dd->pio_only) {
  319. scatterwalk_start(&dd->in_walk, dd->in_sg);
  320. scatterwalk_start(&dd->out_walk, dd->out_sg);
  321. /* Enable DATAIN interrupt and let it take
  322. care of the rest */
  323. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  324. return 0;
  325. }
  326. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  327. memset(&cfg, 0, sizeof(cfg));
  328. cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  329. cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  330. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  331. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  332. cfg.src_maxburst = DST_MAXBURST;
  333. cfg.dst_maxburst = DST_MAXBURST;
  334. /* IN */
  335. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  336. if (ret) {
  337. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  338. ret);
  339. return ret;
  340. }
  341. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  342. DMA_MEM_TO_DEV,
  343. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  344. if (!tx_in) {
  345. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  346. return -EINVAL;
  347. }
  348. /* No callback necessary */
  349. tx_in->callback_param = dd;
  350. /* OUT */
  351. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  352. if (ret) {
  353. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  354. ret);
  355. return ret;
  356. }
  357. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  358. DMA_DEV_TO_MEM,
  359. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  360. if (!tx_out) {
  361. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  362. return -EINVAL;
  363. }
  364. tx_out->callback = omap_des_dma_out_callback;
  365. tx_out->callback_param = dd;
  366. dmaengine_submit(tx_in);
  367. dmaengine_submit(tx_out);
  368. dma_async_issue_pending(dd->dma_lch_in);
  369. dma_async_issue_pending(dd->dma_lch_out);
  370. /* start DMA */
  371. dd->pdata->trigger(dd, dd->total);
  372. return 0;
  373. }
  374. static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
  375. {
  376. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  377. crypto_ablkcipher_reqtfm(dd->req));
  378. int err;
  379. pr_debug("total: %d\n", dd->total);
  380. if (!dd->pio_only) {
  381. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  382. DMA_TO_DEVICE);
  383. if (!err) {
  384. dev_err(dd->dev, "dma_map_sg() error\n");
  385. return -EINVAL;
  386. }
  387. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  388. DMA_FROM_DEVICE);
  389. if (!err) {
  390. dev_err(dd->dev, "dma_map_sg() error\n");
  391. return -EINVAL;
  392. }
  393. }
  394. err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  395. dd->out_sg_len);
  396. if (err && !dd->pio_only) {
  397. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  398. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  399. DMA_FROM_DEVICE);
  400. }
  401. return err;
  402. }
  403. static void omap_des_finish_req(struct omap_des_dev *dd, int err)
  404. {
  405. struct ablkcipher_request *req = dd->req;
  406. pr_debug("err: %d\n", err);
  407. pm_runtime_put(dd->dev);
  408. crypto_finalize_request(dd->engine, req, err);
  409. }
  410. static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
  411. {
  412. pr_debug("total: %d\n", dd->total);
  413. omap_des_dma_stop(dd);
  414. dmaengine_terminate_all(dd->dma_lch_in);
  415. dmaengine_terminate_all(dd->dma_lch_out);
  416. return 0;
  417. }
  418. static int omap_des_copy_needed(struct scatterlist *sg)
  419. {
  420. while (sg) {
  421. if (!IS_ALIGNED(sg->offset, 4))
  422. return -1;
  423. if (!IS_ALIGNED(sg->length, DES_BLOCK_SIZE))
  424. return -1;
  425. sg = sg_next(sg);
  426. }
  427. return 0;
  428. }
  429. static int omap_des_copy_sgs(struct omap_des_dev *dd)
  430. {
  431. void *buf_in, *buf_out;
  432. int pages;
  433. pages = dd->total >> PAGE_SHIFT;
  434. if (dd->total & (PAGE_SIZE-1))
  435. pages++;
  436. BUG_ON(!pages);
  437. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  438. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  439. if (!buf_in || !buf_out) {
  440. pr_err("Couldn't allocated pages for unaligned cases.\n");
  441. return -1;
  442. }
  443. dd->orig_out = dd->out_sg;
  444. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  445. sg_init_table(&dd->in_sgl, 1);
  446. sg_set_buf(&dd->in_sgl, buf_in, dd->total);
  447. dd->in_sg = &dd->in_sgl;
  448. dd->in_sg_len = 1;
  449. sg_init_table(&dd->out_sgl, 1);
  450. sg_set_buf(&dd->out_sgl, buf_out, dd->total);
  451. dd->out_sg = &dd->out_sgl;
  452. dd->out_sg_len = 1;
  453. return 0;
  454. }
  455. static int omap_des_handle_queue(struct omap_des_dev *dd,
  456. struct ablkcipher_request *req)
  457. {
  458. if (req)
  459. return crypto_transfer_request_to_engine(dd->engine, req);
  460. return 0;
  461. }
  462. static int omap_des_prepare_req(struct crypto_engine *engine,
  463. struct ablkcipher_request *req)
  464. {
  465. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  466. crypto_ablkcipher_reqtfm(req));
  467. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  468. struct omap_des_reqctx *rctx;
  469. if (!dd)
  470. return -ENODEV;
  471. /* assign new request to device */
  472. dd->req = req;
  473. dd->total = req->nbytes;
  474. dd->total_save = req->nbytes;
  475. dd->in_sg = req->src;
  476. dd->out_sg = req->dst;
  477. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  478. if (dd->in_sg_len < 0)
  479. return dd->in_sg_len;
  480. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  481. if (dd->out_sg_len < 0)
  482. return dd->out_sg_len;
  483. if (omap_des_copy_needed(dd->in_sg) ||
  484. omap_des_copy_needed(dd->out_sg)) {
  485. if (omap_des_copy_sgs(dd))
  486. pr_err("Failed to copy SGs for unaligned cases\n");
  487. dd->sgs_copied = 1;
  488. } else {
  489. dd->sgs_copied = 0;
  490. }
  491. rctx = ablkcipher_request_ctx(req);
  492. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  493. rctx->mode &= FLAGS_MODE_MASK;
  494. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  495. dd->ctx = ctx;
  496. ctx->dd = dd;
  497. return omap_des_write_ctrl(dd);
  498. }
  499. static int omap_des_crypt_req(struct crypto_engine *engine,
  500. struct ablkcipher_request *req)
  501. {
  502. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  503. crypto_ablkcipher_reqtfm(req));
  504. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  505. if (!dd)
  506. return -ENODEV;
  507. return omap_des_crypt_dma_start(dd);
  508. }
  509. static void omap_des_done_task(unsigned long data)
  510. {
  511. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  512. void *buf_in, *buf_out;
  513. int pages;
  514. pr_debug("enter done_task\n");
  515. if (!dd->pio_only) {
  516. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  517. DMA_FROM_DEVICE);
  518. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  519. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  520. DMA_FROM_DEVICE);
  521. omap_des_crypt_dma_stop(dd);
  522. }
  523. if (dd->sgs_copied) {
  524. buf_in = sg_virt(&dd->in_sgl);
  525. buf_out = sg_virt(&dd->out_sgl);
  526. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  527. pages = get_order(dd->total_save);
  528. free_pages((unsigned long)buf_in, pages);
  529. free_pages((unsigned long)buf_out, pages);
  530. }
  531. omap_des_finish_req(dd, 0);
  532. pr_debug("exit\n");
  533. }
  534. static int omap_des_crypt(struct ablkcipher_request *req, unsigned long mode)
  535. {
  536. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  537. crypto_ablkcipher_reqtfm(req));
  538. struct omap_des_reqctx *rctx = ablkcipher_request_ctx(req);
  539. struct omap_des_dev *dd;
  540. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  541. !!(mode & FLAGS_ENCRYPT),
  542. !!(mode & FLAGS_CBC));
  543. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  544. pr_err("request size is not exact amount of DES blocks\n");
  545. return -EINVAL;
  546. }
  547. dd = omap_des_find_dev(ctx);
  548. if (!dd)
  549. return -ENODEV;
  550. rctx->mode = mode;
  551. return omap_des_handle_queue(dd, req);
  552. }
  553. /* ********************** ALG API ************************************ */
  554. static int omap_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  555. unsigned int keylen)
  556. {
  557. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  558. if (keylen != DES_KEY_SIZE && keylen != (3*DES_KEY_SIZE))
  559. return -EINVAL;
  560. pr_debug("enter, keylen: %d\n", keylen);
  561. memcpy(ctx->key, key, keylen);
  562. ctx->keylen = keylen;
  563. return 0;
  564. }
  565. static int omap_des_ecb_encrypt(struct ablkcipher_request *req)
  566. {
  567. return omap_des_crypt(req, FLAGS_ENCRYPT);
  568. }
  569. static int omap_des_ecb_decrypt(struct ablkcipher_request *req)
  570. {
  571. return omap_des_crypt(req, 0);
  572. }
  573. static int omap_des_cbc_encrypt(struct ablkcipher_request *req)
  574. {
  575. return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  576. }
  577. static int omap_des_cbc_decrypt(struct ablkcipher_request *req)
  578. {
  579. return omap_des_crypt(req, FLAGS_CBC);
  580. }
  581. static int omap_des_cra_init(struct crypto_tfm *tfm)
  582. {
  583. pr_debug("enter\n");
  584. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_des_reqctx);
  585. return 0;
  586. }
  587. static void omap_des_cra_exit(struct crypto_tfm *tfm)
  588. {
  589. pr_debug("enter\n");
  590. }
  591. /* ********************** ALGS ************************************ */
  592. static struct crypto_alg algs_ecb_cbc[] = {
  593. {
  594. .cra_name = "ecb(des)",
  595. .cra_driver_name = "ecb-des-omap",
  596. .cra_priority = 100,
  597. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  598. CRYPTO_ALG_KERN_DRIVER_ONLY |
  599. CRYPTO_ALG_ASYNC,
  600. .cra_blocksize = DES_BLOCK_SIZE,
  601. .cra_ctxsize = sizeof(struct omap_des_ctx),
  602. .cra_alignmask = 0,
  603. .cra_type = &crypto_ablkcipher_type,
  604. .cra_module = THIS_MODULE,
  605. .cra_init = omap_des_cra_init,
  606. .cra_exit = omap_des_cra_exit,
  607. .cra_u.ablkcipher = {
  608. .min_keysize = DES_KEY_SIZE,
  609. .max_keysize = DES_KEY_SIZE,
  610. .setkey = omap_des_setkey,
  611. .encrypt = omap_des_ecb_encrypt,
  612. .decrypt = omap_des_ecb_decrypt,
  613. }
  614. },
  615. {
  616. .cra_name = "cbc(des)",
  617. .cra_driver_name = "cbc-des-omap",
  618. .cra_priority = 100,
  619. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  620. CRYPTO_ALG_KERN_DRIVER_ONLY |
  621. CRYPTO_ALG_ASYNC,
  622. .cra_blocksize = DES_BLOCK_SIZE,
  623. .cra_ctxsize = sizeof(struct omap_des_ctx),
  624. .cra_alignmask = 0,
  625. .cra_type = &crypto_ablkcipher_type,
  626. .cra_module = THIS_MODULE,
  627. .cra_init = omap_des_cra_init,
  628. .cra_exit = omap_des_cra_exit,
  629. .cra_u.ablkcipher = {
  630. .min_keysize = DES_KEY_SIZE,
  631. .max_keysize = DES_KEY_SIZE,
  632. .ivsize = DES_BLOCK_SIZE,
  633. .setkey = omap_des_setkey,
  634. .encrypt = omap_des_cbc_encrypt,
  635. .decrypt = omap_des_cbc_decrypt,
  636. }
  637. },
  638. {
  639. .cra_name = "ecb(des3_ede)",
  640. .cra_driver_name = "ecb-des3-omap",
  641. .cra_priority = 100,
  642. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  643. CRYPTO_ALG_KERN_DRIVER_ONLY |
  644. CRYPTO_ALG_ASYNC,
  645. .cra_blocksize = DES_BLOCK_SIZE,
  646. .cra_ctxsize = sizeof(struct omap_des_ctx),
  647. .cra_alignmask = 0,
  648. .cra_type = &crypto_ablkcipher_type,
  649. .cra_module = THIS_MODULE,
  650. .cra_init = omap_des_cra_init,
  651. .cra_exit = omap_des_cra_exit,
  652. .cra_u.ablkcipher = {
  653. .min_keysize = 3*DES_KEY_SIZE,
  654. .max_keysize = 3*DES_KEY_SIZE,
  655. .setkey = omap_des_setkey,
  656. .encrypt = omap_des_ecb_encrypt,
  657. .decrypt = omap_des_ecb_decrypt,
  658. }
  659. },
  660. {
  661. .cra_name = "cbc(des3_ede)",
  662. .cra_driver_name = "cbc-des3-omap",
  663. .cra_priority = 100,
  664. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  665. CRYPTO_ALG_KERN_DRIVER_ONLY |
  666. CRYPTO_ALG_ASYNC,
  667. .cra_blocksize = DES_BLOCK_SIZE,
  668. .cra_ctxsize = sizeof(struct omap_des_ctx),
  669. .cra_alignmask = 0,
  670. .cra_type = &crypto_ablkcipher_type,
  671. .cra_module = THIS_MODULE,
  672. .cra_init = omap_des_cra_init,
  673. .cra_exit = omap_des_cra_exit,
  674. .cra_u.ablkcipher = {
  675. .min_keysize = 3*DES_KEY_SIZE,
  676. .max_keysize = 3*DES_KEY_SIZE,
  677. .ivsize = DES_BLOCK_SIZE,
  678. .setkey = omap_des_setkey,
  679. .encrypt = omap_des_cbc_encrypt,
  680. .decrypt = omap_des_cbc_decrypt,
  681. }
  682. }
  683. };
  684. static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
  685. {
  686. .algs_list = algs_ecb_cbc,
  687. .size = ARRAY_SIZE(algs_ecb_cbc),
  688. },
  689. };
  690. #ifdef CONFIG_OF
  691. static const struct omap_des_pdata omap_des_pdata_omap4 = {
  692. .algs_info = omap_des_algs_info_ecb_cbc,
  693. .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
  694. .trigger = omap_des_dma_trigger_omap4,
  695. .key_ofs = 0x14,
  696. .iv_ofs = 0x18,
  697. .ctrl_ofs = 0x20,
  698. .data_ofs = 0x28,
  699. .rev_ofs = 0x30,
  700. .mask_ofs = 0x34,
  701. .irq_status_ofs = 0x3c,
  702. .irq_enable_ofs = 0x40,
  703. .dma_enable_in = BIT(5),
  704. .dma_enable_out = BIT(6),
  705. .major_mask = 0x0700,
  706. .major_shift = 8,
  707. .minor_mask = 0x003f,
  708. .minor_shift = 0,
  709. };
  710. static irqreturn_t omap_des_irq(int irq, void *dev_id)
  711. {
  712. struct omap_des_dev *dd = dev_id;
  713. u32 status, i;
  714. u32 *src, *dst;
  715. status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
  716. if (status & DES_REG_IRQ_DATA_IN) {
  717. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  718. BUG_ON(!dd->in_sg);
  719. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  720. src = sg_virt(dd->in_sg) + _calc_walked(in);
  721. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  722. omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
  723. scatterwalk_advance(&dd->in_walk, 4);
  724. if (dd->in_sg->length == _calc_walked(in)) {
  725. dd->in_sg = sg_next(dd->in_sg);
  726. if (dd->in_sg) {
  727. scatterwalk_start(&dd->in_walk,
  728. dd->in_sg);
  729. src = sg_virt(dd->in_sg) +
  730. _calc_walked(in);
  731. }
  732. } else {
  733. src++;
  734. }
  735. }
  736. /* Clear IRQ status */
  737. status &= ~DES_REG_IRQ_DATA_IN;
  738. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  739. /* Enable DATA_OUT interrupt */
  740. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
  741. } else if (status & DES_REG_IRQ_DATA_OUT) {
  742. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  743. BUG_ON(!dd->out_sg);
  744. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  745. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  746. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  747. *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
  748. scatterwalk_advance(&dd->out_walk, 4);
  749. if (dd->out_sg->length == _calc_walked(out)) {
  750. dd->out_sg = sg_next(dd->out_sg);
  751. if (dd->out_sg) {
  752. scatterwalk_start(&dd->out_walk,
  753. dd->out_sg);
  754. dst = sg_virt(dd->out_sg) +
  755. _calc_walked(out);
  756. }
  757. } else {
  758. dst++;
  759. }
  760. }
  761. BUG_ON(dd->total < DES_BLOCK_SIZE);
  762. dd->total -= DES_BLOCK_SIZE;
  763. /* Clear IRQ status */
  764. status &= ~DES_REG_IRQ_DATA_OUT;
  765. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  766. if (!dd->total)
  767. /* All bytes read! */
  768. tasklet_schedule(&dd->done_task);
  769. else
  770. /* Enable DATA_IN interrupt for next block */
  771. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  772. }
  773. return IRQ_HANDLED;
  774. }
  775. static const struct of_device_id omap_des_of_match[] = {
  776. {
  777. .compatible = "ti,omap4-des",
  778. .data = &omap_des_pdata_omap4,
  779. },
  780. {},
  781. };
  782. MODULE_DEVICE_TABLE(of, omap_des_of_match);
  783. static int omap_des_get_of(struct omap_des_dev *dd,
  784. struct platform_device *pdev)
  785. {
  786. const struct of_device_id *match;
  787. match = of_match_device(of_match_ptr(omap_des_of_match), &pdev->dev);
  788. if (!match) {
  789. dev_err(&pdev->dev, "no compatible OF match\n");
  790. return -EINVAL;
  791. }
  792. dd->pdata = match->data;
  793. return 0;
  794. }
  795. #else
  796. static int omap_des_get_of(struct omap_des_dev *dd,
  797. struct device *dev)
  798. {
  799. return -EINVAL;
  800. }
  801. #endif
  802. static int omap_des_get_pdev(struct omap_des_dev *dd,
  803. struct platform_device *pdev)
  804. {
  805. /* non-DT devices get pdata from pdev */
  806. dd->pdata = pdev->dev.platform_data;
  807. return 0;
  808. }
  809. static int omap_des_probe(struct platform_device *pdev)
  810. {
  811. struct device *dev = &pdev->dev;
  812. struct omap_des_dev *dd;
  813. struct crypto_alg *algp;
  814. struct resource *res;
  815. int err = -ENOMEM, i, j, irq = -1;
  816. u32 reg;
  817. dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
  818. if (dd == NULL) {
  819. dev_err(dev, "unable to alloc data struct.\n");
  820. goto err_data;
  821. }
  822. dd->dev = dev;
  823. platform_set_drvdata(pdev, dd);
  824. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  825. if (!res) {
  826. dev_err(dev, "no MEM resource info\n");
  827. goto err_res;
  828. }
  829. err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
  830. omap_des_get_pdev(dd, pdev);
  831. if (err)
  832. goto err_res;
  833. dd->io_base = devm_ioremap_resource(dev, res);
  834. if (IS_ERR(dd->io_base)) {
  835. err = PTR_ERR(dd->io_base);
  836. goto err_res;
  837. }
  838. dd->phys_base = res->start;
  839. pm_runtime_enable(dev);
  840. pm_runtime_irq_safe(dev);
  841. err = pm_runtime_get_sync(dev);
  842. if (err < 0) {
  843. pm_runtime_put_noidle(dev);
  844. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  845. goto err_get;
  846. }
  847. omap_des_dma_stop(dd);
  848. reg = omap_des_read(dd, DES_REG_REV(dd));
  849. pm_runtime_put_sync(dev);
  850. dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
  851. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  852. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  853. tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
  854. err = omap_des_dma_init(dd);
  855. if (err == -EPROBE_DEFER) {
  856. goto err_irq;
  857. } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
  858. dd->pio_only = 1;
  859. irq = platform_get_irq(pdev, 0);
  860. if (irq < 0) {
  861. dev_err(dev, "can't get IRQ resource\n");
  862. goto err_irq;
  863. }
  864. err = devm_request_irq(dev, irq, omap_des_irq, 0,
  865. dev_name(dev), dd);
  866. if (err) {
  867. dev_err(dev, "Unable to grab omap-des IRQ\n");
  868. goto err_irq;
  869. }
  870. }
  871. INIT_LIST_HEAD(&dd->list);
  872. spin_lock(&list_lock);
  873. list_add_tail(&dd->list, &dev_list);
  874. spin_unlock(&list_lock);
  875. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  876. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  877. algp = &dd->pdata->algs_info[i].algs_list[j];
  878. pr_debug("reg alg: %s\n", algp->cra_name);
  879. INIT_LIST_HEAD(&algp->cra_list);
  880. err = crypto_register_alg(algp);
  881. if (err)
  882. goto err_algs;
  883. dd->pdata->algs_info[i].registered++;
  884. }
  885. }
  886. /* Initialize des crypto engine */
  887. dd->engine = crypto_engine_alloc_init(dev, 1);
  888. if (!dd->engine)
  889. goto err_algs;
  890. dd->engine->prepare_request = omap_des_prepare_req;
  891. dd->engine->crypt_one_request = omap_des_crypt_req;
  892. err = crypto_engine_start(dd->engine);
  893. if (err)
  894. goto err_engine;
  895. return 0;
  896. err_engine:
  897. crypto_engine_exit(dd->engine);
  898. err_algs:
  899. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  900. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  901. crypto_unregister_alg(
  902. &dd->pdata->algs_info[i].algs_list[j]);
  903. omap_des_dma_cleanup(dd);
  904. err_irq:
  905. tasklet_kill(&dd->done_task);
  906. err_get:
  907. pm_runtime_disable(dev);
  908. err_res:
  909. dd = NULL;
  910. err_data:
  911. dev_err(dev, "initialization failed.\n");
  912. return err;
  913. }
  914. static int omap_des_remove(struct platform_device *pdev)
  915. {
  916. struct omap_des_dev *dd = platform_get_drvdata(pdev);
  917. int i, j;
  918. if (!dd)
  919. return -ENODEV;
  920. spin_lock(&list_lock);
  921. list_del(&dd->list);
  922. spin_unlock(&list_lock);
  923. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  924. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  925. crypto_unregister_alg(
  926. &dd->pdata->algs_info[i].algs_list[j]);
  927. tasklet_kill(&dd->done_task);
  928. omap_des_dma_cleanup(dd);
  929. pm_runtime_disable(dd->dev);
  930. dd = NULL;
  931. return 0;
  932. }
  933. #ifdef CONFIG_PM_SLEEP
  934. static int omap_des_suspend(struct device *dev)
  935. {
  936. pm_runtime_put_sync(dev);
  937. return 0;
  938. }
  939. static int omap_des_resume(struct device *dev)
  940. {
  941. int err;
  942. err = pm_runtime_get_sync(dev);
  943. if (err < 0) {
  944. pm_runtime_put_noidle(dev);
  945. dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
  946. return err;
  947. }
  948. return 0;
  949. }
  950. #endif
  951. static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
  952. static struct platform_driver omap_des_driver = {
  953. .probe = omap_des_probe,
  954. .remove = omap_des_remove,
  955. .driver = {
  956. .name = "omap-des",
  957. .pm = &omap_des_pm_ops,
  958. .of_match_table = of_match_ptr(omap_des_of_match),
  959. },
  960. };
  961. module_platform_driver(omap_des_driver);
  962. MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
  963. MODULE_LICENSE("GPL v2");
  964. MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");