omap-aes.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_address.h>
  31. #include <linux/io.h>
  32. #include <linux/crypto.h>
  33. #include <linux/interrupt.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/aes.h>
  36. #include <crypto/algapi.h>
  37. #define DST_MAXBURST 4
  38. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  39. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  40. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  41. number. For example 7:0 */
  42. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  43. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  44. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  45. ((x ^ 0x01) * 0x04))
  46. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  47. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  48. #define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_32 0
  50. #define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
  51. #define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
  52. #define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
  53. #define AES_REG_CTRL_CTR BIT(6)
  54. #define AES_REG_CTRL_CBC BIT(5)
  55. #define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
  56. #define AES_REG_CTRL_DIRECTION BIT(2)
  57. #define AES_REG_CTRL_INPUT_READY BIT(1)
  58. #define AES_REG_CTRL_OUTPUT_READY BIT(0)
  59. #define AES_REG_CTRL_MASK GENMASK(24, 2)
  60. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  61. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  62. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  63. #define AES_REG_MASK_SIDLE BIT(6)
  64. #define AES_REG_MASK_START BIT(5)
  65. #define AES_REG_MASK_DMA_OUT_EN BIT(3)
  66. #define AES_REG_MASK_DMA_IN_EN BIT(2)
  67. #define AES_REG_MASK_SOFTRESET BIT(1)
  68. #define AES_REG_AUTOIDLE BIT(0)
  69. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  70. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  71. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  72. #define AES_REG_IRQ_DATA_IN BIT(1)
  73. #define AES_REG_IRQ_DATA_OUT BIT(2)
  74. #define DEFAULT_TIMEOUT (5*HZ)
  75. #define FLAGS_MODE_MASK 0x000f
  76. #define FLAGS_ENCRYPT BIT(0)
  77. #define FLAGS_CBC BIT(1)
  78. #define FLAGS_GIV BIT(2)
  79. #define FLAGS_CTR BIT(3)
  80. #define FLAGS_INIT BIT(4)
  81. #define FLAGS_FAST BIT(5)
  82. #define FLAGS_BUSY BIT(6)
  83. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  84. struct omap_aes_ctx {
  85. struct omap_aes_dev *dd;
  86. int keylen;
  87. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  88. unsigned long flags;
  89. };
  90. struct omap_aes_reqctx {
  91. unsigned long mode;
  92. };
  93. #define OMAP_AES_QUEUE_LENGTH 1
  94. #define OMAP_AES_CACHE_SIZE 0
  95. struct omap_aes_algs_info {
  96. struct crypto_alg *algs_list;
  97. unsigned int size;
  98. unsigned int registered;
  99. };
  100. struct omap_aes_pdata {
  101. struct omap_aes_algs_info *algs_info;
  102. unsigned int algs_info_size;
  103. void (*trigger)(struct omap_aes_dev *dd, int length);
  104. u32 key_ofs;
  105. u32 iv_ofs;
  106. u32 ctrl_ofs;
  107. u32 data_ofs;
  108. u32 rev_ofs;
  109. u32 mask_ofs;
  110. u32 irq_enable_ofs;
  111. u32 irq_status_ofs;
  112. u32 dma_enable_in;
  113. u32 dma_enable_out;
  114. u32 dma_start;
  115. u32 major_mask;
  116. u32 major_shift;
  117. u32 minor_mask;
  118. u32 minor_shift;
  119. };
  120. struct omap_aes_dev {
  121. struct list_head list;
  122. unsigned long phys_base;
  123. void __iomem *io_base;
  124. struct omap_aes_ctx *ctx;
  125. struct device *dev;
  126. unsigned long flags;
  127. int err;
  128. struct tasklet_struct done_task;
  129. struct ablkcipher_request *req;
  130. struct crypto_engine *engine;
  131. /*
  132. * total is used by PIO mode for book keeping so introduce
  133. * variable total_save as need it to calc page_order
  134. */
  135. size_t total;
  136. size_t total_save;
  137. struct scatterlist *in_sg;
  138. struct scatterlist *out_sg;
  139. /* Buffers for copying for unaligned cases */
  140. struct scatterlist in_sgl;
  141. struct scatterlist out_sgl;
  142. struct scatterlist *orig_out;
  143. int sgs_copied;
  144. struct scatter_walk in_walk;
  145. struct scatter_walk out_walk;
  146. struct dma_chan *dma_lch_in;
  147. struct dma_chan *dma_lch_out;
  148. int in_sg_len;
  149. int out_sg_len;
  150. int pio_only;
  151. const struct omap_aes_pdata *pdata;
  152. };
  153. /* keep registered devices data here */
  154. static LIST_HEAD(dev_list);
  155. static DEFINE_SPINLOCK(list_lock);
  156. #ifdef DEBUG
  157. #define omap_aes_read(dd, offset) \
  158. ({ \
  159. int _read_ret; \
  160. _read_ret = __raw_readl(dd->io_base + offset); \
  161. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  162. offset, _read_ret); \
  163. _read_ret; \
  164. })
  165. #else
  166. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  167. {
  168. return __raw_readl(dd->io_base + offset);
  169. }
  170. #endif
  171. #ifdef DEBUG
  172. #define omap_aes_write(dd, offset, value) \
  173. do { \
  174. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  175. offset, value); \
  176. __raw_writel(value, dd->io_base + offset); \
  177. } while (0)
  178. #else
  179. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  180. u32 value)
  181. {
  182. __raw_writel(value, dd->io_base + offset);
  183. }
  184. #endif
  185. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  186. u32 value, u32 mask)
  187. {
  188. u32 val;
  189. val = omap_aes_read(dd, offset);
  190. val &= ~mask;
  191. val |= value;
  192. omap_aes_write(dd, offset, val);
  193. }
  194. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  195. u32 *value, int count)
  196. {
  197. for (; count--; value++, offset += 4)
  198. omap_aes_write(dd, offset, *value);
  199. }
  200. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  201. {
  202. if (!(dd->flags & FLAGS_INIT)) {
  203. dd->flags |= FLAGS_INIT;
  204. dd->err = 0;
  205. }
  206. return 0;
  207. }
  208. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  209. {
  210. unsigned int key32;
  211. int i, err;
  212. u32 val;
  213. err = omap_aes_hw_init(dd);
  214. if (err)
  215. return err;
  216. key32 = dd->ctx->keylen / sizeof(u32);
  217. /* it seems a key should always be set even if it has not changed */
  218. for (i = 0; i < key32; i++) {
  219. omap_aes_write(dd, AES_REG_KEY(dd, i),
  220. __le32_to_cpu(dd->ctx->key[i]));
  221. }
  222. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  223. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  224. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  225. if (dd->flags & FLAGS_CBC)
  226. val |= AES_REG_CTRL_CBC;
  227. if (dd->flags & FLAGS_CTR)
  228. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  229. if (dd->flags & FLAGS_ENCRYPT)
  230. val |= AES_REG_CTRL_DIRECTION;
  231. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  232. return 0;
  233. }
  234. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  235. {
  236. u32 mask, val;
  237. val = dd->pdata->dma_start;
  238. if (dd->dma_lch_out != NULL)
  239. val |= dd->pdata->dma_enable_out;
  240. if (dd->dma_lch_in != NULL)
  241. val |= dd->pdata->dma_enable_in;
  242. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  243. dd->pdata->dma_start;
  244. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  245. }
  246. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  247. {
  248. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  249. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  250. omap_aes_dma_trigger_omap2(dd, length);
  251. }
  252. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  253. {
  254. u32 mask;
  255. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  256. dd->pdata->dma_start;
  257. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  258. }
  259. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  260. {
  261. struct omap_aes_dev *dd = NULL, *tmp;
  262. spin_lock_bh(&list_lock);
  263. if (!ctx->dd) {
  264. list_for_each_entry(tmp, &dev_list, list) {
  265. /* FIXME: take fist available aes core */
  266. dd = tmp;
  267. break;
  268. }
  269. ctx->dd = dd;
  270. } else {
  271. /* already found before */
  272. dd = ctx->dd;
  273. }
  274. spin_unlock_bh(&list_lock);
  275. return dd;
  276. }
  277. static void omap_aes_dma_out_callback(void *data)
  278. {
  279. struct omap_aes_dev *dd = data;
  280. /* dma_lch_out - completed */
  281. tasklet_schedule(&dd->done_task);
  282. }
  283. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  284. {
  285. int err;
  286. dd->dma_lch_out = NULL;
  287. dd->dma_lch_in = NULL;
  288. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  289. if (IS_ERR(dd->dma_lch_in)) {
  290. dev_err(dd->dev, "Unable to request in DMA channel\n");
  291. return PTR_ERR(dd->dma_lch_in);
  292. }
  293. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  294. if (IS_ERR(dd->dma_lch_out)) {
  295. dev_err(dd->dev, "Unable to request out DMA channel\n");
  296. err = PTR_ERR(dd->dma_lch_out);
  297. goto err_dma_out;
  298. }
  299. return 0;
  300. err_dma_out:
  301. dma_release_channel(dd->dma_lch_in);
  302. return err;
  303. }
  304. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  305. {
  306. if (dd->pio_only)
  307. return;
  308. dma_release_channel(dd->dma_lch_out);
  309. dma_release_channel(dd->dma_lch_in);
  310. }
  311. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  312. unsigned int start, unsigned int nbytes, int out)
  313. {
  314. struct scatter_walk walk;
  315. if (!nbytes)
  316. return;
  317. scatterwalk_start(&walk, sg);
  318. scatterwalk_advance(&walk, start);
  319. scatterwalk_copychunks(buf, &walk, nbytes, out);
  320. scatterwalk_done(&walk, out, 0);
  321. }
  322. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  323. struct scatterlist *in_sg, struct scatterlist *out_sg,
  324. int in_sg_len, int out_sg_len)
  325. {
  326. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  327. struct omap_aes_dev *dd = ctx->dd;
  328. struct dma_async_tx_descriptor *tx_in, *tx_out;
  329. struct dma_slave_config cfg;
  330. int ret;
  331. if (dd->pio_only) {
  332. scatterwalk_start(&dd->in_walk, dd->in_sg);
  333. scatterwalk_start(&dd->out_walk, dd->out_sg);
  334. /* Enable DATAIN interrupt and let it take
  335. care of the rest */
  336. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  337. return 0;
  338. }
  339. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  340. memset(&cfg, 0, sizeof(cfg));
  341. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  342. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  343. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  344. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  345. cfg.src_maxburst = DST_MAXBURST;
  346. cfg.dst_maxburst = DST_MAXBURST;
  347. /* IN */
  348. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  349. if (ret) {
  350. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  351. ret);
  352. return ret;
  353. }
  354. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  355. DMA_MEM_TO_DEV,
  356. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  357. if (!tx_in) {
  358. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  359. return -EINVAL;
  360. }
  361. /* No callback necessary */
  362. tx_in->callback_param = dd;
  363. /* OUT */
  364. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  365. if (ret) {
  366. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  367. ret);
  368. return ret;
  369. }
  370. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  371. DMA_DEV_TO_MEM,
  372. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  373. if (!tx_out) {
  374. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  375. return -EINVAL;
  376. }
  377. tx_out->callback = omap_aes_dma_out_callback;
  378. tx_out->callback_param = dd;
  379. dmaengine_submit(tx_in);
  380. dmaengine_submit(tx_out);
  381. dma_async_issue_pending(dd->dma_lch_in);
  382. dma_async_issue_pending(dd->dma_lch_out);
  383. /* start DMA */
  384. dd->pdata->trigger(dd, dd->total);
  385. return 0;
  386. }
  387. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  388. {
  389. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  390. crypto_ablkcipher_reqtfm(dd->req));
  391. int err;
  392. pr_debug("total: %d\n", dd->total);
  393. if (!dd->pio_only) {
  394. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  395. DMA_TO_DEVICE);
  396. if (!err) {
  397. dev_err(dd->dev, "dma_map_sg() error\n");
  398. return -EINVAL;
  399. }
  400. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  401. DMA_FROM_DEVICE);
  402. if (!err) {
  403. dev_err(dd->dev, "dma_map_sg() error\n");
  404. return -EINVAL;
  405. }
  406. }
  407. err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  408. dd->out_sg_len);
  409. if (err && !dd->pio_only) {
  410. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  411. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  412. DMA_FROM_DEVICE);
  413. }
  414. return err;
  415. }
  416. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  417. {
  418. struct ablkcipher_request *req = dd->req;
  419. pr_debug("err: %d\n", err);
  420. crypto_finalize_request(dd->engine, req, err);
  421. }
  422. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  423. {
  424. pr_debug("total: %d\n", dd->total);
  425. omap_aes_dma_stop(dd);
  426. return 0;
  427. }
  428. static int omap_aes_check_aligned(struct scatterlist *sg, int total)
  429. {
  430. int len = 0;
  431. if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
  432. return -EINVAL;
  433. while (sg) {
  434. if (!IS_ALIGNED(sg->offset, 4))
  435. return -1;
  436. if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
  437. return -1;
  438. len += sg->length;
  439. sg = sg_next(sg);
  440. }
  441. if (len != total)
  442. return -1;
  443. return 0;
  444. }
  445. static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
  446. {
  447. void *buf_in, *buf_out;
  448. int pages, total;
  449. total = ALIGN(dd->total, AES_BLOCK_SIZE);
  450. pages = get_order(total);
  451. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  452. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  453. if (!buf_in || !buf_out) {
  454. pr_err("Couldn't allocated pages for unaligned cases.\n");
  455. return -1;
  456. }
  457. dd->orig_out = dd->out_sg;
  458. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  459. sg_init_table(&dd->in_sgl, 1);
  460. sg_set_buf(&dd->in_sgl, buf_in, total);
  461. dd->in_sg = &dd->in_sgl;
  462. dd->in_sg_len = 1;
  463. sg_init_table(&dd->out_sgl, 1);
  464. sg_set_buf(&dd->out_sgl, buf_out, total);
  465. dd->out_sg = &dd->out_sgl;
  466. dd->out_sg_len = 1;
  467. return 0;
  468. }
  469. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  470. struct ablkcipher_request *req)
  471. {
  472. if (req)
  473. return crypto_transfer_request_to_engine(dd->engine, req);
  474. return 0;
  475. }
  476. static int omap_aes_prepare_req(struct crypto_engine *engine,
  477. struct ablkcipher_request *req)
  478. {
  479. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  480. crypto_ablkcipher_reqtfm(req));
  481. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  482. struct omap_aes_reqctx *rctx;
  483. if (!dd)
  484. return -ENODEV;
  485. /* assign new request to device */
  486. dd->req = req;
  487. dd->total = req->nbytes;
  488. dd->total_save = req->nbytes;
  489. dd->in_sg = req->src;
  490. dd->out_sg = req->dst;
  491. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  492. if (dd->in_sg_len < 0)
  493. return dd->in_sg_len;
  494. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  495. if (dd->out_sg_len < 0)
  496. return dd->out_sg_len;
  497. if (omap_aes_check_aligned(dd->in_sg, dd->total) ||
  498. omap_aes_check_aligned(dd->out_sg, dd->total)) {
  499. if (omap_aes_copy_sgs(dd))
  500. pr_err("Failed to copy SGs for unaligned cases\n");
  501. dd->sgs_copied = 1;
  502. } else {
  503. dd->sgs_copied = 0;
  504. }
  505. rctx = ablkcipher_request_ctx(req);
  506. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  507. rctx->mode &= FLAGS_MODE_MASK;
  508. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  509. dd->ctx = ctx;
  510. ctx->dd = dd;
  511. return omap_aes_write_ctrl(dd);
  512. }
  513. static int omap_aes_crypt_req(struct crypto_engine *engine,
  514. struct ablkcipher_request *req)
  515. {
  516. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  517. crypto_ablkcipher_reqtfm(req));
  518. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  519. if (!dd)
  520. return -ENODEV;
  521. return omap_aes_crypt_dma_start(dd);
  522. }
  523. static void omap_aes_done_task(unsigned long data)
  524. {
  525. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  526. void *buf_in, *buf_out;
  527. int pages, len;
  528. pr_debug("enter done_task\n");
  529. if (!dd->pio_only) {
  530. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  531. DMA_FROM_DEVICE);
  532. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  533. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  534. DMA_FROM_DEVICE);
  535. omap_aes_crypt_dma_stop(dd);
  536. }
  537. if (dd->sgs_copied) {
  538. buf_in = sg_virt(&dd->in_sgl);
  539. buf_out = sg_virt(&dd->out_sgl);
  540. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  541. len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
  542. pages = get_order(len);
  543. free_pages((unsigned long)buf_in, pages);
  544. free_pages((unsigned long)buf_out, pages);
  545. }
  546. omap_aes_finish_req(dd, 0);
  547. pr_debug("exit\n");
  548. }
  549. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  550. {
  551. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  552. crypto_ablkcipher_reqtfm(req));
  553. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  554. struct omap_aes_dev *dd;
  555. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  556. !!(mode & FLAGS_ENCRYPT),
  557. !!(mode & FLAGS_CBC));
  558. dd = omap_aes_find_dev(ctx);
  559. if (!dd)
  560. return -ENODEV;
  561. rctx->mode = mode;
  562. return omap_aes_handle_queue(dd, req);
  563. }
  564. /* ********************** ALG API ************************************ */
  565. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  566. unsigned int keylen)
  567. {
  568. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  569. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  570. keylen != AES_KEYSIZE_256)
  571. return -EINVAL;
  572. pr_debug("enter, keylen: %d\n", keylen);
  573. memcpy(ctx->key, key, keylen);
  574. ctx->keylen = keylen;
  575. return 0;
  576. }
  577. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  578. {
  579. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  580. }
  581. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  582. {
  583. return omap_aes_crypt(req, 0);
  584. }
  585. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  586. {
  587. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  588. }
  589. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  590. {
  591. return omap_aes_crypt(req, FLAGS_CBC);
  592. }
  593. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  594. {
  595. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  596. }
  597. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  598. {
  599. return omap_aes_crypt(req, FLAGS_CTR);
  600. }
  601. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  602. {
  603. struct omap_aes_dev *dd = NULL;
  604. int err;
  605. /* Find AES device, currently picks the first device */
  606. spin_lock_bh(&list_lock);
  607. list_for_each_entry(dd, &dev_list, list) {
  608. break;
  609. }
  610. spin_unlock_bh(&list_lock);
  611. err = pm_runtime_get_sync(dd->dev);
  612. if (err < 0) {
  613. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  614. __func__, err);
  615. return err;
  616. }
  617. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  618. return 0;
  619. }
  620. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  621. {
  622. struct omap_aes_dev *dd = NULL;
  623. /* Find AES device, currently picks the first device */
  624. spin_lock_bh(&list_lock);
  625. list_for_each_entry(dd, &dev_list, list) {
  626. break;
  627. }
  628. spin_unlock_bh(&list_lock);
  629. pm_runtime_put_sync(dd->dev);
  630. }
  631. /* ********************** ALGS ************************************ */
  632. static struct crypto_alg algs_ecb_cbc[] = {
  633. {
  634. .cra_name = "ecb(aes)",
  635. .cra_driver_name = "ecb-aes-omap",
  636. .cra_priority = 300,
  637. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  638. CRYPTO_ALG_KERN_DRIVER_ONLY |
  639. CRYPTO_ALG_ASYNC,
  640. .cra_blocksize = AES_BLOCK_SIZE,
  641. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  642. .cra_alignmask = 0,
  643. .cra_type = &crypto_ablkcipher_type,
  644. .cra_module = THIS_MODULE,
  645. .cra_init = omap_aes_cra_init,
  646. .cra_exit = omap_aes_cra_exit,
  647. .cra_u.ablkcipher = {
  648. .min_keysize = AES_MIN_KEY_SIZE,
  649. .max_keysize = AES_MAX_KEY_SIZE,
  650. .setkey = omap_aes_setkey,
  651. .encrypt = omap_aes_ecb_encrypt,
  652. .decrypt = omap_aes_ecb_decrypt,
  653. }
  654. },
  655. {
  656. .cra_name = "cbc(aes)",
  657. .cra_driver_name = "cbc-aes-omap",
  658. .cra_priority = 300,
  659. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  660. CRYPTO_ALG_KERN_DRIVER_ONLY |
  661. CRYPTO_ALG_ASYNC,
  662. .cra_blocksize = AES_BLOCK_SIZE,
  663. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  664. .cra_alignmask = 0,
  665. .cra_type = &crypto_ablkcipher_type,
  666. .cra_module = THIS_MODULE,
  667. .cra_init = omap_aes_cra_init,
  668. .cra_exit = omap_aes_cra_exit,
  669. .cra_u.ablkcipher = {
  670. .min_keysize = AES_MIN_KEY_SIZE,
  671. .max_keysize = AES_MAX_KEY_SIZE,
  672. .ivsize = AES_BLOCK_SIZE,
  673. .setkey = omap_aes_setkey,
  674. .encrypt = omap_aes_cbc_encrypt,
  675. .decrypt = omap_aes_cbc_decrypt,
  676. }
  677. }
  678. };
  679. static struct crypto_alg algs_ctr[] = {
  680. {
  681. .cra_name = "ctr(aes)",
  682. .cra_driver_name = "ctr-aes-omap",
  683. .cra_priority = 300,
  684. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  685. CRYPTO_ALG_KERN_DRIVER_ONLY |
  686. CRYPTO_ALG_ASYNC,
  687. .cra_blocksize = AES_BLOCK_SIZE,
  688. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  689. .cra_alignmask = 0,
  690. .cra_type = &crypto_ablkcipher_type,
  691. .cra_module = THIS_MODULE,
  692. .cra_init = omap_aes_cra_init,
  693. .cra_exit = omap_aes_cra_exit,
  694. .cra_u.ablkcipher = {
  695. .min_keysize = AES_MIN_KEY_SIZE,
  696. .max_keysize = AES_MAX_KEY_SIZE,
  697. .geniv = "eseqiv",
  698. .ivsize = AES_BLOCK_SIZE,
  699. .setkey = omap_aes_setkey,
  700. .encrypt = omap_aes_ctr_encrypt,
  701. .decrypt = omap_aes_ctr_decrypt,
  702. }
  703. } ,
  704. };
  705. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  706. {
  707. .algs_list = algs_ecb_cbc,
  708. .size = ARRAY_SIZE(algs_ecb_cbc),
  709. },
  710. };
  711. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  712. .algs_info = omap_aes_algs_info_ecb_cbc,
  713. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  714. .trigger = omap_aes_dma_trigger_omap2,
  715. .key_ofs = 0x1c,
  716. .iv_ofs = 0x20,
  717. .ctrl_ofs = 0x30,
  718. .data_ofs = 0x34,
  719. .rev_ofs = 0x44,
  720. .mask_ofs = 0x48,
  721. .dma_enable_in = BIT(2),
  722. .dma_enable_out = BIT(3),
  723. .dma_start = BIT(5),
  724. .major_mask = 0xf0,
  725. .major_shift = 4,
  726. .minor_mask = 0x0f,
  727. .minor_shift = 0,
  728. };
  729. #ifdef CONFIG_OF
  730. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  731. {
  732. .algs_list = algs_ecb_cbc,
  733. .size = ARRAY_SIZE(algs_ecb_cbc),
  734. },
  735. {
  736. .algs_list = algs_ctr,
  737. .size = ARRAY_SIZE(algs_ctr),
  738. },
  739. };
  740. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  741. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  742. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  743. .trigger = omap_aes_dma_trigger_omap2,
  744. .key_ofs = 0x1c,
  745. .iv_ofs = 0x20,
  746. .ctrl_ofs = 0x30,
  747. .data_ofs = 0x34,
  748. .rev_ofs = 0x44,
  749. .mask_ofs = 0x48,
  750. .dma_enable_in = BIT(2),
  751. .dma_enable_out = BIT(3),
  752. .dma_start = BIT(5),
  753. .major_mask = 0xf0,
  754. .major_shift = 4,
  755. .minor_mask = 0x0f,
  756. .minor_shift = 0,
  757. };
  758. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  759. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  760. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  761. .trigger = omap_aes_dma_trigger_omap4,
  762. .key_ofs = 0x3c,
  763. .iv_ofs = 0x40,
  764. .ctrl_ofs = 0x50,
  765. .data_ofs = 0x60,
  766. .rev_ofs = 0x80,
  767. .mask_ofs = 0x84,
  768. .irq_status_ofs = 0x8c,
  769. .irq_enable_ofs = 0x90,
  770. .dma_enable_in = BIT(5),
  771. .dma_enable_out = BIT(6),
  772. .major_mask = 0x0700,
  773. .major_shift = 8,
  774. .minor_mask = 0x003f,
  775. .minor_shift = 0,
  776. };
  777. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  778. {
  779. struct omap_aes_dev *dd = dev_id;
  780. u32 status, i;
  781. u32 *src, *dst;
  782. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  783. if (status & AES_REG_IRQ_DATA_IN) {
  784. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  785. BUG_ON(!dd->in_sg);
  786. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  787. src = sg_virt(dd->in_sg) + _calc_walked(in);
  788. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  789. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  790. scatterwalk_advance(&dd->in_walk, 4);
  791. if (dd->in_sg->length == _calc_walked(in)) {
  792. dd->in_sg = sg_next(dd->in_sg);
  793. if (dd->in_sg) {
  794. scatterwalk_start(&dd->in_walk,
  795. dd->in_sg);
  796. src = sg_virt(dd->in_sg) +
  797. _calc_walked(in);
  798. }
  799. } else {
  800. src++;
  801. }
  802. }
  803. /* Clear IRQ status */
  804. status &= ~AES_REG_IRQ_DATA_IN;
  805. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  806. /* Enable DATA_OUT interrupt */
  807. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  808. } else if (status & AES_REG_IRQ_DATA_OUT) {
  809. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  810. BUG_ON(!dd->out_sg);
  811. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  812. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  813. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  814. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  815. scatterwalk_advance(&dd->out_walk, 4);
  816. if (dd->out_sg->length == _calc_walked(out)) {
  817. dd->out_sg = sg_next(dd->out_sg);
  818. if (dd->out_sg) {
  819. scatterwalk_start(&dd->out_walk,
  820. dd->out_sg);
  821. dst = sg_virt(dd->out_sg) +
  822. _calc_walked(out);
  823. }
  824. } else {
  825. dst++;
  826. }
  827. }
  828. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  829. /* Clear IRQ status */
  830. status &= ~AES_REG_IRQ_DATA_OUT;
  831. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  832. if (!dd->total)
  833. /* All bytes read! */
  834. tasklet_schedule(&dd->done_task);
  835. else
  836. /* Enable DATA_IN interrupt for next block */
  837. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  838. }
  839. return IRQ_HANDLED;
  840. }
  841. static const struct of_device_id omap_aes_of_match[] = {
  842. {
  843. .compatible = "ti,omap2-aes",
  844. .data = &omap_aes_pdata_omap2,
  845. },
  846. {
  847. .compatible = "ti,omap3-aes",
  848. .data = &omap_aes_pdata_omap3,
  849. },
  850. {
  851. .compatible = "ti,omap4-aes",
  852. .data = &omap_aes_pdata_omap4,
  853. },
  854. {},
  855. };
  856. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  857. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  858. struct device *dev, struct resource *res)
  859. {
  860. struct device_node *node = dev->of_node;
  861. const struct of_device_id *match;
  862. int err = 0;
  863. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  864. if (!match) {
  865. dev_err(dev, "no compatible OF match\n");
  866. err = -EINVAL;
  867. goto err;
  868. }
  869. err = of_address_to_resource(node, 0, res);
  870. if (err < 0) {
  871. dev_err(dev, "can't translate OF node address\n");
  872. err = -EINVAL;
  873. goto err;
  874. }
  875. dd->pdata = match->data;
  876. err:
  877. return err;
  878. }
  879. #else
  880. static const struct of_device_id omap_aes_of_match[] = {
  881. {},
  882. };
  883. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  884. struct device *dev, struct resource *res)
  885. {
  886. return -EINVAL;
  887. }
  888. #endif
  889. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  890. struct platform_device *pdev, struct resource *res)
  891. {
  892. struct device *dev = &pdev->dev;
  893. struct resource *r;
  894. int err = 0;
  895. /* Get the base address */
  896. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  897. if (!r) {
  898. dev_err(dev, "no MEM resource info\n");
  899. err = -ENODEV;
  900. goto err;
  901. }
  902. memcpy(res, r, sizeof(*res));
  903. /* Only OMAP2/3 can be non-DT */
  904. dd->pdata = &omap_aes_pdata_omap2;
  905. err:
  906. return err;
  907. }
  908. static int omap_aes_probe(struct platform_device *pdev)
  909. {
  910. struct device *dev = &pdev->dev;
  911. struct omap_aes_dev *dd;
  912. struct crypto_alg *algp;
  913. struct resource res;
  914. int err = -ENOMEM, i, j, irq = -1;
  915. u32 reg;
  916. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  917. if (dd == NULL) {
  918. dev_err(dev, "unable to alloc data struct.\n");
  919. goto err_data;
  920. }
  921. dd->dev = dev;
  922. platform_set_drvdata(pdev, dd);
  923. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  924. omap_aes_get_res_pdev(dd, pdev, &res);
  925. if (err)
  926. goto err_res;
  927. dd->io_base = devm_ioremap_resource(dev, &res);
  928. if (IS_ERR(dd->io_base)) {
  929. err = PTR_ERR(dd->io_base);
  930. goto err_res;
  931. }
  932. dd->phys_base = res.start;
  933. pm_runtime_enable(dev);
  934. err = pm_runtime_get_sync(dev);
  935. if (err < 0) {
  936. dev_err(dev, "%s: failed to get_sync(%d)\n",
  937. __func__, err);
  938. goto err_res;
  939. }
  940. omap_aes_dma_stop(dd);
  941. reg = omap_aes_read(dd, AES_REG_REV(dd));
  942. pm_runtime_put_sync(dev);
  943. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  944. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  945. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  946. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  947. err = omap_aes_dma_init(dd);
  948. if (err == -EPROBE_DEFER) {
  949. goto err_irq;
  950. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  951. dd->pio_only = 1;
  952. irq = platform_get_irq(pdev, 0);
  953. if (irq < 0) {
  954. dev_err(dev, "can't get IRQ resource\n");
  955. goto err_irq;
  956. }
  957. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  958. dev_name(dev), dd);
  959. if (err) {
  960. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  961. goto err_irq;
  962. }
  963. }
  964. INIT_LIST_HEAD(&dd->list);
  965. spin_lock(&list_lock);
  966. list_add_tail(&dd->list, &dev_list);
  967. spin_unlock(&list_lock);
  968. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  969. if (!dd->pdata->algs_info[i].registered) {
  970. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  971. algp = &dd->pdata->algs_info[i].algs_list[j];
  972. pr_debug("reg alg: %s\n", algp->cra_name);
  973. INIT_LIST_HEAD(&algp->cra_list);
  974. err = crypto_register_alg(algp);
  975. if (err)
  976. goto err_algs;
  977. dd->pdata->algs_info[i].registered++;
  978. }
  979. }
  980. }
  981. /* Initialize crypto engine */
  982. dd->engine = crypto_engine_alloc_init(dev, 1);
  983. if (!dd->engine)
  984. goto err_algs;
  985. dd->engine->prepare_request = omap_aes_prepare_req;
  986. dd->engine->crypt_one_request = omap_aes_crypt_req;
  987. err = crypto_engine_start(dd->engine);
  988. if (err)
  989. goto err_engine;
  990. return 0;
  991. err_engine:
  992. crypto_engine_exit(dd->engine);
  993. err_algs:
  994. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  995. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  996. crypto_unregister_alg(
  997. &dd->pdata->algs_info[i].algs_list[j]);
  998. omap_aes_dma_cleanup(dd);
  999. err_irq:
  1000. tasklet_kill(&dd->done_task);
  1001. pm_runtime_disable(dev);
  1002. err_res:
  1003. dd = NULL;
  1004. err_data:
  1005. dev_err(dev, "initialization failed.\n");
  1006. return err;
  1007. }
  1008. static int omap_aes_remove(struct platform_device *pdev)
  1009. {
  1010. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1011. int i, j;
  1012. if (!dd)
  1013. return -ENODEV;
  1014. spin_lock(&list_lock);
  1015. list_del(&dd->list);
  1016. spin_unlock(&list_lock);
  1017. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1018. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1019. crypto_unregister_alg(
  1020. &dd->pdata->algs_info[i].algs_list[j]);
  1021. crypto_engine_exit(dd->engine);
  1022. tasklet_kill(&dd->done_task);
  1023. omap_aes_dma_cleanup(dd);
  1024. pm_runtime_disable(dd->dev);
  1025. dd = NULL;
  1026. return 0;
  1027. }
  1028. #ifdef CONFIG_PM_SLEEP
  1029. static int omap_aes_suspend(struct device *dev)
  1030. {
  1031. pm_runtime_put_sync(dev);
  1032. return 0;
  1033. }
  1034. static int omap_aes_resume(struct device *dev)
  1035. {
  1036. pm_runtime_get_sync(dev);
  1037. return 0;
  1038. }
  1039. #endif
  1040. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1041. static struct platform_driver omap_aes_driver = {
  1042. .probe = omap_aes_probe,
  1043. .remove = omap_aes_remove,
  1044. .driver = {
  1045. .name = "omap-aes",
  1046. .pm = &omap_aes_pm_ops,
  1047. .of_match_table = omap_aes_of_match,
  1048. },
  1049. };
  1050. module_platform_driver(omap_aes_driver);
  1051. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1052. MODULE_LICENSE("GPL v2");
  1053. MODULE_AUTHOR("Dmitry Kasatkin");