ctrl.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /* * CAAM control-plane driver backend
  2. * Controller-level driver, kernel property detection, initialization
  3. *
  4. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  5. */
  6. #include <linux/device.h>
  7. #include <linux/of_address.h>
  8. #include <linux/of_irq.h>
  9. #include "compat.h"
  10. #include "regs.h"
  11. #include "intern.h"
  12. #include "jr.h"
  13. #include "desc_constr.h"
  14. #include "error.h"
  15. bool caam_little_end;
  16. EXPORT_SYMBOL(caam_little_end);
  17. /*
  18. * i.MX targets tend to have clock control subsystems that can
  19. * enable/disable clocking to our device.
  20. */
  21. #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_IMX
  22. static inline struct clk *caam_drv_identify_clk(struct device *dev,
  23. char *clk_name)
  24. {
  25. return devm_clk_get(dev, clk_name);
  26. }
  27. #else
  28. static inline struct clk *caam_drv_identify_clk(struct device *dev,
  29. char *clk_name)
  30. {
  31. return NULL;
  32. }
  33. #endif
  34. /*
  35. * Descriptor to instantiate RNG State Handle 0 in normal mode and
  36. * load the JDKEK, TDKEK and TDSK registers
  37. */
  38. static void build_instantiation_desc(u32 *desc, int handle, int do_sk)
  39. {
  40. u32 *jump_cmd, op_flags;
  41. init_job_desc(desc, 0);
  42. op_flags = OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  43. (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INIT;
  44. /* INIT RNG in non-test mode */
  45. append_operation(desc, op_flags);
  46. if (!handle && do_sk) {
  47. /*
  48. * For SH0, Secure Keys must be generated as well
  49. */
  50. /* wait for done */
  51. jump_cmd = append_jump(desc, JUMP_CLASS_CLASS1);
  52. set_jump_tgt_here(desc, jump_cmd);
  53. /*
  54. * load 1 to clear written reg:
  55. * resets the done interrrupt and returns the RNG to idle.
  56. */
  57. append_load_imm_u32(desc, 1, LDST_SRCDST_WORD_CLRW);
  58. /* Initialize State Handle */
  59. append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  60. OP_ALG_AAI_RNG4_SK);
  61. }
  62. append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
  63. }
  64. /* Descriptor for deinstantiation of State Handle 0 of the RNG block. */
  65. static void build_deinstantiation_desc(u32 *desc, int handle)
  66. {
  67. init_job_desc(desc, 0);
  68. /* Uninstantiate State Handle 0 */
  69. append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  70. (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INITFINAL);
  71. append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
  72. }
  73. /*
  74. * run_descriptor_deco0 - runs a descriptor on DECO0, under direct control of
  75. * the software (no JR/QI used).
  76. * @ctrldev - pointer to device
  77. * @status - descriptor status, after being run
  78. *
  79. * Return: - 0 if no error occurred
  80. * - -ENODEV if the DECO couldn't be acquired
  81. * - -EAGAIN if an error occurred while executing the descriptor
  82. */
  83. static inline int run_descriptor_deco0(struct device *ctrldev, u32 *desc,
  84. u32 *status)
  85. {
  86. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  87. struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
  88. struct caam_deco __iomem *deco = ctrlpriv->deco;
  89. unsigned int timeout = 100000;
  90. u32 deco_dbg_reg, flags;
  91. int i;
  92. if (ctrlpriv->virt_en == 1) {
  93. clrsetbits_32(&ctrl->deco_rsr, 0, DECORSR_JR0);
  94. while (!(rd_reg32(&ctrl->deco_rsr) & DECORSR_VALID) &&
  95. --timeout)
  96. cpu_relax();
  97. timeout = 100000;
  98. }
  99. clrsetbits_32(&ctrl->deco_rq, 0, DECORR_RQD0ENABLE);
  100. while (!(rd_reg32(&ctrl->deco_rq) & DECORR_DEN0) &&
  101. --timeout)
  102. cpu_relax();
  103. if (!timeout) {
  104. dev_err(ctrldev, "failed to acquire DECO 0\n");
  105. clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
  106. return -ENODEV;
  107. }
  108. for (i = 0; i < desc_len(desc); i++)
  109. wr_reg32(&deco->descbuf[i], caam32_to_cpu(*(desc + i)));
  110. flags = DECO_JQCR_WHL;
  111. /*
  112. * If the descriptor length is longer than 4 words, then the
  113. * FOUR bit in JRCTRL register must be set.
  114. */
  115. if (desc_len(desc) >= 4)
  116. flags |= DECO_JQCR_FOUR;
  117. /* Instruct the DECO to execute it */
  118. clrsetbits_32(&deco->jr_ctl_hi, 0, flags);
  119. timeout = 10000000;
  120. do {
  121. deco_dbg_reg = rd_reg32(&deco->desc_dbg);
  122. /*
  123. * If an error occured in the descriptor, then
  124. * the DECO status field will be set to 0x0D
  125. */
  126. if ((deco_dbg_reg & DESC_DBG_DECO_STAT_MASK) ==
  127. DESC_DBG_DECO_STAT_HOST_ERR)
  128. break;
  129. cpu_relax();
  130. } while ((deco_dbg_reg & DESC_DBG_DECO_STAT_VALID) && --timeout);
  131. *status = rd_reg32(&deco->op_status_hi) &
  132. DECO_OP_STATUS_HI_ERR_MASK;
  133. if (ctrlpriv->virt_en == 1)
  134. clrsetbits_32(&ctrl->deco_rsr, DECORSR_JR0, 0);
  135. /* Mark the DECO as free */
  136. clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
  137. if (!timeout)
  138. return -EAGAIN;
  139. return 0;
  140. }
  141. /*
  142. * instantiate_rng - builds and executes a descriptor on DECO0,
  143. * which initializes the RNG block.
  144. * @ctrldev - pointer to device
  145. * @state_handle_mask - bitmask containing the instantiation status
  146. * for the RNG4 state handles which exist in
  147. * the RNG4 block: 1 if it's been instantiated
  148. * by an external entry, 0 otherwise.
  149. * @gen_sk - generate data to be loaded into the JDKEK, TDKEK and TDSK;
  150. * Caution: this can be done only once; if the keys need to be
  151. * regenerated, a POR is required
  152. *
  153. * Return: - 0 if no error occurred
  154. * - -ENOMEM if there isn't enough memory to allocate the descriptor
  155. * - -ENODEV if DECO0 couldn't be acquired
  156. * - -EAGAIN if an error occurred when executing the descriptor
  157. * f.i. there was a RNG hardware error due to not "good enough"
  158. * entropy being aquired.
  159. */
  160. static int instantiate_rng(struct device *ctrldev, int state_handle_mask,
  161. int gen_sk)
  162. {
  163. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  164. struct caam_ctrl __iomem *ctrl;
  165. u32 *desc, status = 0, rdsta_val;
  166. int ret = 0, sh_idx;
  167. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  168. desc = kmalloc(CAAM_CMD_SZ * 7, GFP_KERNEL);
  169. if (!desc)
  170. return -ENOMEM;
  171. for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
  172. /*
  173. * If the corresponding bit is set, this state handle
  174. * was initialized by somebody else, so it's left alone.
  175. */
  176. if ((1 << sh_idx) & state_handle_mask)
  177. continue;
  178. /* Create the descriptor for instantiating RNG State Handle */
  179. build_instantiation_desc(desc, sh_idx, gen_sk);
  180. /* Try to run it through DECO0 */
  181. ret = run_descriptor_deco0(ctrldev, desc, &status);
  182. /*
  183. * If ret is not 0, or descriptor status is not 0, then
  184. * something went wrong. No need to try the next state
  185. * handle (if available), bail out here.
  186. * Also, if for some reason, the State Handle didn't get
  187. * instantiated although the descriptor has finished
  188. * without any error (HW optimizations for later
  189. * CAAM eras), then try again.
  190. */
  191. rdsta_val = rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_IFMASK;
  192. if ((status && status != JRSTA_SSRC_JUMP_HALT_CC) ||
  193. !(rdsta_val & (1 << sh_idx)))
  194. ret = -EAGAIN;
  195. if (ret)
  196. break;
  197. dev_info(ctrldev, "Instantiated RNG4 SH%d\n", sh_idx);
  198. /* Clear the contents before recreating the descriptor */
  199. memset(desc, 0x00, CAAM_CMD_SZ * 7);
  200. }
  201. kfree(desc);
  202. return ret;
  203. }
  204. /*
  205. * deinstantiate_rng - builds and executes a descriptor on DECO0,
  206. * which deinitializes the RNG block.
  207. * @ctrldev - pointer to device
  208. * @state_handle_mask - bitmask containing the instantiation status
  209. * for the RNG4 state handles which exist in
  210. * the RNG4 block: 1 if it's been instantiated
  211. *
  212. * Return: - 0 if no error occurred
  213. * - -ENOMEM if there isn't enough memory to allocate the descriptor
  214. * - -ENODEV if DECO0 couldn't be acquired
  215. * - -EAGAIN if an error occurred when executing the descriptor
  216. */
  217. static int deinstantiate_rng(struct device *ctrldev, int state_handle_mask)
  218. {
  219. u32 *desc, status;
  220. int sh_idx, ret = 0;
  221. desc = kmalloc(CAAM_CMD_SZ * 3, GFP_KERNEL);
  222. if (!desc)
  223. return -ENOMEM;
  224. for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
  225. /*
  226. * If the corresponding bit is set, then it means the state
  227. * handle was initialized by us, and thus it needs to be
  228. * deintialized as well
  229. */
  230. if ((1 << sh_idx) & state_handle_mask) {
  231. /*
  232. * Create the descriptor for deinstantating this state
  233. * handle
  234. */
  235. build_deinstantiation_desc(desc, sh_idx);
  236. /* Try to run it through DECO0 */
  237. ret = run_descriptor_deco0(ctrldev, desc, &status);
  238. if (ret || status) {
  239. dev_err(ctrldev,
  240. "Failed to deinstantiate RNG4 SH%d\n",
  241. sh_idx);
  242. break;
  243. }
  244. dev_info(ctrldev, "Deinstantiated RNG4 SH%d\n", sh_idx);
  245. }
  246. }
  247. kfree(desc);
  248. return ret;
  249. }
  250. static int caam_remove(struct platform_device *pdev)
  251. {
  252. struct device *ctrldev;
  253. struct caam_drv_private *ctrlpriv;
  254. struct caam_ctrl __iomem *ctrl;
  255. int ring;
  256. ctrldev = &pdev->dev;
  257. ctrlpriv = dev_get_drvdata(ctrldev);
  258. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  259. /* Remove platform devices for JobRs */
  260. for (ring = 0; ring < ctrlpriv->total_jobrs; ring++) {
  261. if (ctrlpriv->jrpdev[ring])
  262. of_device_unregister(ctrlpriv->jrpdev[ring]);
  263. }
  264. /* De-initialize RNG state handles initialized by this driver. */
  265. if (ctrlpriv->rng4_sh_init)
  266. deinstantiate_rng(ctrldev, ctrlpriv->rng4_sh_init);
  267. /* Shut down debug views */
  268. #ifdef CONFIG_DEBUG_FS
  269. debugfs_remove_recursive(ctrlpriv->dfs_root);
  270. #endif
  271. /* Unmap controller region */
  272. iounmap(ctrl);
  273. /* shut clocks off before finalizing shutdown */
  274. clk_disable_unprepare(ctrlpriv->caam_ipg);
  275. clk_disable_unprepare(ctrlpriv->caam_mem);
  276. clk_disable_unprepare(ctrlpriv->caam_aclk);
  277. clk_disable_unprepare(ctrlpriv->caam_emi_slow);
  278. return 0;
  279. }
  280. /*
  281. * kick_trng - sets the various parameters for enabling the initialization
  282. * of the RNG4 block in CAAM
  283. * @pdev - pointer to the platform device
  284. * @ent_delay - Defines the length (in system clocks) of each entropy sample.
  285. */
  286. static void kick_trng(struct platform_device *pdev, int ent_delay)
  287. {
  288. struct device *ctrldev = &pdev->dev;
  289. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  290. struct caam_ctrl __iomem *ctrl;
  291. struct rng4tst __iomem *r4tst;
  292. u32 val;
  293. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  294. r4tst = &ctrl->r4tst[0];
  295. /* put RNG4 into program mode */
  296. clrsetbits_32(&r4tst->rtmctl, 0, RTMCTL_PRGM);
  297. /*
  298. * Performance-wise, it does not make sense to
  299. * set the delay to a value that is lower
  300. * than the last one that worked (i.e. the state handles
  301. * were instantiated properly. Thus, instead of wasting
  302. * time trying to set the values controlling the sample
  303. * frequency, the function simply returns.
  304. */
  305. val = (rd_reg32(&r4tst->rtsdctl) & RTSDCTL_ENT_DLY_MASK)
  306. >> RTSDCTL_ENT_DLY_SHIFT;
  307. if (ent_delay <= val) {
  308. /* put RNG4 into run mode */
  309. clrsetbits_32(&r4tst->rtmctl, RTMCTL_PRGM, 0);
  310. return;
  311. }
  312. val = rd_reg32(&r4tst->rtsdctl);
  313. val = (val & ~RTSDCTL_ENT_DLY_MASK) |
  314. (ent_delay << RTSDCTL_ENT_DLY_SHIFT);
  315. wr_reg32(&r4tst->rtsdctl, val);
  316. /* min. freq. count, equal to 1/4 of the entropy sample length */
  317. wr_reg32(&r4tst->rtfrqmin, ent_delay >> 2);
  318. /* disable maximum frequency count */
  319. wr_reg32(&r4tst->rtfrqmax, RTFRQMAX_DISABLE);
  320. /* read the control register */
  321. val = rd_reg32(&r4tst->rtmctl);
  322. /*
  323. * select raw sampling in both entropy shifter
  324. * and statistical checker
  325. */
  326. clrsetbits_32(&val, 0, RTMCTL_SAMP_MODE_RAW_ES_SC);
  327. /* put RNG4 into run mode */
  328. clrsetbits_32(&val, RTMCTL_PRGM, 0);
  329. /* write back the control register */
  330. wr_reg32(&r4tst->rtmctl, val);
  331. }
  332. /**
  333. * caam_get_era() - Return the ERA of the SEC on SoC, based
  334. * on "sec-era" propery in the DTS. This property is updated by u-boot.
  335. **/
  336. int caam_get_era(void)
  337. {
  338. struct device_node *caam_node;
  339. int ret;
  340. u32 prop;
  341. caam_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
  342. ret = of_property_read_u32(caam_node, "fsl,sec-era", &prop);
  343. of_node_put(caam_node);
  344. return ret ? -ENOTSUPP : prop;
  345. }
  346. EXPORT_SYMBOL(caam_get_era);
  347. #ifdef CONFIG_DEBUG_FS
  348. static int caam_debugfs_u64_get(void *data, u64 *val)
  349. {
  350. *val = caam64_to_cpu(*(u64 *)data);
  351. return 0;
  352. }
  353. static int caam_debugfs_u32_get(void *data, u64 *val)
  354. {
  355. *val = caam32_to_cpu(*(u32 *)data);
  356. return 0;
  357. }
  358. DEFINE_SIMPLE_ATTRIBUTE(caam_fops_u32_ro, caam_debugfs_u32_get, NULL, "%llu\n");
  359. DEFINE_SIMPLE_ATTRIBUTE(caam_fops_u64_ro, caam_debugfs_u64_get, NULL, "%llu\n");
  360. #endif
  361. /* Probe routine for CAAM top (controller) level */
  362. static int caam_probe(struct platform_device *pdev)
  363. {
  364. int ret, ring, rspec, gen_sk, ent_delay = RTSDCTL_ENT_DLY_MIN;
  365. u64 caam_id;
  366. struct device *dev;
  367. struct device_node *nprop, *np;
  368. struct caam_ctrl __iomem *ctrl;
  369. struct caam_drv_private *ctrlpriv;
  370. struct clk *clk;
  371. #ifdef CONFIG_DEBUG_FS
  372. struct caam_perfmon *perfmon;
  373. #endif
  374. u32 scfgr, comp_params;
  375. u32 cha_vid_ls;
  376. int pg_size;
  377. int BLOCK_OFFSET = 0;
  378. ctrlpriv = devm_kzalloc(&pdev->dev, sizeof(*ctrlpriv), GFP_KERNEL);
  379. if (!ctrlpriv)
  380. return -ENOMEM;
  381. dev = &pdev->dev;
  382. dev_set_drvdata(dev, ctrlpriv);
  383. ctrlpriv->pdev = pdev;
  384. nprop = pdev->dev.of_node;
  385. /* Enable clocking */
  386. clk = caam_drv_identify_clk(&pdev->dev, "ipg");
  387. if (IS_ERR(clk)) {
  388. ret = PTR_ERR(clk);
  389. dev_err(&pdev->dev,
  390. "can't identify CAAM ipg clk: %d\n", ret);
  391. return ret;
  392. }
  393. ctrlpriv->caam_ipg = clk;
  394. clk = caam_drv_identify_clk(&pdev->dev, "mem");
  395. if (IS_ERR(clk)) {
  396. ret = PTR_ERR(clk);
  397. dev_err(&pdev->dev,
  398. "can't identify CAAM mem clk: %d\n", ret);
  399. return ret;
  400. }
  401. ctrlpriv->caam_mem = clk;
  402. clk = caam_drv_identify_clk(&pdev->dev, "aclk");
  403. if (IS_ERR(clk)) {
  404. ret = PTR_ERR(clk);
  405. dev_err(&pdev->dev,
  406. "can't identify CAAM aclk clk: %d\n", ret);
  407. return ret;
  408. }
  409. ctrlpriv->caam_aclk = clk;
  410. clk = caam_drv_identify_clk(&pdev->dev, "emi_slow");
  411. if (IS_ERR(clk)) {
  412. ret = PTR_ERR(clk);
  413. dev_err(&pdev->dev,
  414. "can't identify CAAM emi_slow clk: %d\n", ret);
  415. return ret;
  416. }
  417. ctrlpriv->caam_emi_slow = clk;
  418. ret = clk_prepare_enable(ctrlpriv->caam_ipg);
  419. if (ret < 0) {
  420. dev_err(&pdev->dev, "can't enable CAAM ipg clock: %d\n", ret);
  421. return ret;
  422. }
  423. ret = clk_prepare_enable(ctrlpriv->caam_mem);
  424. if (ret < 0) {
  425. dev_err(&pdev->dev, "can't enable CAAM secure mem clock: %d\n",
  426. ret);
  427. goto disable_caam_ipg;
  428. }
  429. ret = clk_prepare_enable(ctrlpriv->caam_aclk);
  430. if (ret < 0) {
  431. dev_err(&pdev->dev, "can't enable CAAM aclk clock: %d\n", ret);
  432. goto disable_caam_mem;
  433. }
  434. ret = clk_prepare_enable(ctrlpriv->caam_emi_slow);
  435. if (ret < 0) {
  436. dev_err(&pdev->dev, "can't enable CAAM emi slow clock: %d\n",
  437. ret);
  438. goto disable_caam_aclk;
  439. }
  440. /* Get configuration properties from device tree */
  441. /* First, get register page */
  442. ctrl = of_iomap(nprop, 0);
  443. if (ctrl == NULL) {
  444. dev_err(dev, "caam: of_iomap() failed\n");
  445. ret = -ENOMEM;
  446. goto disable_caam_emi_slow;
  447. }
  448. caam_little_end = !(bool)(rd_reg32(&ctrl->perfmon.status) &
  449. (CSTA_PLEND | CSTA_ALT_PLEND));
  450. /* Finding the page size for using the CTPR_MS register */
  451. comp_params = rd_reg32(&ctrl->perfmon.comp_parms_ms);
  452. pg_size = (comp_params & CTPR_MS_PG_SZ_MASK) >> CTPR_MS_PG_SZ_SHIFT;
  453. /* Allocating the BLOCK_OFFSET based on the supported page size on
  454. * the platform
  455. */
  456. if (pg_size == 0)
  457. BLOCK_OFFSET = PG_SIZE_4K;
  458. else
  459. BLOCK_OFFSET = PG_SIZE_64K;
  460. ctrlpriv->ctrl = (struct caam_ctrl __force *)ctrl;
  461. ctrlpriv->assure = (struct caam_assurance __force *)
  462. ((uint8_t *)ctrl +
  463. BLOCK_OFFSET * ASSURE_BLOCK_NUMBER
  464. );
  465. ctrlpriv->deco = (struct caam_deco __force *)
  466. ((uint8_t *)ctrl +
  467. BLOCK_OFFSET * DECO_BLOCK_NUMBER
  468. );
  469. /* Get the IRQ of the controller (for security violations only) */
  470. ctrlpriv->secvio_irq = irq_of_parse_and_map(nprop, 0);
  471. /*
  472. * Enable DECO watchdogs and, if this is a PHYS_ADDR_T_64BIT kernel,
  473. * long pointers in master configuration register
  474. */
  475. clrsetbits_32(&ctrl->mcr, MCFGR_AWCACHE_MASK, MCFGR_AWCACHE_CACH |
  476. MCFGR_AWCACHE_BUFF | MCFGR_WDENABLE | MCFGR_LARGE_BURST |
  477. (sizeof(dma_addr_t) == sizeof(u64) ? MCFGR_LONG_PTR : 0));
  478. /*
  479. * Read the Compile Time paramters and SCFGR to determine
  480. * if Virtualization is enabled for this platform
  481. */
  482. scfgr = rd_reg32(&ctrl->scfgr);
  483. ctrlpriv->virt_en = 0;
  484. if (comp_params & CTPR_MS_VIRT_EN_INCL) {
  485. /* VIRT_EN_INCL = 1 & VIRT_EN_POR = 1 or
  486. * VIRT_EN_INCL = 1 & VIRT_EN_POR = 0 & SCFGR_VIRT_EN = 1
  487. */
  488. if ((comp_params & CTPR_MS_VIRT_EN_POR) ||
  489. (!(comp_params & CTPR_MS_VIRT_EN_POR) &&
  490. (scfgr & SCFGR_VIRT_EN)))
  491. ctrlpriv->virt_en = 1;
  492. } else {
  493. /* VIRT_EN_INCL = 0 && VIRT_EN_POR_VALUE = 1 */
  494. if (comp_params & CTPR_MS_VIRT_EN_POR)
  495. ctrlpriv->virt_en = 1;
  496. }
  497. if (ctrlpriv->virt_en == 1)
  498. clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
  499. JRSTART_JR1_START | JRSTART_JR2_START |
  500. JRSTART_JR3_START);
  501. if (sizeof(dma_addr_t) == sizeof(u64))
  502. if (of_device_is_compatible(nprop, "fsl,sec-v5.0"))
  503. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
  504. else
  505. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  506. else
  507. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  508. /*
  509. * Detect and enable JobRs
  510. * First, find out how many ring spec'ed, allocate references
  511. * for all, then go probe each one.
  512. */
  513. rspec = 0;
  514. for_each_available_child_of_node(nprop, np)
  515. if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
  516. of_device_is_compatible(np, "fsl,sec4.0-job-ring"))
  517. rspec++;
  518. ctrlpriv->jrpdev = devm_kcalloc(&pdev->dev, rspec,
  519. sizeof(*ctrlpriv->jrpdev), GFP_KERNEL);
  520. if (ctrlpriv->jrpdev == NULL) {
  521. ret = -ENOMEM;
  522. goto iounmap_ctrl;
  523. }
  524. ring = 0;
  525. ctrlpriv->total_jobrs = 0;
  526. for_each_available_child_of_node(nprop, np)
  527. if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
  528. of_device_is_compatible(np, "fsl,sec4.0-job-ring")) {
  529. ctrlpriv->jrpdev[ring] =
  530. of_platform_device_create(np, NULL, dev);
  531. if (!ctrlpriv->jrpdev[ring]) {
  532. pr_warn("JR%d Platform device creation error\n",
  533. ring);
  534. continue;
  535. }
  536. ctrlpriv->jr[ring] = (struct caam_job_ring __force *)
  537. ((uint8_t *)ctrl +
  538. (ring + JR_BLOCK_NUMBER) *
  539. BLOCK_OFFSET
  540. );
  541. ctrlpriv->total_jobrs++;
  542. ring++;
  543. }
  544. /* Check to see if QI present. If so, enable */
  545. ctrlpriv->qi_present =
  546. !!(rd_reg32(&ctrl->perfmon.comp_parms_ms) &
  547. CTPR_MS_QI_MASK);
  548. if (ctrlpriv->qi_present) {
  549. ctrlpriv->qi = (struct caam_queue_if __force *)
  550. ((uint8_t *)ctrl +
  551. BLOCK_OFFSET * QI_BLOCK_NUMBER
  552. );
  553. /* This is all that's required to physically enable QI */
  554. wr_reg32(&ctrlpriv->qi->qi_control_lo, QICTL_DQEN);
  555. }
  556. /* If no QI and no rings specified, quit and go home */
  557. if ((!ctrlpriv->qi_present) && (!ctrlpriv->total_jobrs)) {
  558. dev_err(dev, "no queues configured, terminating\n");
  559. ret = -ENOMEM;
  560. goto caam_remove;
  561. }
  562. cha_vid_ls = rd_reg32(&ctrl->perfmon.cha_id_ls);
  563. /*
  564. * If SEC has RNG version >= 4 and RNG state handle has not been
  565. * already instantiated, do RNG instantiation
  566. */
  567. if ((cha_vid_ls & CHA_ID_LS_RNG_MASK) >> CHA_ID_LS_RNG_SHIFT >= 4) {
  568. ctrlpriv->rng4_sh_init =
  569. rd_reg32(&ctrl->r4tst[0].rdsta);
  570. /*
  571. * If the secure keys (TDKEK, JDKEK, TDSK), were already
  572. * generated, signal this to the function that is instantiating
  573. * the state handles. An error would occur if RNG4 attempts
  574. * to regenerate these keys before the next POR.
  575. */
  576. gen_sk = ctrlpriv->rng4_sh_init & RDSTA_SKVN ? 0 : 1;
  577. ctrlpriv->rng4_sh_init &= RDSTA_IFMASK;
  578. do {
  579. int inst_handles =
  580. rd_reg32(&ctrl->r4tst[0].rdsta) &
  581. RDSTA_IFMASK;
  582. /*
  583. * If either SH were instantiated by somebody else
  584. * (e.g. u-boot) then it is assumed that the entropy
  585. * parameters are properly set and thus the function
  586. * setting these (kick_trng(...)) is skipped.
  587. * Also, if a handle was instantiated, do not change
  588. * the TRNG parameters.
  589. */
  590. if (!(ctrlpriv->rng4_sh_init || inst_handles)) {
  591. dev_info(dev,
  592. "Entropy delay = %u\n",
  593. ent_delay);
  594. kick_trng(pdev, ent_delay);
  595. ent_delay += 400;
  596. }
  597. /*
  598. * if instantiate_rng(...) fails, the loop will rerun
  599. * and the kick_trng(...) function will modfiy the
  600. * upper and lower limits of the entropy sampling
  601. * interval, leading to a sucessful initialization of
  602. * the RNG.
  603. */
  604. ret = instantiate_rng(dev, inst_handles,
  605. gen_sk);
  606. if (ret == -EAGAIN)
  607. /*
  608. * if here, the loop will rerun,
  609. * so don't hog the CPU
  610. */
  611. cpu_relax();
  612. } while ((ret == -EAGAIN) && (ent_delay < RTSDCTL_ENT_DLY_MAX));
  613. if (ret) {
  614. dev_err(dev, "failed to instantiate RNG");
  615. goto caam_remove;
  616. }
  617. /*
  618. * Set handles init'ed by this module as the complement of the
  619. * already initialized ones
  620. */
  621. ctrlpriv->rng4_sh_init = ~ctrlpriv->rng4_sh_init & RDSTA_IFMASK;
  622. /* Enable RDB bit so that RNG works faster */
  623. clrsetbits_32(&ctrl->scfgr, 0, SCFGR_RDBENABLE);
  624. }
  625. /* NOTE: RTIC detection ought to go here, around Si time */
  626. caam_id = (u64)rd_reg32(&ctrl->perfmon.caam_id_ms) << 32 |
  627. (u64)rd_reg32(&ctrl->perfmon.caam_id_ls);
  628. /* Report "alive" for developer to see */
  629. dev_info(dev, "device ID = 0x%016llx (Era %d)\n", caam_id,
  630. caam_get_era());
  631. dev_info(dev, "job rings = %d, qi = %d\n",
  632. ctrlpriv->total_jobrs, ctrlpriv->qi_present);
  633. #ifdef CONFIG_DEBUG_FS
  634. /*
  635. * FIXME: needs better naming distinction, as some amalgamation of
  636. * "caam" and nprop->full_name. The OF name isn't distinctive,
  637. * but does separate instances
  638. */
  639. perfmon = (struct caam_perfmon __force *)&ctrl->perfmon;
  640. ctrlpriv->dfs_root = debugfs_create_dir(dev_name(dev), NULL);
  641. ctrlpriv->ctl = debugfs_create_dir("ctl", ctrlpriv->dfs_root);
  642. /* Controller-level - performance monitor counters */
  643. ctrlpriv->ctl_rq_dequeued =
  644. debugfs_create_file("rq_dequeued",
  645. S_IRUSR | S_IRGRP | S_IROTH,
  646. ctrlpriv->ctl, &perfmon->req_dequeued,
  647. &caam_fops_u64_ro);
  648. ctrlpriv->ctl_ob_enc_req =
  649. debugfs_create_file("ob_rq_encrypted",
  650. S_IRUSR | S_IRGRP | S_IROTH,
  651. ctrlpriv->ctl, &perfmon->ob_enc_req,
  652. &caam_fops_u64_ro);
  653. ctrlpriv->ctl_ib_dec_req =
  654. debugfs_create_file("ib_rq_decrypted",
  655. S_IRUSR | S_IRGRP | S_IROTH,
  656. ctrlpriv->ctl, &perfmon->ib_dec_req,
  657. &caam_fops_u64_ro);
  658. ctrlpriv->ctl_ob_enc_bytes =
  659. debugfs_create_file("ob_bytes_encrypted",
  660. S_IRUSR | S_IRGRP | S_IROTH,
  661. ctrlpriv->ctl, &perfmon->ob_enc_bytes,
  662. &caam_fops_u64_ro);
  663. ctrlpriv->ctl_ob_prot_bytes =
  664. debugfs_create_file("ob_bytes_protected",
  665. S_IRUSR | S_IRGRP | S_IROTH,
  666. ctrlpriv->ctl, &perfmon->ob_prot_bytes,
  667. &caam_fops_u64_ro);
  668. ctrlpriv->ctl_ib_dec_bytes =
  669. debugfs_create_file("ib_bytes_decrypted",
  670. S_IRUSR | S_IRGRP | S_IROTH,
  671. ctrlpriv->ctl, &perfmon->ib_dec_bytes,
  672. &caam_fops_u64_ro);
  673. ctrlpriv->ctl_ib_valid_bytes =
  674. debugfs_create_file("ib_bytes_validated",
  675. S_IRUSR | S_IRGRP | S_IROTH,
  676. ctrlpriv->ctl, &perfmon->ib_valid_bytes,
  677. &caam_fops_u64_ro);
  678. /* Controller level - global status values */
  679. ctrlpriv->ctl_faultaddr =
  680. debugfs_create_file("fault_addr",
  681. S_IRUSR | S_IRGRP | S_IROTH,
  682. ctrlpriv->ctl, &perfmon->faultaddr,
  683. &caam_fops_u32_ro);
  684. ctrlpriv->ctl_faultdetail =
  685. debugfs_create_file("fault_detail",
  686. S_IRUSR | S_IRGRP | S_IROTH,
  687. ctrlpriv->ctl, &perfmon->faultdetail,
  688. &caam_fops_u32_ro);
  689. ctrlpriv->ctl_faultstatus =
  690. debugfs_create_file("fault_status",
  691. S_IRUSR | S_IRGRP | S_IROTH,
  692. ctrlpriv->ctl, &perfmon->status,
  693. &caam_fops_u32_ro);
  694. /* Internal covering keys (useful in non-secure mode only) */
  695. ctrlpriv->ctl_kek_wrap.data = &ctrlpriv->ctrl->kek[0];
  696. ctrlpriv->ctl_kek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  697. ctrlpriv->ctl_kek = debugfs_create_blob("kek",
  698. S_IRUSR |
  699. S_IRGRP | S_IROTH,
  700. ctrlpriv->ctl,
  701. &ctrlpriv->ctl_kek_wrap);
  702. ctrlpriv->ctl_tkek_wrap.data = &ctrlpriv->ctrl->tkek[0];
  703. ctrlpriv->ctl_tkek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  704. ctrlpriv->ctl_tkek = debugfs_create_blob("tkek",
  705. S_IRUSR |
  706. S_IRGRP | S_IROTH,
  707. ctrlpriv->ctl,
  708. &ctrlpriv->ctl_tkek_wrap);
  709. ctrlpriv->ctl_tdsk_wrap.data = &ctrlpriv->ctrl->tdsk[0];
  710. ctrlpriv->ctl_tdsk_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  711. ctrlpriv->ctl_tdsk = debugfs_create_blob("tdsk",
  712. S_IRUSR |
  713. S_IRGRP | S_IROTH,
  714. ctrlpriv->ctl,
  715. &ctrlpriv->ctl_tdsk_wrap);
  716. #endif
  717. return 0;
  718. caam_remove:
  719. caam_remove(pdev);
  720. iounmap_ctrl:
  721. iounmap(ctrl);
  722. disable_caam_emi_slow:
  723. clk_disable_unprepare(ctrlpriv->caam_emi_slow);
  724. disable_caam_aclk:
  725. clk_disable_unprepare(ctrlpriv->caam_aclk);
  726. disable_caam_mem:
  727. clk_disable_unprepare(ctrlpriv->caam_mem);
  728. disable_caam_ipg:
  729. clk_disable_unprepare(ctrlpriv->caam_ipg);
  730. return ret;
  731. }
  732. static struct of_device_id caam_match[] = {
  733. {
  734. .compatible = "fsl,sec-v4.0",
  735. },
  736. {
  737. .compatible = "fsl,sec4.0",
  738. },
  739. {},
  740. };
  741. MODULE_DEVICE_TABLE(of, caam_match);
  742. static struct platform_driver caam_driver = {
  743. .driver = {
  744. .name = "caam",
  745. .of_match_table = caam_match,
  746. },
  747. .probe = caam_probe,
  748. .remove = caam_remove,
  749. };
  750. module_platform_driver(caam_driver);
  751. MODULE_LICENSE("GPL");
  752. MODULE_DESCRIPTION("FSL CAAM request backend");
  753. MODULE_AUTHOR("Freescale Semiconductor - NMG/STC");