arm-ccn.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License version 2 as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * Copyright (C) 2014 ARM Limited
  12. */
  13. #include <linux/ctype.h>
  14. #include <linux/hrtimer.h>
  15. #include <linux/idr.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/perf_event.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #define CCN_NUM_XP_PORTS 2
  23. #define CCN_NUM_VCS 4
  24. #define CCN_NUM_REGIONS 256
  25. #define CCN_REGION_SIZE 0x10000
  26. #define CCN_ALL_OLY_ID 0xff00
  27. #define CCN_ALL_OLY_ID__OLY_ID__SHIFT 0
  28. #define CCN_ALL_OLY_ID__OLY_ID__MASK 0x1f
  29. #define CCN_ALL_OLY_ID__NODE_ID__SHIFT 8
  30. #define CCN_ALL_OLY_ID__NODE_ID__MASK 0x3f
  31. #define CCN_MN_ERRINT_STATUS 0x0008
  32. #define CCN_MN_ERRINT_STATUS__INTREQ__DESSERT 0x11
  33. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__ENABLE 0x02
  34. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLED 0x20
  35. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE 0x22
  36. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_ENABLE 0x04
  37. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLED 0x40
  38. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLE 0x44
  39. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE 0x08
  40. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED 0x80
  41. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE 0x88
  42. #define CCN_MN_OLY_COMP_LIST_63_0 0x01e0
  43. #define CCN_MN_ERR_SIG_VAL_63_0 0x0300
  44. #define CCN_MN_ERR_SIG_VAL_63_0__DT (1 << 1)
  45. #define CCN_DT_ACTIVE_DSM 0x0000
  46. #define CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(n) ((n) * 8)
  47. #define CCN_DT_ACTIVE_DSM__DSM_ID__MASK 0xff
  48. #define CCN_DT_CTL 0x0028
  49. #define CCN_DT_CTL__DT_EN (1 << 0)
  50. #define CCN_DT_PMEVCNT(n) (0x0100 + (n) * 0x8)
  51. #define CCN_DT_PMCCNTR 0x0140
  52. #define CCN_DT_PMCCNTRSR 0x0190
  53. #define CCN_DT_PMOVSR 0x0198
  54. #define CCN_DT_PMOVSR_CLR 0x01a0
  55. #define CCN_DT_PMOVSR_CLR__MASK 0x1f
  56. #define CCN_DT_PMCR 0x01a8
  57. #define CCN_DT_PMCR__OVFL_INTR_EN (1 << 6)
  58. #define CCN_DT_PMCR__PMU_EN (1 << 0)
  59. #define CCN_DT_PMSR 0x01b0
  60. #define CCN_DT_PMSR_REQ 0x01b8
  61. #define CCN_DT_PMSR_CLR 0x01c0
  62. #define CCN_HNF_PMU_EVENT_SEL 0x0600
  63. #define CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  64. #define CCN_HNF_PMU_EVENT_SEL__ID__MASK 0xf
  65. #define CCN_XP_DT_CONFIG 0x0300
  66. #define CCN_XP_DT_CONFIG__DT_CFG__SHIFT(n) ((n) * 4)
  67. #define CCN_XP_DT_CONFIG__DT_CFG__MASK 0xf
  68. #define CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH 0x0
  69. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT_0_OR_1 0x1
  70. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(n) (0x2 + (n))
  71. #define CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(n) (0x4 + (n))
  72. #define CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(d, n) (0x8 + (d) * 4 + (n))
  73. #define CCN_XP_DT_INTERFACE_SEL 0x0308
  74. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(n) (0 + (n) * 8)
  75. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK 0x1
  76. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(n) (1 + (n) * 8)
  77. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK 0x1
  78. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(n) (2 + (n) * 8)
  79. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK 0x3
  80. #define CCN_XP_DT_CMP_VAL_L(n) (0x0310 + (n) * 0x40)
  81. #define CCN_XP_DT_CMP_VAL_H(n) (0x0318 + (n) * 0x40)
  82. #define CCN_XP_DT_CMP_MASK_L(n) (0x0320 + (n) * 0x40)
  83. #define CCN_XP_DT_CMP_MASK_H(n) (0x0328 + (n) * 0x40)
  84. #define CCN_XP_DT_CONTROL 0x0370
  85. #define CCN_XP_DT_CONTROL__DT_ENABLE (1 << 0)
  86. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(n) (12 + (n) * 4)
  87. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__MASK 0xf
  88. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS 0xf
  89. #define CCN_XP_PMU_EVENT_SEL 0x0600
  90. #define CCN_XP_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 7)
  91. #define CCN_XP_PMU_EVENT_SEL__ID__MASK 0x3f
  92. #define CCN_SBAS_PMU_EVENT_SEL 0x0600
  93. #define CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  94. #define CCN_SBAS_PMU_EVENT_SEL__ID__MASK 0xf
  95. #define CCN_RNI_PMU_EVENT_SEL 0x0600
  96. #define CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  97. #define CCN_RNI_PMU_EVENT_SEL__ID__MASK 0xf
  98. #define CCN_TYPE_MN 0x01
  99. #define CCN_TYPE_DT 0x02
  100. #define CCN_TYPE_HNF 0x04
  101. #define CCN_TYPE_HNI 0x05
  102. #define CCN_TYPE_XP 0x08
  103. #define CCN_TYPE_SBSX 0x0c
  104. #define CCN_TYPE_SBAS 0x10
  105. #define CCN_TYPE_RNI_1P 0x14
  106. #define CCN_TYPE_RNI_2P 0x15
  107. #define CCN_TYPE_RNI_3P 0x16
  108. #define CCN_TYPE_RND_1P 0x18 /* RN-D = RN-I + DVM */
  109. #define CCN_TYPE_RND_2P 0x19
  110. #define CCN_TYPE_RND_3P 0x1a
  111. #define CCN_TYPE_CYCLES 0xff /* Pseudotype */
  112. #define CCN_EVENT_WATCHPOINT 0xfe /* Pseudoevent */
  113. #define CCN_NUM_PMU_EVENTS 4
  114. #define CCN_NUM_XP_WATCHPOINTS 2 /* See DT.dbg_id.num_watchpoints */
  115. #define CCN_NUM_PMU_EVENT_COUNTERS 8 /* See DT.dbg_id.num_pmucntr */
  116. #define CCN_IDX_PMU_CYCLE_COUNTER CCN_NUM_PMU_EVENT_COUNTERS
  117. #define CCN_NUM_PREDEFINED_MASKS 4
  118. #define CCN_IDX_MASK_ANY (CCN_NUM_PMU_EVENT_COUNTERS + 0)
  119. #define CCN_IDX_MASK_EXACT (CCN_NUM_PMU_EVENT_COUNTERS + 1)
  120. #define CCN_IDX_MASK_ORDER (CCN_NUM_PMU_EVENT_COUNTERS + 2)
  121. #define CCN_IDX_MASK_OPCODE (CCN_NUM_PMU_EVENT_COUNTERS + 3)
  122. struct arm_ccn_component {
  123. void __iomem *base;
  124. u32 type;
  125. DECLARE_BITMAP(pmu_events_mask, CCN_NUM_PMU_EVENTS);
  126. union {
  127. struct {
  128. DECLARE_BITMAP(dt_cmp_mask, CCN_NUM_XP_WATCHPOINTS);
  129. } xp;
  130. };
  131. };
  132. #define pmu_to_arm_ccn(_pmu) container_of(container_of(_pmu, \
  133. struct arm_ccn_dt, pmu), struct arm_ccn, dt)
  134. struct arm_ccn_dt {
  135. int id;
  136. void __iomem *base;
  137. spinlock_t config_lock;
  138. DECLARE_BITMAP(pmu_counters_mask, CCN_NUM_PMU_EVENT_COUNTERS + 1);
  139. struct {
  140. struct arm_ccn_component *source;
  141. struct perf_event *event;
  142. } pmu_counters[CCN_NUM_PMU_EVENT_COUNTERS + 1];
  143. struct {
  144. u64 l, h;
  145. } cmp_mask[CCN_NUM_PMU_EVENT_COUNTERS + CCN_NUM_PREDEFINED_MASKS];
  146. struct hrtimer hrtimer;
  147. cpumask_t cpu;
  148. struct list_head entry;
  149. struct pmu pmu;
  150. };
  151. struct arm_ccn {
  152. struct device *dev;
  153. void __iomem *base;
  154. unsigned int irq;
  155. unsigned sbas_present:1;
  156. unsigned sbsx_present:1;
  157. int num_nodes;
  158. struct arm_ccn_component *node;
  159. int num_xps;
  160. struct arm_ccn_component *xp;
  161. struct arm_ccn_dt dt;
  162. };
  163. static DEFINE_MUTEX(arm_ccn_mutex);
  164. static LIST_HEAD(arm_ccn_list);
  165. static int arm_ccn_node_to_xp(int node)
  166. {
  167. return node / CCN_NUM_XP_PORTS;
  168. }
  169. static int arm_ccn_node_to_xp_port(int node)
  170. {
  171. return node % CCN_NUM_XP_PORTS;
  172. }
  173. /*
  174. * Bit shifts and masks in these defines must be kept in sync with
  175. * arm_ccn_pmu_config_set() and CCN_FORMAT_ATTRs below!
  176. */
  177. #define CCN_CONFIG_NODE(_config) (((_config) >> 0) & 0xff)
  178. #define CCN_CONFIG_XP(_config) (((_config) >> 0) & 0xff)
  179. #define CCN_CONFIG_TYPE(_config) (((_config) >> 8) & 0xff)
  180. #define CCN_CONFIG_EVENT(_config) (((_config) >> 16) & 0xff)
  181. #define CCN_CONFIG_PORT(_config) (((_config) >> 24) & 0x3)
  182. #define CCN_CONFIG_VC(_config) (((_config) >> 26) & 0x7)
  183. #define CCN_CONFIG_DIR(_config) (((_config) >> 29) & 0x1)
  184. #define CCN_CONFIG_MASK(_config) (((_config) >> 30) & 0xf)
  185. static void arm_ccn_pmu_config_set(u64 *config, u32 node_xp, u32 type, u32 port)
  186. {
  187. *config &= ~((0xff << 0) | (0xff << 8) | (0x3 << 24));
  188. *config |= (node_xp << 0) | (type << 8) | (port << 24);
  189. }
  190. static ssize_t arm_ccn_pmu_format_show(struct device *dev,
  191. struct device_attribute *attr, char *buf)
  192. {
  193. struct dev_ext_attribute *ea = container_of(attr,
  194. struct dev_ext_attribute, attr);
  195. return snprintf(buf, PAGE_SIZE, "%s\n", (char *)ea->var);
  196. }
  197. #define CCN_FORMAT_ATTR(_name, _config) \
  198. struct dev_ext_attribute arm_ccn_pmu_format_attr_##_name = \
  199. { __ATTR(_name, S_IRUGO, arm_ccn_pmu_format_show, \
  200. NULL), _config }
  201. static CCN_FORMAT_ATTR(node, "config:0-7");
  202. static CCN_FORMAT_ATTR(xp, "config:0-7");
  203. static CCN_FORMAT_ATTR(type, "config:8-15");
  204. static CCN_FORMAT_ATTR(event, "config:16-23");
  205. static CCN_FORMAT_ATTR(port, "config:24-25");
  206. static CCN_FORMAT_ATTR(vc, "config:26-28");
  207. static CCN_FORMAT_ATTR(dir, "config:29-29");
  208. static CCN_FORMAT_ATTR(mask, "config:30-33");
  209. static CCN_FORMAT_ATTR(cmp_l, "config1:0-62");
  210. static CCN_FORMAT_ATTR(cmp_h, "config2:0-59");
  211. static struct attribute *arm_ccn_pmu_format_attrs[] = {
  212. &arm_ccn_pmu_format_attr_node.attr.attr,
  213. &arm_ccn_pmu_format_attr_xp.attr.attr,
  214. &arm_ccn_pmu_format_attr_type.attr.attr,
  215. &arm_ccn_pmu_format_attr_event.attr.attr,
  216. &arm_ccn_pmu_format_attr_port.attr.attr,
  217. &arm_ccn_pmu_format_attr_vc.attr.attr,
  218. &arm_ccn_pmu_format_attr_dir.attr.attr,
  219. &arm_ccn_pmu_format_attr_mask.attr.attr,
  220. &arm_ccn_pmu_format_attr_cmp_l.attr.attr,
  221. &arm_ccn_pmu_format_attr_cmp_h.attr.attr,
  222. NULL
  223. };
  224. static struct attribute_group arm_ccn_pmu_format_attr_group = {
  225. .name = "format",
  226. .attrs = arm_ccn_pmu_format_attrs,
  227. };
  228. struct arm_ccn_pmu_event {
  229. struct device_attribute attr;
  230. u32 type;
  231. u32 event;
  232. int num_ports;
  233. int num_vcs;
  234. const char *def;
  235. int mask;
  236. };
  237. #define CCN_EVENT_ATTR(_name) \
  238. __ATTR(_name, S_IRUGO, arm_ccn_pmu_event_show, NULL)
  239. /*
  240. * Events defined in TRM for MN, HN-I and SBSX are actually watchpoints set on
  241. * their ports in XP they are connected to. For the sake of usability they are
  242. * explicitly defined here (and translated into a relevant watchpoint in
  243. * arm_ccn_pmu_event_init()) so the user can easily request them without deep
  244. * knowledge of the flit format.
  245. */
  246. #define CCN_EVENT_MN(_name, _def, _mask) { .attr = CCN_EVENT_ATTR(mn_##_name), \
  247. .type = CCN_TYPE_MN, .event = CCN_EVENT_WATCHPOINT, \
  248. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, \
  249. .def = _def, .mask = _mask, }
  250. #define CCN_EVENT_HNI(_name, _def, _mask) { \
  251. .attr = CCN_EVENT_ATTR(hni_##_name), .type = CCN_TYPE_HNI, \
  252. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  253. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  254. #define CCN_EVENT_SBSX(_name, _def, _mask) { \
  255. .attr = CCN_EVENT_ATTR(sbsx_##_name), .type = CCN_TYPE_SBSX, \
  256. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  257. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  258. #define CCN_EVENT_HNF(_name, _event) { .attr = CCN_EVENT_ATTR(hnf_##_name), \
  259. .type = CCN_TYPE_HNF, .event = _event, }
  260. #define CCN_EVENT_XP(_name, _event) { .attr = CCN_EVENT_ATTR(xp_##_name), \
  261. .type = CCN_TYPE_XP, .event = _event, \
  262. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, }
  263. /*
  264. * RN-I & RN-D (RN-D = RN-I + DVM) nodes have different type ID depending
  265. * on configuration. One of them is picked to represent the whole group,
  266. * as they all share the same event types.
  267. */
  268. #define CCN_EVENT_RNI(_name, _event) { .attr = CCN_EVENT_ATTR(rni_##_name), \
  269. .type = CCN_TYPE_RNI_3P, .event = _event, }
  270. #define CCN_EVENT_SBAS(_name, _event) { .attr = CCN_EVENT_ATTR(sbas_##_name), \
  271. .type = CCN_TYPE_SBAS, .event = _event, }
  272. #define CCN_EVENT_CYCLES(_name) { .attr = CCN_EVENT_ATTR(_name), \
  273. .type = CCN_TYPE_CYCLES }
  274. static ssize_t arm_ccn_pmu_event_show(struct device *dev,
  275. struct device_attribute *attr, char *buf)
  276. {
  277. struct arm_ccn_pmu_event *event = container_of(attr,
  278. struct arm_ccn_pmu_event, attr);
  279. ssize_t res;
  280. res = snprintf(buf, PAGE_SIZE, "type=0x%x", event->type);
  281. if (event->event)
  282. res += snprintf(buf + res, PAGE_SIZE - res, ",event=0x%x",
  283. event->event);
  284. if (event->def)
  285. res += snprintf(buf + res, PAGE_SIZE - res, ",%s",
  286. event->def);
  287. if (event->mask)
  288. res += snprintf(buf + res, PAGE_SIZE - res, ",mask=0x%x",
  289. event->mask);
  290. /* Arguments required by an event */
  291. switch (event->type) {
  292. case CCN_TYPE_CYCLES:
  293. break;
  294. case CCN_TYPE_XP:
  295. res += snprintf(buf + res, PAGE_SIZE - res,
  296. ",xp=?,port=?,vc=?,dir=?");
  297. if (event->event == CCN_EVENT_WATCHPOINT)
  298. res += snprintf(buf + res, PAGE_SIZE - res,
  299. ",cmp_l=?,cmp_h=?,mask=?");
  300. break;
  301. default:
  302. res += snprintf(buf + res, PAGE_SIZE - res, ",node=?");
  303. break;
  304. }
  305. res += snprintf(buf + res, PAGE_SIZE - res, "\n");
  306. return res;
  307. }
  308. static umode_t arm_ccn_pmu_events_is_visible(struct kobject *kobj,
  309. struct attribute *attr, int index)
  310. {
  311. struct device *dev = kobj_to_dev(kobj);
  312. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  313. struct device_attribute *dev_attr = container_of(attr,
  314. struct device_attribute, attr);
  315. struct arm_ccn_pmu_event *event = container_of(dev_attr,
  316. struct arm_ccn_pmu_event, attr);
  317. if (event->type == CCN_TYPE_SBAS && !ccn->sbas_present)
  318. return 0;
  319. if (event->type == CCN_TYPE_SBSX && !ccn->sbsx_present)
  320. return 0;
  321. return attr->mode;
  322. }
  323. static struct arm_ccn_pmu_event arm_ccn_pmu_events[] = {
  324. CCN_EVENT_MN(eobarrier, "dir=0,vc=0,cmp_h=0x1c00", CCN_IDX_MASK_OPCODE),
  325. CCN_EVENT_MN(ecbarrier, "dir=0,vc=0,cmp_h=0x1e00", CCN_IDX_MASK_OPCODE),
  326. CCN_EVENT_MN(dvmop, "dir=0,vc=0,cmp_h=0x2800", CCN_IDX_MASK_OPCODE),
  327. CCN_EVENT_HNI(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  328. CCN_EVENT_HNI(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  329. CCN_EVENT_HNI(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  330. CCN_EVENT_HNI(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  331. CCN_EVENT_HNI(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  332. CCN_IDX_MASK_ORDER),
  333. CCN_EVENT_SBSX(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  334. CCN_EVENT_SBSX(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  335. CCN_EVENT_SBSX(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  336. CCN_EVENT_SBSX(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  337. CCN_EVENT_SBSX(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  338. CCN_IDX_MASK_ORDER),
  339. CCN_EVENT_HNF(cache_miss, 0x1),
  340. CCN_EVENT_HNF(l3_sf_cache_access, 0x02),
  341. CCN_EVENT_HNF(cache_fill, 0x3),
  342. CCN_EVENT_HNF(pocq_retry, 0x4),
  343. CCN_EVENT_HNF(pocq_reqs_recvd, 0x5),
  344. CCN_EVENT_HNF(sf_hit, 0x6),
  345. CCN_EVENT_HNF(sf_evictions, 0x7),
  346. CCN_EVENT_HNF(snoops_sent, 0x8),
  347. CCN_EVENT_HNF(snoops_broadcast, 0x9),
  348. CCN_EVENT_HNF(l3_eviction, 0xa),
  349. CCN_EVENT_HNF(l3_fill_invalid_way, 0xb),
  350. CCN_EVENT_HNF(mc_retries, 0xc),
  351. CCN_EVENT_HNF(mc_reqs, 0xd),
  352. CCN_EVENT_HNF(qos_hh_retry, 0xe),
  353. CCN_EVENT_RNI(rdata_beats_p0, 0x1),
  354. CCN_EVENT_RNI(rdata_beats_p1, 0x2),
  355. CCN_EVENT_RNI(rdata_beats_p2, 0x3),
  356. CCN_EVENT_RNI(rxdat_flits, 0x4),
  357. CCN_EVENT_RNI(txdat_flits, 0x5),
  358. CCN_EVENT_RNI(txreq_flits, 0x6),
  359. CCN_EVENT_RNI(txreq_flits_retried, 0x7),
  360. CCN_EVENT_RNI(rrt_full, 0x8),
  361. CCN_EVENT_RNI(wrt_full, 0x9),
  362. CCN_EVENT_RNI(txreq_flits_replayed, 0xa),
  363. CCN_EVENT_XP(upload_starvation, 0x1),
  364. CCN_EVENT_XP(download_starvation, 0x2),
  365. CCN_EVENT_XP(respin, 0x3),
  366. CCN_EVENT_XP(valid_flit, 0x4),
  367. CCN_EVENT_XP(watchpoint, CCN_EVENT_WATCHPOINT),
  368. CCN_EVENT_SBAS(rdata_beats_p0, 0x1),
  369. CCN_EVENT_SBAS(rxdat_flits, 0x4),
  370. CCN_EVENT_SBAS(txdat_flits, 0x5),
  371. CCN_EVENT_SBAS(txreq_flits, 0x6),
  372. CCN_EVENT_SBAS(txreq_flits_retried, 0x7),
  373. CCN_EVENT_SBAS(rrt_full, 0x8),
  374. CCN_EVENT_SBAS(wrt_full, 0x9),
  375. CCN_EVENT_SBAS(txreq_flits_replayed, 0xa),
  376. CCN_EVENT_CYCLES(cycles),
  377. };
  378. /* Populated in arm_ccn_init() */
  379. static struct attribute
  380. *arm_ccn_pmu_events_attrs[ARRAY_SIZE(arm_ccn_pmu_events) + 1];
  381. static struct attribute_group arm_ccn_pmu_events_attr_group = {
  382. .name = "events",
  383. .is_visible = arm_ccn_pmu_events_is_visible,
  384. .attrs = arm_ccn_pmu_events_attrs,
  385. };
  386. static u64 *arm_ccn_pmu_get_cmp_mask(struct arm_ccn *ccn, const char *name)
  387. {
  388. unsigned long i;
  389. if (WARN_ON(!name || !name[0] || !isxdigit(name[0]) || !name[1]))
  390. return NULL;
  391. i = isdigit(name[0]) ? name[0] - '0' : 0xa + tolower(name[0]) - 'a';
  392. switch (name[1]) {
  393. case 'l':
  394. return &ccn->dt.cmp_mask[i].l;
  395. case 'h':
  396. return &ccn->dt.cmp_mask[i].h;
  397. default:
  398. return NULL;
  399. }
  400. }
  401. static ssize_t arm_ccn_pmu_cmp_mask_show(struct device *dev,
  402. struct device_attribute *attr, char *buf)
  403. {
  404. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  405. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  406. return mask ? snprintf(buf, PAGE_SIZE, "0x%016llx\n", *mask) : -EINVAL;
  407. }
  408. static ssize_t arm_ccn_pmu_cmp_mask_store(struct device *dev,
  409. struct device_attribute *attr, const char *buf, size_t count)
  410. {
  411. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  412. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  413. int err = -EINVAL;
  414. if (mask)
  415. err = kstrtoull(buf, 0, mask);
  416. return err ? err : count;
  417. }
  418. #define CCN_CMP_MASK_ATTR(_name) \
  419. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  420. __ATTR(_name, S_IRUGO | S_IWUSR, \
  421. arm_ccn_pmu_cmp_mask_show, arm_ccn_pmu_cmp_mask_store)
  422. #define CCN_CMP_MASK_ATTR_RO(_name) \
  423. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  424. __ATTR(_name, S_IRUGO, arm_ccn_pmu_cmp_mask_show, NULL)
  425. static CCN_CMP_MASK_ATTR(0l);
  426. static CCN_CMP_MASK_ATTR(0h);
  427. static CCN_CMP_MASK_ATTR(1l);
  428. static CCN_CMP_MASK_ATTR(1h);
  429. static CCN_CMP_MASK_ATTR(2l);
  430. static CCN_CMP_MASK_ATTR(2h);
  431. static CCN_CMP_MASK_ATTR(3l);
  432. static CCN_CMP_MASK_ATTR(3h);
  433. static CCN_CMP_MASK_ATTR(4l);
  434. static CCN_CMP_MASK_ATTR(4h);
  435. static CCN_CMP_MASK_ATTR(5l);
  436. static CCN_CMP_MASK_ATTR(5h);
  437. static CCN_CMP_MASK_ATTR(6l);
  438. static CCN_CMP_MASK_ATTR(6h);
  439. static CCN_CMP_MASK_ATTR(7l);
  440. static CCN_CMP_MASK_ATTR(7h);
  441. static CCN_CMP_MASK_ATTR_RO(8l);
  442. static CCN_CMP_MASK_ATTR_RO(8h);
  443. static CCN_CMP_MASK_ATTR_RO(9l);
  444. static CCN_CMP_MASK_ATTR_RO(9h);
  445. static CCN_CMP_MASK_ATTR_RO(al);
  446. static CCN_CMP_MASK_ATTR_RO(ah);
  447. static CCN_CMP_MASK_ATTR_RO(bl);
  448. static CCN_CMP_MASK_ATTR_RO(bh);
  449. static struct attribute *arm_ccn_pmu_cmp_mask_attrs[] = {
  450. &arm_ccn_pmu_cmp_mask_attr_0l.attr, &arm_ccn_pmu_cmp_mask_attr_0h.attr,
  451. &arm_ccn_pmu_cmp_mask_attr_1l.attr, &arm_ccn_pmu_cmp_mask_attr_1h.attr,
  452. &arm_ccn_pmu_cmp_mask_attr_2l.attr, &arm_ccn_pmu_cmp_mask_attr_2h.attr,
  453. &arm_ccn_pmu_cmp_mask_attr_3l.attr, &arm_ccn_pmu_cmp_mask_attr_3h.attr,
  454. &arm_ccn_pmu_cmp_mask_attr_4l.attr, &arm_ccn_pmu_cmp_mask_attr_4h.attr,
  455. &arm_ccn_pmu_cmp_mask_attr_5l.attr, &arm_ccn_pmu_cmp_mask_attr_5h.attr,
  456. &arm_ccn_pmu_cmp_mask_attr_6l.attr, &arm_ccn_pmu_cmp_mask_attr_6h.attr,
  457. &arm_ccn_pmu_cmp_mask_attr_7l.attr, &arm_ccn_pmu_cmp_mask_attr_7h.attr,
  458. &arm_ccn_pmu_cmp_mask_attr_8l.attr, &arm_ccn_pmu_cmp_mask_attr_8h.attr,
  459. &arm_ccn_pmu_cmp_mask_attr_9l.attr, &arm_ccn_pmu_cmp_mask_attr_9h.attr,
  460. &arm_ccn_pmu_cmp_mask_attr_al.attr, &arm_ccn_pmu_cmp_mask_attr_ah.attr,
  461. &arm_ccn_pmu_cmp_mask_attr_bl.attr, &arm_ccn_pmu_cmp_mask_attr_bh.attr,
  462. NULL
  463. };
  464. static struct attribute_group arm_ccn_pmu_cmp_mask_attr_group = {
  465. .name = "cmp_mask",
  466. .attrs = arm_ccn_pmu_cmp_mask_attrs,
  467. };
  468. static ssize_t arm_ccn_pmu_cpumask_show(struct device *dev,
  469. struct device_attribute *attr, char *buf)
  470. {
  471. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  472. return cpumap_print_to_pagebuf(true, buf, &ccn->dt.cpu);
  473. }
  474. static struct device_attribute arm_ccn_pmu_cpumask_attr =
  475. __ATTR(cpumask, S_IRUGO, arm_ccn_pmu_cpumask_show, NULL);
  476. static struct attribute *arm_ccn_pmu_cpumask_attrs[] = {
  477. &arm_ccn_pmu_cpumask_attr.attr,
  478. NULL,
  479. };
  480. static struct attribute_group arm_ccn_pmu_cpumask_attr_group = {
  481. .attrs = arm_ccn_pmu_cpumask_attrs,
  482. };
  483. /*
  484. * Default poll period is 10ms, which is way over the top anyway,
  485. * as in the worst case scenario (an event every cycle), with 1GHz
  486. * clocked bus, the smallest, 32 bit counter will overflow in
  487. * more than 4s.
  488. */
  489. static unsigned int arm_ccn_pmu_poll_period_us = 10000;
  490. module_param_named(pmu_poll_period_us, arm_ccn_pmu_poll_period_us, uint,
  491. S_IRUGO | S_IWUSR);
  492. static ktime_t arm_ccn_pmu_timer_period(void)
  493. {
  494. return ns_to_ktime((u64)arm_ccn_pmu_poll_period_us * 1000);
  495. }
  496. static const struct attribute_group *arm_ccn_pmu_attr_groups[] = {
  497. &arm_ccn_pmu_events_attr_group,
  498. &arm_ccn_pmu_format_attr_group,
  499. &arm_ccn_pmu_cmp_mask_attr_group,
  500. &arm_ccn_pmu_cpumask_attr_group,
  501. NULL
  502. };
  503. static int arm_ccn_pmu_alloc_bit(unsigned long *bitmap, unsigned long size)
  504. {
  505. int bit;
  506. do {
  507. bit = find_first_zero_bit(bitmap, size);
  508. if (bit >= size)
  509. return -EAGAIN;
  510. } while (test_and_set_bit(bit, bitmap));
  511. return bit;
  512. }
  513. /* All RN-I and RN-D nodes have identical PMUs */
  514. static int arm_ccn_pmu_type_eq(u32 a, u32 b)
  515. {
  516. if (a == b)
  517. return 1;
  518. switch (a) {
  519. case CCN_TYPE_RNI_1P:
  520. case CCN_TYPE_RNI_2P:
  521. case CCN_TYPE_RNI_3P:
  522. case CCN_TYPE_RND_1P:
  523. case CCN_TYPE_RND_2P:
  524. case CCN_TYPE_RND_3P:
  525. switch (b) {
  526. case CCN_TYPE_RNI_1P:
  527. case CCN_TYPE_RNI_2P:
  528. case CCN_TYPE_RNI_3P:
  529. case CCN_TYPE_RND_1P:
  530. case CCN_TYPE_RND_2P:
  531. case CCN_TYPE_RND_3P:
  532. return 1;
  533. }
  534. break;
  535. }
  536. return 0;
  537. }
  538. static int arm_ccn_pmu_event_alloc(struct perf_event *event)
  539. {
  540. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  541. struct hw_perf_event *hw = &event->hw;
  542. u32 node_xp, type, event_id;
  543. struct arm_ccn_component *source;
  544. int bit;
  545. node_xp = CCN_CONFIG_NODE(event->attr.config);
  546. type = CCN_CONFIG_TYPE(event->attr.config);
  547. event_id = CCN_CONFIG_EVENT(event->attr.config);
  548. /* Allocate the cycle counter */
  549. if (type == CCN_TYPE_CYCLES) {
  550. if (test_and_set_bit(CCN_IDX_PMU_CYCLE_COUNTER,
  551. ccn->dt.pmu_counters_mask))
  552. return -EAGAIN;
  553. hw->idx = CCN_IDX_PMU_CYCLE_COUNTER;
  554. ccn->dt.pmu_counters[CCN_IDX_PMU_CYCLE_COUNTER].event = event;
  555. return 0;
  556. }
  557. /* Allocate an event counter */
  558. hw->idx = arm_ccn_pmu_alloc_bit(ccn->dt.pmu_counters_mask,
  559. CCN_NUM_PMU_EVENT_COUNTERS);
  560. if (hw->idx < 0) {
  561. dev_dbg(ccn->dev, "No more counters available!\n");
  562. return -EAGAIN;
  563. }
  564. if (type == CCN_TYPE_XP)
  565. source = &ccn->xp[node_xp];
  566. else
  567. source = &ccn->node[node_xp];
  568. ccn->dt.pmu_counters[hw->idx].source = source;
  569. /* Allocate an event source or a watchpoint */
  570. if (type == CCN_TYPE_XP && event_id == CCN_EVENT_WATCHPOINT)
  571. bit = arm_ccn_pmu_alloc_bit(source->xp.dt_cmp_mask,
  572. CCN_NUM_XP_WATCHPOINTS);
  573. else
  574. bit = arm_ccn_pmu_alloc_bit(source->pmu_events_mask,
  575. CCN_NUM_PMU_EVENTS);
  576. if (bit < 0) {
  577. dev_dbg(ccn->dev, "No more event sources/watchpoints on node/XP %d!\n",
  578. node_xp);
  579. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  580. return -EAGAIN;
  581. }
  582. hw->config_base = bit;
  583. ccn->dt.pmu_counters[hw->idx].event = event;
  584. return 0;
  585. }
  586. static void arm_ccn_pmu_event_release(struct perf_event *event)
  587. {
  588. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  589. struct hw_perf_event *hw = &event->hw;
  590. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  591. clear_bit(CCN_IDX_PMU_CYCLE_COUNTER, ccn->dt.pmu_counters_mask);
  592. } else {
  593. struct arm_ccn_component *source =
  594. ccn->dt.pmu_counters[hw->idx].source;
  595. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP &&
  596. CCN_CONFIG_EVENT(event->attr.config) ==
  597. CCN_EVENT_WATCHPOINT)
  598. clear_bit(hw->config_base, source->xp.dt_cmp_mask);
  599. else
  600. clear_bit(hw->config_base, source->pmu_events_mask);
  601. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  602. }
  603. ccn->dt.pmu_counters[hw->idx].source = NULL;
  604. ccn->dt.pmu_counters[hw->idx].event = NULL;
  605. }
  606. static int arm_ccn_pmu_event_init(struct perf_event *event)
  607. {
  608. struct arm_ccn *ccn;
  609. struct hw_perf_event *hw = &event->hw;
  610. u32 node_xp, type, event_id;
  611. int valid;
  612. int i;
  613. struct perf_event *sibling;
  614. if (event->attr.type != event->pmu->type)
  615. return -ENOENT;
  616. ccn = pmu_to_arm_ccn(event->pmu);
  617. if (hw->sample_period) {
  618. dev_warn(ccn->dev, "Sampling not supported!\n");
  619. return -EOPNOTSUPP;
  620. }
  621. if (has_branch_stack(event) || event->attr.exclude_user ||
  622. event->attr.exclude_kernel || event->attr.exclude_hv ||
  623. event->attr.exclude_idle) {
  624. dev_warn(ccn->dev, "Can't exclude execution levels!\n");
  625. return -EOPNOTSUPP;
  626. }
  627. if (event->cpu < 0) {
  628. dev_warn(ccn->dev, "Can't provide per-task data!\n");
  629. return -EOPNOTSUPP;
  630. }
  631. /*
  632. * Many perf core operations (eg. events rotation) operate on a
  633. * single CPU context. This is obvious for CPU PMUs, where one
  634. * expects the same sets of events being observed on all CPUs,
  635. * but can lead to issues for off-core PMUs, like CCN, where each
  636. * event could be theoretically assigned to a different CPU. To
  637. * mitigate this, we enforce CPU assignment to one, selected
  638. * processor (the one described in the "cpumask" attribute).
  639. */
  640. event->cpu = cpumask_first(&ccn->dt.cpu);
  641. node_xp = CCN_CONFIG_NODE(event->attr.config);
  642. type = CCN_CONFIG_TYPE(event->attr.config);
  643. event_id = CCN_CONFIG_EVENT(event->attr.config);
  644. /* Validate node/xp vs topology */
  645. switch (type) {
  646. case CCN_TYPE_XP:
  647. if (node_xp >= ccn->num_xps) {
  648. dev_warn(ccn->dev, "Invalid XP ID %d!\n", node_xp);
  649. return -EINVAL;
  650. }
  651. break;
  652. case CCN_TYPE_CYCLES:
  653. break;
  654. default:
  655. if (node_xp >= ccn->num_nodes) {
  656. dev_warn(ccn->dev, "Invalid node ID %d!\n", node_xp);
  657. return -EINVAL;
  658. }
  659. if (!arm_ccn_pmu_type_eq(type, ccn->node[node_xp].type)) {
  660. dev_warn(ccn->dev, "Invalid type 0x%x for node %d!\n",
  661. type, node_xp);
  662. return -EINVAL;
  663. }
  664. break;
  665. }
  666. /* Validate event ID vs available for the type */
  667. for (i = 0, valid = 0; i < ARRAY_SIZE(arm_ccn_pmu_events) && !valid;
  668. i++) {
  669. struct arm_ccn_pmu_event *e = &arm_ccn_pmu_events[i];
  670. u32 port = CCN_CONFIG_PORT(event->attr.config);
  671. u32 vc = CCN_CONFIG_VC(event->attr.config);
  672. if (!arm_ccn_pmu_type_eq(type, e->type))
  673. continue;
  674. if (event_id != e->event)
  675. continue;
  676. if (e->num_ports && port >= e->num_ports) {
  677. dev_warn(ccn->dev, "Invalid port %d for node/XP %d!\n",
  678. port, node_xp);
  679. return -EINVAL;
  680. }
  681. if (e->num_vcs && vc >= e->num_vcs) {
  682. dev_warn(ccn->dev, "Invalid vc %d for node/XP %d!\n",
  683. vc, node_xp);
  684. return -EINVAL;
  685. }
  686. valid = 1;
  687. }
  688. if (!valid) {
  689. dev_warn(ccn->dev, "Invalid event 0x%x for node/XP %d!\n",
  690. event_id, node_xp);
  691. return -EINVAL;
  692. }
  693. /* Watchpoint-based event for a node is actually set on XP */
  694. if (event_id == CCN_EVENT_WATCHPOINT && type != CCN_TYPE_XP) {
  695. u32 port;
  696. type = CCN_TYPE_XP;
  697. port = arm_ccn_node_to_xp_port(node_xp);
  698. node_xp = arm_ccn_node_to_xp(node_xp);
  699. arm_ccn_pmu_config_set(&event->attr.config,
  700. node_xp, type, port);
  701. }
  702. /*
  703. * We must NOT create groups containing mixed PMUs, although software
  704. * events are acceptable (for example to create a CCN group
  705. * periodically read when a hrtimer aka cpu-clock leader triggers).
  706. */
  707. if (event->group_leader->pmu != event->pmu &&
  708. !is_software_event(event->group_leader))
  709. return -EINVAL;
  710. list_for_each_entry(sibling, &event->group_leader->sibling_list,
  711. group_entry)
  712. if (sibling->pmu != event->pmu &&
  713. !is_software_event(sibling))
  714. return -EINVAL;
  715. return 0;
  716. }
  717. static u64 arm_ccn_pmu_read_counter(struct arm_ccn *ccn, int idx)
  718. {
  719. u64 res;
  720. if (idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  721. #ifdef readq
  722. res = readq(ccn->dt.base + CCN_DT_PMCCNTR);
  723. #else
  724. /* 40 bit counter, can do snapshot and read in two parts */
  725. writel(0x1, ccn->dt.base + CCN_DT_PMSR_REQ);
  726. while (!(readl(ccn->dt.base + CCN_DT_PMSR) & 0x1))
  727. ;
  728. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  729. res = readl(ccn->dt.base + CCN_DT_PMCCNTRSR + 4) & 0xff;
  730. res <<= 32;
  731. res |= readl(ccn->dt.base + CCN_DT_PMCCNTRSR);
  732. #endif
  733. } else {
  734. res = readl(ccn->dt.base + CCN_DT_PMEVCNT(idx));
  735. }
  736. return res;
  737. }
  738. static void arm_ccn_pmu_event_update(struct perf_event *event)
  739. {
  740. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  741. struct hw_perf_event *hw = &event->hw;
  742. u64 prev_count, new_count, mask;
  743. do {
  744. prev_count = local64_read(&hw->prev_count);
  745. new_count = arm_ccn_pmu_read_counter(ccn, hw->idx);
  746. } while (local64_xchg(&hw->prev_count, new_count) != prev_count);
  747. mask = (1LLU << (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER ? 40 : 32)) - 1;
  748. local64_add((new_count - prev_count) & mask, &event->count);
  749. }
  750. static void arm_ccn_pmu_xp_dt_config(struct perf_event *event, int enable)
  751. {
  752. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  753. struct hw_perf_event *hw = &event->hw;
  754. struct arm_ccn_component *xp;
  755. u32 val, dt_cfg;
  756. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  757. xp = &ccn->xp[CCN_CONFIG_XP(event->attr.config)];
  758. else
  759. xp = &ccn->xp[arm_ccn_node_to_xp(
  760. CCN_CONFIG_NODE(event->attr.config))];
  761. if (enable)
  762. dt_cfg = hw->event_base;
  763. else
  764. dt_cfg = CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH;
  765. spin_lock(&ccn->dt.config_lock);
  766. val = readl(xp->base + CCN_XP_DT_CONFIG);
  767. val &= ~(CCN_XP_DT_CONFIG__DT_CFG__MASK <<
  768. CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx));
  769. val |= dt_cfg << CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx);
  770. writel(val, xp->base + CCN_XP_DT_CONFIG);
  771. spin_unlock(&ccn->dt.config_lock);
  772. }
  773. static void arm_ccn_pmu_event_start(struct perf_event *event, int flags)
  774. {
  775. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  776. struct hw_perf_event *hw = &event->hw;
  777. local64_set(&event->hw.prev_count,
  778. arm_ccn_pmu_read_counter(ccn, hw->idx));
  779. hw->state = 0;
  780. /*
  781. * Pin the timer, so that the overflows are handled by the chosen
  782. * event->cpu (this is the same one as presented in "cpumask"
  783. * attribute).
  784. */
  785. if (!ccn->irq)
  786. hrtimer_start(&ccn->dt.hrtimer, arm_ccn_pmu_timer_period(),
  787. HRTIMER_MODE_REL_PINNED);
  788. /* Set the DT bus input, engaging the counter */
  789. arm_ccn_pmu_xp_dt_config(event, 1);
  790. }
  791. static void arm_ccn_pmu_event_stop(struct perf_event *event, int flags)
  792. {
  793. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  794. struct hw_perf_event *hw = &event->hw;
  795. u64 timeout;
  796. /* Disable counting, setting the DT bus to pass-through mode */
  797. arm_ccn_pmu_xp_dt_config(event, 0);
  798. if (!ccn->irq)
  799. hrtimer_cancel(&ccn->dt.hrtimer);
  800. /* Let the DT bus drain */
  801. timeout = arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) +
  802. ccn->num_xps;
  803. while (arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) <
  804. timeout)
  805. cpu_relax();
  806. if (flags & PERF_EF_UPDATE)
  807. arm_ccn_pmu_event_update(event);
  808. hw->state |= PERF_HES_STOPPED;
  809. }
  810. static void arm_ccn_pmu_xp_watchpoint_config(struct perf_event *event)
  811. {
  812. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  813. struct hw_perf_event *hw = &event->hw;
  814. struct arm_ccn_component *source =
  815. ccn->dt.pmu_counters[hw->idx].source;
  816. unsigned long wp = hw->config_base;
  817. u32 val;
  818. u64 cmp_l = event->attr.config1;
  819. u64 cmp_h = event->attr.config2;
  820. u64 mask_l = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].l;
  821. u64 mask_h = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].h;
  822. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(wp);
  823. /* Direction (RX/TX), device (port) & virtual channel */
  824. val = readl(source->base + CCN_XP_DT_INTERFACE_SEL);
  825. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK <<
  826. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp));
  827. val |= CCN_CONFIG_DIR(event->attr.config) <<
  828. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp);
  829. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK <<
  830. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp));
  831. val |= CCN_CONFIG_PORT(event->attr.config) <<
  832. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp);
  833. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK <<
  834. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp));
  835. val |= CCN_CONFIG_VC(event->attr.config) <<
  836. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp);
  837. writel(val, source->base + CCN_XP_DT_INTERFACE_SEL);
  838. /* Comparison values */
  839. writel(cmp_l & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_L(wp));
  840. writel((cmp_l >> 32) & 0xefffffff,
  841. source->base + CCN_XP_DT_CMP_VAL_L(wp) + 4);
  842. writel(cmp_h & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_H(wp));
  843. writel((cmp_h >> 32) & 0x0fffffff,
  844. source->base + CCN_XP_DT_CMP_VAL_H(wp) + 4);
  845. /* Mask */
  846. writel(mask_l & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_L(wp));
  847. writel((mask_l >> 32) & 0xefffffff,
  848. source->base + CCN_XP_DT_CMP_MASK_L(wp) + 4);
  849. writel(mask_h & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_H(wp));
  850. writel((mask_h >> 32) & 0x0fffffff,
  851. source->base + CCN_XP_DT_CMP_MASK_H(wp) + 4);
  852. }
  853. static void arm_ccn_pmu_xp_event_config(struct perf_event *event)
  854. {
  855. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  856. struct hw_perf_event *hw = &event->hw;
  857. struct arm_ccn_component *source =
  858. ccn->dt.pmu_counters[hw->idx].source;
  859. u32 val, id;
  860. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(hw->config_base);
  861. id = (CCN_CONFIG_VC(event->attr.config) << 4) |
  862. (CCN_CONFIG_PORT(event->attr.config) << 3) |
  863. (CCN_CONFIG_EVENT(event->attr.config) << 0);
  864. val = readl(source->base + CCN_XP_PMU_EVENT_SEL);
  865. val &= ~(CCN_XP_PMU_EVENT_SEL__ID__MASK <<
  866. CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  867. val |= id << CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  868. writel(val, source->base + CCN_XP_PMU_EVENT_SEL);
  869. }
  870. static void arm_ccn_pmu_node_event_config(struct perf_event *event)
  871. {
  872. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  873. struct hw_perf_event *hw = &event->hw;
  874. struct arm_ccn_component *source =
  875. ccn->dt.pmu_counters[hw->idx].source;
  876. u32 type = CCN_CONFIG_TYPE(event->attr.config);
  877. u32 val, port;
  878. port = arm_ccn_node_to_xp_port(CCN_CONFIG_NODE(event->attr.config));
  879. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(port,
  880. hw->config_base);
  881. /* These *_event_sel regs should be identical, but let's make sure... */
  882. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL != CCN_SBAS_PMU_EVENT_SEL);
  883. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL != CCN_RNI_PMU_EVENT_SEL);
  884. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(1) !=
  885. CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1));
  886. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1) !=
  887. CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(1));
  888. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__MASK !=
  889. CCN_SBAS_PMU_EVENT_SEL__ID__MASK);
  890. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__MASK !=
  891. CCN_RNI_PMU_EVENT_SEL__ID__MASK);
  892. if (WARN_ON(type != CCN_TYPE_HNF && type != CCN_TYPE_SBAS &&
  893. !arm_ccn_pmu_type_eq(type, CCN_TYPE_RNI_3P)))
  894. return;
  895. /* Set the event id for the pre-allocated counter */
  896. val = readl(source->base + CCN_HNF_PMU_EVENT_SEL);
  897. val &= ~(CCN_HNF_PMU_EVENT_SEL__ID__MASK <<
  898. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  899. val |= CCN_CONFIG_EVENT(event->attr.config) <<
  900. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  901. writel(val, source->base + CCN_HNF_PMU_EVENT_SEL);
  902. }
  903. static void arm_ccn_pmu_event_config(struct perf_event *event)
  904. {
  905. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  906. struct hw_perf_event *hw = &event->hw;
  907. u32 xp, offset, val;
  908. /* Cycle counter requires no setup */
  909. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER)
  910. return;
  911. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  912. xp = CCN_CONFIG_XP(event->attr.config);
  913. else
  914. xp = arm_ccn_node_to_xp(CCN_CONFIG_NODE(event->attr.config));
  915. spin_lock(&ccn->dt.config_lock);
  916. /* Set the DT bus "distance" register */
  917. offset = (hw->idx / 4) * 4;
  918. val = readl(ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  919. val &= ~(CCN_DT_ACTIVE_DSM__DSM_ID__MASK <<
  920. CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4));
  921. val |= xp << CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4);
  922. writel(val, ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  923. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP) {
  924. if (CCN_CONFIG_EVENT(event->attr.config) ==
  925. CCN_EVENT_WATCHPOINT)
  926. arm_ccn_pmu_xp_watchpoint_config(event);
  927. else
  928. arm_ccn_pmu_xp_event_config(event);
  929. } else {
  930. arm_ccn_pmu_node_event_config(event);
  931. }
  932. spin_unlock(&ccn->dt.config_lock);
  933. }
  934. static int arm_ccn_pmu_event_add(struct perf_event *event, int flags)
  935. {
  936. int err;
  937. struct hw_perf_event *hw = &event->hw;
  938. err = arm_ccn_pmu_event_alloc(event);
  939. if (err)
  940. return err;
  941. arm_ccn_pmu_event_config(event);
  942. hw->state = PERF_HES_STOPPED;
  943. if (flags & PERF_EF_START)
  944. arm_ccn_pmu_event_start(event, PERF_EF_UPDATE);
  945. return 0;
  946. }
  947. static void arm_ccn_pmu_event_del(struct perf_event *event, int flags)
  948. {
  949. arm_ccn_pmu_event_stop(event, PERF_EF_UPDATE);
  950. arm_ccn_pmu_event_release(event);
  951. }
  952. static void arm_ccn_pmu_event_read(struct perf_event *event)
  953. {
  954. arm_ccn_pmu_event_update(event);
  955. }
  956. static irqreturn_t arm_ccn_pmu_overflow_handler(struct arm_ccn_dt *dt)
  957. {
  958. u32 pmovsr = readl(dt->base + CCN_DT_PMOVSR);
  959. int idx;
  960. if (!pmovsr)
  961. return IRQ_NONE;
  962. writel(pmovsr, dt->base + CCN_DT_PMOVSR_CLR);
  963. BUILD_BUG_ON(CCN_IDX_PMU_CYCLE_COUNTER != CCN_NUM_PMU_EVENT_COUNTERS);
  964. for (idx = 0; idx < CCN_NUM_PMU_EVENT_COUNTERS + 1; idx++) {
  965. struct perf_event *event = dt->pmu_counters[idx].event;
  966. int overflowed = pmovsr & BIT(idx);
  967. WARN_ON_ONCE(overflowed && !event &&
  968. idx != CCN_IDX_PMU_CYCLE_COUNTER);
  969. if (!event || !overflowed)
  970. continue;
  971. arm_ccn_pmu_event_update(event);
  972. }
  973. return IRQ_HANDLED;
  974. }
  975. static enum hrtimer_restart arm_ccn_pmu_timer_handler(struct hrtimer *hrtimer)
  976. {
  977. struct arm_ccn_dt *dt = container_of(hrtimer, struct arm_ccn_dt,
  978. hrtimer);
  979. unsigned long flags;
  980. local_irq_save(flags);
  981. arm_ccn_pmu_overflow_handler(dt);
  982. local_irq_restore(flags);
  983. hrtimer_forward_now(hrtimer, arm_ccn_pmu_timer_period());
  984. return HRTIMER_RESTART;
  985. }
  986. static int arm_ccn_pmu_offline_cpu(unsigned int cpu)
  987. {
  988. struct arm_ccn_dt *dt;
  989. unsigned int target;
  990. mutex_lock(&arm_ccn_mutex);
  991. list_for_each_entry(dt, &arm_ccn_list, entry) {
  992. struct arm_ccn *ccn = container_of(dt, struct arm_ccn, dt);
  993. if (!cpumask_test_and_clear_cpu(cpu, &dt->cpu))
  994. continue;
  995. target = cpumask_any_but(cpu_online_mask, cpu);
  996. if (target >= nr_cpu_ids)
  997. continue;
  998. perf_pmu_migrate_context(&dt->pmu, cpu, target);
  999. cpumask_set_cpu(target, &dt->cpu);
  1000. if (ccn->irq)
  1001. WARN_ON(irq_set_affinity_hint(ccn->irq, &dt->cpu) != 0);
  1002. }
  1003. mutex_unlock(&arm_ccn_mutex);
  1004. return 0;
  1005. }
  1006. static DEFINE_IDA(arm_ccn_pmu_ida);
  1007. static int arm_ccn_pmu_init(struct arm_ccn *ccn)
  1008. {
  1009. int i;
  1010. char *name;
  1011. int err;
  1012. /* Initialize DT subsystem */
  1013. ccn->dt.base = ccn->base + CCN_REGION_SIZE;
  1014. spin_lock_init(&ccn->dt.config_lock);
  1015. writel(CCN_DT_PMOVSR_CLR__MASK, ccn->dt.base + CCN_DT_PMOVSR_CLR);
  1016. writel(CCN_DT_CTL__DT_EN, ccn->dt.base + CCN_DT_CTL);
  1017. writel(CCN_DT_PMCR__OVFL_INTR_EN | CCN_DT_PMCR__PMU_EN,
  1018. ccn->dt.base + CCN_DT_PMCR);
  1019. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  1020. for (i = 0; i < ccn->num_xps; i++) {
  1021. writel(0, ccn->xp[i].base + CCN_XP_DT_CONFIG);
  1022. writel((CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  1023. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(0)) |
  1024. (CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  1025. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(1)) |
  1026. CCN_XP_DT_CONTROL__DT_ENABLE,
  1027. ccn->xp[i].base + CCN_XP_DT_CONTROL);
  1028. }
  1029. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].l = ~0;
  1030. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].h = ~0;
  1031. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].l = 0;
  1032. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].h = 0;
  1033. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].l = ~0;
  1034. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].h = ~(0x1 << 15);
  1035. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].l = ~0;
  1036. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].h = ~(0x1f << 9);
  1037. /* Get a convenient /sys/event_source/devices/ name */
  1038. ccn->dt.id = ida_simple_get(&arm_ccn_pmu_ida, 0, 0, GFP_KERNEL);
  1039. if (ccn->dt.id == 0) {
  1040. name = "ccn";
  1041. } else {
  1042. int len = snprintf(NULL, 0, "ccn_%d", ccn->dt.id);
  1043. name = devm_kzalloc(ccn->dev, len + 1, GFP_KERNEL);
  1044. snprintf(name, len + 1, "ccn_%d", ccn->dt.id);
  1045. }
  1046. /* Perf driver registration */
  1047. ccn->dt.pmu = (struct pmu) {
  1048. .attr_groups = arm_ccn_pmu_attr_groups,
  1049. .task_ctx_nr = perf_invalid_context,
  1050. .event_init = arm_ccn_pmu_event_init,
  1051. .add = arm_ccn_pmu_event_add,
  1052. .del = arm_ccn_pmu_event_del,
  1053. .start = arm_ccn_pmu_event_start,
  1054. .stop = arm_ccn_pmu_event_stop,
  1055. .read = arm_ccn_pmu_event_read,
  1056. };
  1057. /* No overflow interrupt? Have to use a timer instead. */
  1058. if (!ccn->irq) {
  1059. dev_info(ccn->dev, "No access to interrupts, using timer.\n");
  1060. hrtimer_init(&ccn->dt.hrtimer, CLOCK_MONOTONIC,
  1061. HRTIMER_MODE_REL);
  1062. ccn->dt.hrtimer.function = arm_ccn_pmu_timer_handler;
  1063. }
  1064. /* Pick one CPU which we will use to collect data from CCN... */
  1065. cpumask_set_cpu(smp_processor_id(), &ccn->dt.cpu);
  1066. /* Also make sure that the overflow interrupt is handled by this CPU */
  1067. if (ccn->irq) {
  1068. err = irq_set_affinity_hint(ccn->irq, &ccn->dt.cpu);
  1069. if (err) {
  1070. dev_err(ccn->dev, "Failed to set interrupt affinity!\n");
  1071. goto error_set_affinity;
  1072. }
  1073. }
  1074. err = perf_pmu_register(&ccn->dt.pmu, name, -1);
  1075. if (err)
  1076. goto error_pmu_register;
  1077. mutex_lock(&arm_ccn_mutex);
  1078. list_add(&ccn->dt.entry, &arm_ccn_list);
  1079. mutex_unlock(&arm_ccn_mutex);
  1080. return 0;
  1081. error_pmu_register:
  1082. error_set_affinity:
  1083. ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
  1084. for (i = 0; i < ccn->num_xps; i++)
  1085. writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
  1086. writel(0, ccn->dt.base + CCN_DT_PMCR);
  1087. return err;
  1088. }
  1089. static void arm_ccn_pmu_cleanup(struct arm_ccn *ccn)
  1090. {
  1091. int i;
  1092. mutex_lock(&arm_ccn_mutex);
  1093. list_del(&ccn->dt.entry);
  1094. mutex_unlock(&arm_ccn_mutex);
  1095. if (ccn->irq)
  1096. irq_set_affinity_hint(ccn->irq, NULL);
  1097. for (i = 0; i < ccn->num_xps; i++)
  1098. writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
  1099. writel(0, ccn->dt.base + CCN_DT_PMCR);
  1100. perf_pmu_unregister(&ccn->dt.pmu);
  1101. ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
  1102. }
  1103. static int arm_ccn_for_each_valid_region(struct arm_ccn *ccn,
  1104. int (*callback)(struct arm_ccn *ccn, int region,
  1105. void __iomem *base, u32 type, u32 id))
  1106. {
  1107. int region;
  1108. for (region = 0; region < CCN_NUM_REGIONS; region++) {
  1109. u32 val, type, id;
  1110. void __iomem *base;
  1111. int err;
  1112. val = readl(ccn->base + CCN_MN_OLY_COMP_LIST_63_0 +
  1113. 4 * (region / 32));
  1114. if (!(val & (1 << (region % 32))))
  1115. continue;
  1116. base = ccn->base + region * CCN_REGION_SIZE;
  1117. val = readl(base + CCN_ALL_OLY_ID);
  1118. type = (val >> CCN_ALL_OLY_ID__OLY_ID__SHIFT) &
  1119. CCN_ALL_OLY_ID__OLY_ID__MASK;
  1120. id = (val >> CCN_ALL_OLY_ID__NODE_ID__SHIFT) &
  1121. CCN_ALL_OLY_ID__NODE_ID__MASK;
  1122. err = callback(ccn, region, base, type, id);
  1123. if (err)
  1124. return err;
  1125. }
  1126. return 0;
  1127. }
  1128. static int arm_ccn_get_nodes_num(struct arm_ccn *ccn, int region,
  1129. void __iomem *base, u32 type, u32 id)
  1130. {
  1131. if (type == CCN_TYPE_XP && id >= ccn->num_xps)
  1132. ccn->num_xps = id + 1;
  1133. else if (id >= ccn->num_nodes)
  1134. ccn->num_nodes = id + 1;
  1135. return 0;
  1136. }
  1137. static int arm_ccn_init_nodes(struct arm_ccn *ccn, int region,
  1138. void __iomem *base, u32 type, u32 id)
  1139. {
  1140. struct arm_ccn_component *component;
  1141. dev_dbg(ccn->dev, "Region %d: id=%u, type=0x%02x\n", region, id, type);
  1142. switch (type) {
  1143. case CCN_TYPE_MN:
  1144. case CCN_TYPE_DT:
  1145. return 0;
  1146. case CCN_TYPE_XP:
  1147. component = &ccn->xp[id];
  1148. break;
  1149. case CCN_TYPE_SBSX:
  1150. ccn->sbsx_present = 1;
  1151. component = &ccn->node[id];
  1152. break;
  1153. case CCN_TYPE_SBAS:
  1154. ccn->sbas_present = 1;
  1155. /* Fall-through */
  1156. default:
  1157. component = &ccn->node[id];
  1158. break;
  1159. }
  1160. component->base = base;
  1161. component->type = type;
  1162. return 0;
  1163. }
  1164. static irqreturn_t arm_ccn_error_handler(struct arm_ccn *ccn,
  1165. const u32 *err_sig_val)
  1166. {
  1167. /* This should be really handled by firmware... */
  1168. dev_err(ccn->dev, "Error reported in %08x%08x%08x%08x%08x%08x.\n",
  1169. err_sig_val[5], err_sig_val[4], err_sig_val[3],
  1170. err_sig_val[2], err_sig_val[1], err_sig_val[0]);
  1171. dev_err(ccn->dev, "Disabling interrupt generation for all errors.\n");
  1172. writel(CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE,
  1173. ccn->base + CCN_MN_ERRINT_STATUS);
  1174. return IRQ_HANDLED;
  1175. }
  1176. static irqreturn_t arm_ccn_irq_handler(int irq, void *dev_id)
  1177. {
  1178. irqreturn_t res = IRQ_NONE;
  1179. struct arm_ccn *ccn = dev_id;
  1180. u32 err_sig_val[6];
  1181. u32 err_or;
  1182. int i;
  1183. /* PMU overflow is a special case */
  1184. err_or = err_sig_val[0] = readl(ccn->base + CCN_MN_ERR_SIG_VAL_63_0);
  1185. if (err_or & CCN_MN_ERR_SIG_VAL_63_0__DT) {
  1186. err_or &= ~CCN_MN_ERR_SIG_VAL_63_0__DT;
  1187. res = arm_ccn_pmu_overflow_handler(&ccn->dt);
  1188. }
  1189. /* Have to read all err_sig_vals to clear them */
  1190. for (i = 1; i < ARRAY_SIZE(err_sig_val); i++) {
  1191. err_sig_val[i] = readl(ccn->base +
  1192. CCN_MN_ERR_SIG_VAL_63_0 + i * 4);
  1193. err_or |= err_sig_val[i];
  1194. }
  1195. if (err_or)
  1196. res |= arm_ccn_error_handler(ccn, err_sig_val);
  1197. if (res != IRQ_NONE)
  1198. writel(CCN_MN_ERRINT_STATUS__INTREQ__DESSERT,
  1199. ccn->base + CCN_MN_ERRINT_STATUS);
  1200. return res;
  1201. }
  1202. static int arm_ccn_probe(struct platform_device *pdev)
  1203. {
  1204. struct arm_ccn *ccn;
  1205. struct resource *res;
  1206. unsigned int irq;
  1207. int err;
  1208. ccn = devm_kzalloc(&pdev->dev, sizeof(*ccn), GFP_KERNEL);
  1209. if (!ccn)
  1210. return -ENOMEM;
  1211. ccn->dev = &pdev->dev;
  1212. platform_set_drvdata(pdev, ccn);
  1213. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1214. if (!res)
  1215. return -EINVAL;
  1216. if (!devm_request_mem_region(ccn->dev, res->start,
  1217. resource_size(res), pdev->name))
  1218. return -EBUSY;
  1219. ccn->base = devm_ioremap(ccn->dev, res->start,
  1220. resource_size(res));
  1221. if (!ccn->base)
  1222. return -EFAULT;
  1223. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1224. if (!res)
  1225. return -EINVAL;
  1226. irq = res->start;
  1227. /* Check if we can use the interrupt */
  1228. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE,
  1229. ccn->base + CCN_MN_ERRINT_STATUS);
  1230. if (readl(ccn->base + CCN_MN_ERRINT_STATUS) &
  1231. CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED) {
  1232. /* Can set 'disable' bits, so can acknowledge interrupts */
  1233. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE,
  1234. ccn->base + CCN_MN_ERRINT_STATUS);
  1235. err = devm_request_irq(ccn->dev, irq, arm_ccn_irq_handler, 0,
  1236. dev_name(ccn->dev), ccn);
  1237. if (err)
  1238. return err;
  1239. ccn->irq = irq;
  1240. }
  1241. /* Build topology */
  1242. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_get_nodes_num);
  1243. if (err)
  1244. return err;
  1245. ccn->node = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_nodes,
  1246. GFP_KERNEL);
  1247. ccn->xp = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_xps,
  1248. GFP_KERNEL);
  1249. if (!ccn->node || !ccn->xp)
  1250. return -ENOMEM;
  1251. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_init_nodes);
  1252. if (err)
  1253. return err;
  1254. return arm_ccn_pmu_init(ccn);
  1255. }
  1256. static int arm_ccn_remove(struct platform_device *pdev)
  1257. {
  1258. struct arm_ccn *ccn = platform_get_drvdata(pdev);
  1259. arm_ccn_pmu_cleanup(ccn);
  1260. return 0;
  1261. }
  1262. static const struct of_device_id arm_ccn_match[] = {
  1263. { .compatible = "arm,ccn-504", },
  1264. {},
  1265. };
  1266. static struct platform_driver arm_ccn_driver = {
  1267. .driver = {
  1268. .name = "arm-ccn",
  1269. .of_match_table = arm_ccn_match,
  1270. },
  1271. .probe = arm_ccn_probe,
  1272. .remove = arm_ccn_remove,
  1273. };
  1274. static int __init arm_ccn_init(void)
  1275. {
  1276. int i, ret;
  1277. ret = cpuhp_setup_state_nocalls(CPUHP_AP_PERF_ARM_CCN_ONLINE,
  1278. "AP_PERF_ARM_CCN_ONLINE", NULL,
  1279. arm_ccn_pmu_offline_cpu);
  1280. if (ret)
  1281. return ret;
  1282. for (i = 0; i < ARRAY_SIZE(arm_ccn_pmu_events); i++)
  1283. arm_ccn_pmu_events_attrs[i] = &arm_ccn_pmu_events[i].attr.attr;
  1284. return platform_driver_register(&arm_ccn_driver);
  1285. }
  1286. static void __exit arm_ccn_exit(void)
  1287. {
  1288. cpuhp_remove_state_nocalls(CPUHP_AP_PERF_ARM_CCN_ONLINE);
  1289. platform_driver_unregister(&arm_ccn_driver);
  1290. }
  1291. module_init(arm_ccn_init);
  1292. module_exit(arm_ccn_exit);
  1293. MODULE_AUTHOR("Pawel Moll <pawel.moll@arm.com>");
  1294. MODULE_LICENSE("GPL");