pwr.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Intel MID Power Management Unit (PWRMU) device driver
  3. *
  4. * Copyright (C) 2016, Intel Corporation
  5. *
  6. * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * Intel MID Power Management Unit device driver handles the South Complex PCI
  13. * devices such as GPDMA, SPI, I2C, PWM, and so on. By default PCI core
  14. * modifies bits in PMCSR register in the PCI configuration space. This is not
  15. * enough on some SoCs like Intel Tangier. In such case PCI core sets a new
  16. * power state of the device in question through a PM hook registered in struct
  17. * pci_platform_pm_ops (see drivers/pci/pci-mid.c).
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/delay.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/export.h>
  25. #include <linux/mutex.h>
  26. #include <linux/pci.h>
  27. #include <asm/intel-mid.h>
  28. /* Registers */
  29. #define PM_STS 0x00
  30. #define PM_CMD 0x04
  31. #define PM_ICS 0x08
  32. #define PM_WKC(x) (0x10 + (x) * 4)
  33. #define PM_WKS(x) (0x18 + (x) * 4)
  34. #define PM_SSC(x) (0x20 + (x) * 4)
  35. #define PM_SSS(x) (0x30 + (x) * 4)
  36. /* Bits in PM_STS */
  37. #define PM_STS_BUSY (1 << 8)
  38. /* Bits in PM_CMD */
  39. #define PM_CMD_CMD(x) ((x) << 0)
  40. #define PM_CMD_IOC (1 << 8)
  41. #define PM_CMD_D3cold (1 << 21)
  42. /* List of commands */
  43. #define CMD_SET_CFG 0x01
  44. /* Bits in PM_ICS */
  45. #define PM_ICS_INT_STATUS(x) ((x) & 0xff)
  46. #define PM_ICS_IE (1 << 8)
  47. #define PM_ICS_IP (1 << 9)
  48. #define PM_ICS_SW_INT_STS (1 << 10)
  49. /* List of interrupts */
  50. #define INT_INVALID 0
  51. #define INT_CMD_COMPLETE 1
  52. #define INT_CMD_ERR 2
  53. #define INT_WAKE_EVENT 3
  54. #define INT_LSS_POWER_ERR 4
  55. #define INT_S0iX_MSG_ERR 5
  56. #define INT_NO_C6 6
  57. #define INT_TRIGGER_ERR 7
  58. #define INT_INACTIVITY 8
  59. /* South Complex devices */
  60. #define LSS_MAX_SHARED_DEVS 4
  61. #define LSS_MAX_DEVS 64
  62. #define LSS_WS_BITS 1 /* wake state width */
  63. #define LSS_PWS_BITS 2 /* power state width */
  64. /* Supported device IDs */
  65. #define PCI_DEVICE_ID_PENWELL 0x0828
  66. #define PCI_DEVICE_ID_TANGIER 0x11a1
  67. struct mid_pwr_dev {
  68. struct pci_dev *pdev;
  69. pci_power_t state;
  70. };
  71. struct mid_pwr {
  72. struct device *dev;
  73. void __iomem *regs;
  74. int irq;
  75. bool available;
  76. struct mutex lock;
  77. struct mid_pwr_dev lss[LSS_MAX_DEVS][LSS_MAX_SHARED_DEVS];
  78. };
  79. static struct mid_pwr *midpwr;
  80. static u32 mid_pwr_get_state(struct mid_pwr *pwr, int reg)
  81. {
  82. return readl(pwr->regs + PM_SSS(reg));
  83. }
  84. static void mid_pwr_set_state(struct mid_pwr *pwr, int reg, u32 value)
  85. {
  86. writel(value, pwr->regs + PM_SSC(reg));
  87. }
  88. static void mid_pwr_set_wake(struct mid_pwr *pwr, int reg, u32 value)
  89. {
  90. writel(value, pwr->regs + PM_WKC(reg));
  91. }
  92. static void mid_pwr_interrupt_disable(struct mid_pwr *pwr)
  93. {
  94. writel(~PM_ICS_IE, pwr->regs + PM_ICS);
  95. }
  96. static bool mid_pwr_is_busy(struct mid_pwr *pwr)
  97. {
  98. return !!(readl(pwr->regs + PM_STS) & PM_STS_BUSY);
  99. }
  100. /* Wait 500ms that the latest PWRMU command finished */
  101. static int mid_pwr_wait(struct mid_pwr *pwr)
  102. {
  103. unsigned int count = 500000;
  104. bool busy;
  105. do {
  106. busy = mid_pwr_is_busy(pwr);
  107. if (!busy)
  108. return 0;
  109. udelay(1);
  110. } while (--count);
  111. return -EBUSY;
  112. }
  113. static int mid_pwr_wait_for_cmd(struct mid_pwr *pwr, u8 cmd)
  114. {
  115. writel(PM_CMD_CMD(cmd), pwr->regs + PM_CMD);
  116. return mid_pwr_wait(pwr);
  117. }
  118. static int __update_power_state(struct mid_pwr *pwr, int reg, int bit, int new)
  119. {
  120. int curstate;
  121. u32 power;
  122. int ret;
  123. /* Check if the device is already in desired state */
  124. power = mid_pwr_get_state(pwr, reg);
  125. curstate = (power >> bit) & 3;
  126. if (curstate == new)
  127. return 0;
  128. /* Update the power state */
  129. mid_pwr_set_state(pwr, reg, (power & ~(3 << bit)) | (new << bit));
  130. /* Send command to SCU */
  131. ret = mid_pwr_wait_for_cmd(pwr, CMD_SET_CFG);
  132. if (ret)
  133. return ret;
  134. /* Check if the device is already in desired state */
  135. power = mid_pwr_get_state(pwr, reg);
  136. curstate = (power >> bit) & 3;
  137. if (curstate != new)
  138. return -EAGAIN;
  139. return 0;
  140. }
  141. static pci_power_t __find_weakest_power_state(struct mid_pwr_dev *lss,
  142. struct pci_dev *pdev,
  143. pci_power_t state)
  144. {
  145. pci_power_t weakest = PCI_D3hot;
  146. unsigned int j;
  147. /* Find device in cache or first free cell */
  148. for (j = 0; j < LSS_MAX_SHARED_DEVS; j++) {
  149. if (lss[j].pdev == pdev || !lss[j].pdev)
  150. break;
  151. }
  152. /* Store the desired state in cache */
  153. if (j < LSS_MAX_SHARED_DEVS) {
  154. lss[j].pdev = pdev;
  155. lss[j].state = state;
  156. } else {
  157. dev_WARN(&pdev->dev, "No room for device in PWRMU LSS cache\n");
  158. weakest = state;
  159. }
  160. /* Find the power state we may use */
  161. for (j = 0; j < LSS_MAX_SHARED_DEVS; j++) {
  162. if (lss[j].state < weakest)
  163. weakest = lss[j].state;
  164. }
  165. return weakest;
  166. }
  167. static int __set_power_state(struct mid_pwr *pwr, struct pci_dev *pdev,
  168. pci_power_t state, int id, int reg, int bit)
  169. {
  170. const char *name;
  171. int ret;
  172. state = __find_weakest_power_state(pwr->lss[id], pdev, state);
  173. name = pci_power_name(state);
  174. ret = __update_power_state(pwr, reg, bit, (__force int)state);
  175. if (ret) {
  176. dev_warn(&pdev->dev, "Can't set power state %s: %d\n", name, ret);
  177. return ret;
  178. }
  179. dev_vdbg(&pdev->dev, "Set power state %s\n", name);
  180. return 0;
  181. }
  182. static int mid_pwr_set_power_state(struct mid_pwr *pwr, struct pci_dev *pdev,
  183. pci_power_t state)
  184. {
  185. int id, reg, bit;
  186. int ret;
  187. id = intel_mid_pwr_get_lss_id(pdev);
  188. if (id < 0)
  189. return id;
  190. reg = (id * LSS_PWS_BITS) / 32;
  191. bit = (id * LSS_PWS_BITS) % 32;
  192. /* We support states between PCI_D0 and PCI_D3hot */
  193. if (state < PCI_D0)
  194. state = PCI_D0;
  195. if (state > PCI_D3hot)
  196. state = PCI_D3hot;
  197. mutex_lock(&pwr->lock);
  198. ret = __set_power_state(pwr, pdev, state, id, reg, bit);
  199. mutex_unlock(&pwr->lock);
  200. return ret;
  201. }
  202. int intel_mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
  203. {
  204. struct mid_pwr *pwr = midpwr;
  205. int ret = 0;
  206. might_sleep();
  207. if (pwr && pwr->available)
  208. ret = mid_pwr_set_power_state(pwr, pdev, state);
  209. dev_vdbg(&pdev->dev, "set_power_state() returns %d\n", ret);
  210. return 0;
  211. }
  212. EXPORT_SYMBOL_GPL(intel_mid_pci_set_power_state);
  213. int intel_mid_pwr_get_lss_id(struct pci_dev *pdev)
  214. {
  215. int vndr;
  216. u8 id;
  217. /*
  218. * Mapping to PWRMU index is kept in the Logical SubSystem ID byte of
  219. * Vendor capability.
  220. */
  221. vndr = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  222. if (!vndr)
  223. return -EINVAL;
  224. /* Read the Logical SubSystem ID byte */
  225. pci_read_config_byte(pdev, vndr + INTEL_MID_PWR_LSS_OFFSET, &id);
  226. if (!(id & INTEL_MID_PWR_LSS_TYPE))
  227. return -ENODEV;
  228. id &= ~INTEL_MID_PWR_LSS_TYPE;
  229. if (id >= LSS_MAX_DEVS)
  230. return -ERANGE;
  231. return id;
  232. }
  233. static irqreturn_t mid_pwr_irq_handler(int irq, void *dev_id)
  234. {
  235. struct mid_pwr *pwr = dev_id;
  236. u32 ics;
  237. ics = readl(pwr->regs + PM_ICS);
  238. if (!(ics & PM_ICS_IP))
  239. return IRQ_NONE;
  240. writel(ics | PM_ICS_IP, pwr->regs + PM_ICS);
  241. dev_warn(pwr->dev, "Unexpected IRQ: %#x\n", PM_ICS_INT_STATUS(ics));
  242. return IRQ_HANDLED;
  243. }
  244. struct mid_pwr_device_info {
  245. int (*set_initial_state)(struct mid_pwr *pwr);
  246. };
  247. static int mid_pwr_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  248. {
  249. struct mid_pwr_device_info *info = (void *)id->driver_data;
  250. struct device *dev = &pdev->dev;
  251. struct mid_pwr *pwr;
  252. int ret;
  253. ret = pcim_enable_device(pdev);
  254. if (ret < 0) {
  255. dev_err(&pdev->dev, "error: could not enable device\n");
  256. return ret;
  257. }
  258. ret = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
  259. if (ret) {
  260. dev_err(&pdev->dev, "I/O memory remapping failed\n");
  261. return ret;
  262. }
  263. pwr = devm_kzalloc(dev, sizeof(*pwr), GFP_KERNEL);
  264. if (!pwr)
  265. return -ENOMEM;
  266. pwr->dev = dev;
  267. pwr->regs = pcim_iomap_table(pdev)[0];
  268. pwr->irq = pdev->irq;
  269. mutex_init(&pwr->lock);
  270. /* Disable interrupts */
  271. mid_pwr_interrupt_disable(pwr);
  272. if (info && info->set_initial_state) {
  273. ret = info->set_initial_state(pwr);
  274. if (ret)
  275. dev_warn(dev, "Can't set initial state: %d\n", ret);
  276. }
  277. ret = devm_request_irq(dev, pdev->irq, mid_pwr_irq_handler,
  278. IRQF_NO_SUSPEND, pci_name(pdev), pwr);
  279. if (ret)
  280. return ret;
  281. pwr->available = true;
  282. midpwr = pwr;
  283. pci_set_drvdata(pdev, pwr);
  284. return 0;
  285. }
  286. static int mid_set_initial_state(struct mid_pwr *pwr)
  287. {
  288. unsigned int i, j;
  289. int ret;
  290. /*
  291. * Enable wake events.
  292. *
  293. * PWRMU supports up to 32 sources for wake up the system. Ungate them
  294. * all here.
  295. */
  296. mid_pwr_set_wake(pwr, 0, 0xffffffff);
  297. mid_pwr_set_wake(pwr, 1, 0xffffffff);
  298. /*
  299. * Power off South Complex devices.
  300. *
  301. * There is a map (see a note below) of 64 devices with 2 bits per each
  302. * on 32-bit HW registers. The following calls set all devices to one
  303. * known initial state, i.e. PCI_D3hot. This is done in conjunction
  304. * with PMCSR setting in arch/x86/pci/intel_mid_pci.c.
  305. *
  306. * NOTE: The actual device mapping is provided by a platform at run
  307. * time using vendor capability of PCI configuration space.
  308. */
  309. mid_pwr_set_state(pwr, 0, 0xffffffff);
  310. mid_pwr_set_state(pwr, 1, 0xffffffff);
  311. mid_pwr_set_state(pwr, 2, 0xffffffff);
  312. mid_pwr_set_state(pwr, 3, 0xffffffff);
  313. /* Send command to SCU */
  314. ret = mid_pwr_wait_for_cmd(pwr, CMD_SET_CFG);
  315. if (ret)
  316. return ret;
  317. for (i = 0; i < LSS_MAX_DEVS; i++) {
  318. for (j = 0; j < LSS_MAX_SHARED_DEVS; j++)
  319. pwr->lss[i][j].state = PCI_D3hot;
  320. }
  321. return 0;
  322. }
  323. static const struct mid_pwr_device_info mid_info = {
  324. .set_initial_state = mid_set_initial_state,
  325. };
  326. static const struct pci_device_id mid_pwr_pci_ids[] = {
  327. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PENWELL), (kernel_ulong_t)&mid_info },
  328. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_TANGIER), (kernel_ulong_t)&mid_info },
  329. {}
  330. };
  331. static struct pci_driver mid_pwr_pci_driver = {
  332. .name = "intel_mid_pwr",
  333. .probe = mid_pwr_probe,
  334. .id_table = mid_pwr_pci_ids,
  335. };
  336. builtin_pci_driver(mid_pwr_pci_driver);