ioapic.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /*
  2. * Copyright (C) 2001 MandrakeSoft S.A.
  3. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  4. *
  5. * MandrakeSoft S.A.
  6. * 43, rue d'Aboukir
  7. * 75002 Paris - France
  8. * http://www.linux-mandrake.com/
  9. * http://www.mandrakesoft.com/
  10. *
  11. * This library is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU Lesser General Public
  13. * License as published by the Free Software Foundation; either
  14. * version 2 of the License, or (at your option) any later version.
  15. *
  16. * This library is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * Lesser General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU Lesser General Public
  22. * License along with this library; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * Yunhong Jiang <yunhong.jiang@intel.com>
  26. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  27. * Based on Xen 3.1 code.
  28. */
  29. #include <linux/kvm_host.h>
  30. #include <linux/kvm.h>
  31. #include <linux/mm.h>
  32. #include <linux/highmem.h>
  33. #include <linux/smp.h>
  34. #include <linux/hrtimer.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <linux/export.h>
  38. #include <asm/processor.h>
  39. #include <asm/page.h>
  40. #include <asm/current.h>
  41. #include <trace/events/kvm.h>
  42. #include "ioapic.h"
  43. #include "lapic.h"
  44. #include "irq.h"
  45. #if 0
  46. #define ioapic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg)
  47. #else
  48. #define ioapic_debug(fmt, arg...)
  49. #endif
  50. static int ioapic_service(struct kvm_ioapic *vioapic, int irq,
  51. bool line_status);
  52. static unsigned long ioapic_read_indirect(struct kvm_ioapic *ioapic,
  53. unsigned long addr,
  54. unsigned long length)
  55. {
  56. unsigned long result = 0;
  57. switch (ioapic->ioregsel) {
  58. case IOAPIC_REG_VERSION:
  59. result = ((((IOAPIC_NUM_PINS - 1) & 0xff) << 16)
  60. | (IOAPIC_VERSION_ID & 0xff));
  61. break;
  62. case IOAPIC_REG_APIC_ID:
  63. case IOAPIC_REG_ARB_ID:
  64. result = ((ioapic->id & 0xf) << 24);
  65. break;
  66. default:
  67. {
  68. u32 redir_index = (ioapic->ioregsel - 0x10) >> 1;
  69. u64 redir_content;
  70. if (redir_index < IOAPIC_NUM_PINS)
  71. redir_content =
  72. ioapic->redirtbl[redir_index].bits;
  73. else
  74. redir_content = ~0ULL;
  75. result = (ioapic->ioregsel & 0x1) ?
  76. (redir_content >> 32) & 0xffffffff :
  77. redir_content & 0xffffffff;
  78. break;
  79. }
  80. }
  81. return result;
  82. }
  83. static void rtc_irq_eoi_tracking_reset(struct kvm_ioapic *ioapic)
  84. {
  85. ioapic->rtc_status.pending_eoi = 0;
  86. bitmap_zero(ioapic->rtc_status.dest_map.map, KVM_MAX_VCPUS);
  87. }
  88. static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic);
  89. static void rtc_status_pending_eoi_check_valid(struct kvm_ioapic *ioapic)
  90. {
  91. if (WARN_ON(ioapic->rtc_status.pending_eoi < 0))
  92. kvm_rtc_eoi_tracking_restore_all(ioapic);
  93. }
  94. static void __rtc_irq_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
  95. {
  96. bool new_val, old_val;
  97. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  98. union kvm_ioapic_redirect_entry *e;
  99. e = &ioapic->redirtbl[RTC_GSI];
  100. if (!kvm_apic_match_dest(vcpu, NULL, 0, e->fields.dest_id,
  101. e->fields.dest_mode))
  102. return;
  103. new_val = kvm_apic_pending_eoi(vcpu, e->fields.vector);
  104. old_val = test_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map.map);
  105. if (new_val == old_val)
  106. return;
  107. if (new_val) {
  108. __set_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map.map);
  109. ioapic->rtc_status.pending_eoi++;
  110. } else {
  111. __clear_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map.map);
  112. ioapic->rtc_status.pending_eoi--;
  113. rtc_status_pending_eoi_check_valid(ioapic);
  114. }
  115. }
  116. void kvm_rtc_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
  117. {
  118. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  119. spin_lock(&ioapic->lock);
  120. __rtc_irq_eoi_tracking_restore_one(vcpu);
  121. spin_unlock(&ioapic->lock);
  122. }
  123. static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic)
  124. {
  125. struct kvm_vcpu *vcpu;
  126. int i;
  127. if (RTC_GSI >= IOAPIC_NUM_PINS)
  128. return;
  129. rtc_irq_eoi_tracking_reset(ioapic);
  130. kvm_for_each_vcpu(i, vcpu, ioapic->kvm)
  131. __rtc_irq_eoi_tracking_restore_one(vcpu);
  132. }
  133. static void rtc_irq_eoi(struct kvm_ioapic *ioapic, struct kvm_vcpu *vcpu)
  134. {
  135. if (test_and_clear_bit(vcpu->vcpu_id,
  136. ioapic->rtc_status.dest_map.map)) {
  137. --ioapic->rtc_status.pending_eoi;
  138. rtc_status_pending_eoi_check_valid(ioapic);
  139. }
  140. }
  141. static bool rtc_irq_check_coalesced(struct kvm_ioapic *ioapic)
  142. {
  143. if (ioapic->rtc_status.pending_eoi > 0)
  144. return true; /* coalesced */
  145. return false;
  146. }
  147. static int ioapic_set_irq(struct kvm_ioapic *ioapic, unsigned int irq,
  148. int irq_level, bool line_status)
  149. {
  150. union kvm_ioapic_redirect_entry entry;
  151. u32 mask = 1 << irq;
  152. u32 old_irr;
  153. int edge, ret;
  154. entry = ioapic->redirtbl[irq];
  155. edge = (entry.fields.trig_mode == IOAPIC_EDGE_TRIG);
  156. if (!irq_level) {
  157. ioapic->irr &= ~mask;
  158. ret = 1;
  159. goto out;
  160. }
  161. /*
  162. * Return 0 for coalesced interrupts; for edge-triggered interrupts,
  163. * this only happens if a previous edge has not been delivered due
  164. * do masking. For level interrupts, the remote_irr field tells
  165. * us if the interrupt is waiting for an EOI.
  166. *
  167. * RTC is special: it is edge-triggered, but userspace likes to know
  168. * if it has been already ack-ed via EOI because coalesced RTC
  169. * interrupts lead to time drift in Windows guests. So we track
  170. * EOI manually for the RTC interrupt.
  171. */
  172. if (irq == RTC_GSI && line_status &&
  173. rtc_irq_check_coalesced(ioapic)) {
  174. ret = 0;
  175. goto out;
  176. }
  177. old_irr = ioapic->irr;
  178. ioapic->irr |= mask;
  179. if (edge)
  180. ioapic->irr_delivered &= ~mask;
  181. if ((edge && old_irr == ioapic->irr) ||
  182. (!edge && entry.fields.remote_irr)) {
  183. ret = 0;
  184. goto out;
  185. }
  186. ret = ioapic_service(ioapic, irq, line_status);
  187. out:
  188. trace_kvm_ioapic_set_irq(entry.bits, irq, ret == 0);
  189. return ret;
  190. }
  191. static void kvm_ioapic_inject_all(struct kvm_ioapic *ioapic, unsigned long irr)
  192. {
  193. u32 idx;
  194. rtc_irq_eoi_tracking_reset(ioapic);
  195. for_each_set_bit(idx, &irr, IOAPIC_NUM_PINS)
  196. ioapic_set_irq(ioapic, idx, 1, true);
  197. kvm_rtc_eoi_tracking_restore_all(ioapic);
  198. }
  199. void kvm_ioapic_scan_entry(struct kvm_vcpu *vcpu, ulong *ioapic_handled_vectors)
  200. {
  201. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  202. struct dest_map *dest_map = &ioapic->rtc_status.dest_map;
  203. union kvm_ioapic_redirect_entry *e;
  204. int index;
  205. spin_lock(&ioapic->lock);
  206. /* Make sure we see any missing RTC EOI */
  207. if (test_bit(vcpu->vcpu_id, dest_map->map))
  208. __set_bit(dest_map->vectors[vcpu->vcpu_id],
  209. ioapic_handled_vectors);
  210. for (index = 0; index < IOAPIC_NUM_PINS; index++) {
  211. e = &ioapic->redirtbl[index];
  212. if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG ||
  213. kvm_irq_has_notifier(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index) ||
  214. index == RTC_GSI) {
  215. if (kvm_apic_match_dest(vcpu, NULL, 0,
  216. e->fields.dest_id, e->fields.dest_mode) ||
  217. (e->fields.trig_mode == IOAPIC_EDGE_TRIG &&
  218. kvm_apic_pending_eoi(vcpu, e->fields.vector)))
  219. __set_bit(e->fields.vector,
  220. ioapic_handled_vectors);
  221. }
  222. }
  223. spin_unlock(&ioapic->lock);
  224. }
  225. void kvm_vcpu_request_scan_ioapic(struct kvm *kvm)
  226. {
  227. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  228. if (!ioapic)
  229. return;
  230. kvm_make_scan_ioapic_request(kvm);
  231. }
  232. static void ioapic_write_indirect(struct kvm_ioapic *ioapic, u32 val)
  233. {
  234. unsigned index;
  235. bool mask_before, mask_after;
  236. union kvm_ioapic_redirect_entry *e;
  237. switch (ioapic->ioregsel) {
  238. case IOAPIC_REG_VERSION:
  239. /* Writes are ignored. */
  240. break;
  241. case IOAPIC_REG_APIC_ID:
  242. ioapic->id = (val >> 24) & 0xf;
  243. break;
  244. case IOAPIC_REG_ARB_ID:
  245. break;
  246. default:
  247. index = (ioapic->ioregsel - 0x10) >> 1;
  248. ioapic_debug("change redir index %x val %x\n", index, val);
  249. if (index >= IOAPIC_NUM_PINS)
  250. return;
  251. e = &ioapic->redirtbl[index];
  252. mask_before = e->fields.mask;
  253. if (ioapic->ioregsel & 1) {
  254. e->bits &= 0xffffffff;
  255. e->bits |= (u64) val << 32;
  256. } else {
  257. e->bits &= ~0xffffffffULL;
  258. e->bits |= (u32) val;
  259. e->fields.remote_irr = 0;
  260. }
  261. mask_after = e->fields.mask;
  262. if (mask_before != mask_after)
  263. kvm_fire_mask_notifiers(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index, mask_after);
  264. if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG
  265. && ioapic->irr & (1 << index))
  266. ioapic_service(ioapic, index, false);
  267. kvm_vcpu_request_scan_ioapic(ioapic->kvm);
  268. break;
  269. }
  270. }
  271. static int ioapic_service(struct kvm_ioapic *ioapic, int irq, bool line_status)
  272. {
  273. union kvm_ioapic_redirect_entry *entry = &ioapic->redirtbl[irq];
  274. struct kvm_lapic_irq irqe;
  275. int ret;
  276. if (entry->fields.mask)
  277. return -1;
  278. ioapic_debug("dest=%x dest_mode=%x delivery_mode=%x "
  279. "vector=%x trig_mode=%x\n",
  280. entry->fields.dest_id, entry->fields.dest_mode,
  281. entry->fields.delivery_mode, entry->fields.vector,
  282. entry->fields.trig_mode);
  283. irqe.dest_id = entry->fields.dest_id;
  284. irqe.vector = entry->fields.vector;
  285. irqe.dest_mode = entry->fields.dest_mode;
  286. irqe.trig_mode = entry->fields.trig_mode;
  287. irqe.delivery_mode = entry->fields.delivery_mode << 8;
  288. irqe.level = 1;
  289. irqe.shorthand = 0;
  290. irqe.msi_redir_hint = false;
  291. if (irqe.trig_mode == IOAPIC_EDGE_TRIG)
  292. ioapic->irr_delivered |= 1 << irq;
  293. if (irq == RTC_GSI && line_status) {
  294. /*
  295. * pending_eoi cannot ever become negative (see
  296. * rtc_status_pending_eoi_check_valid) and the caller
  297. * ensures that it is only called if it is >= zero, namely
  298. * if rtc_irq_check_coalesced returns false).
  299. */
  300. BUG_ON(ioapic->rtc_status.pending_eoi != 0);
  301. ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe,
  302. &ioapic->rtc_status.dest_map);
  303. ioapic->rtc_status.pending_eoi = (ret < 0 ? 0 : ret);
  304. } else
  305. ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe, NULL);
  306. if (ret && irqe.trig_mode == IOAPIC_LEVEL_TRIG)
  307. entry->fields.remote_irr = 1;
  308. return ret;
  309. }
  310. int kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int irq_source_id,
  311. int level, bool line_status)
  312. {
  313. int ret, irq_level;
  314. BUG_ON(irq < 0 || irq >= IOAPIC_NUM_PINS);
  315. spin_lock(&ioapic->lock);
  316. irq_level = __kvm_irq_line_state(&ioapic->irq_states[irq],
  317. irq_source_id, level);
  318. ret = ioapic_set_irq(ioapic, irq, irq_level, line_status);
  319. spin_unlock(&ioapic->lock);
  320. return ret;
  321. }
  322. void kvm_ioapic_clear_all(struct kvm_ioapic *ioapic, int irq_source_id)
  323. {
  324. int i;
  325. spin_lock(&ioapic->lock);
  326. for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++)
  327. __clear_bit(irq_source_id, &ioapic->irq_states[i]);
  328. spin_unlock(&ioapic->lock);
  329. }
  330. static void kvm_ioapic_eoi_inject_work(struct work_struct *work)
  331. {
  332. int i;
  333. struct kvm_ioapic *ioapic = container_of(work, struct kvm_ioapic,
  334. eoi_inject.work);
  335. spin_lock(&ioapic->lock);
  336. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  337. union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
  338. if (ent->fields.trig_mode != IOAPIC_LEVEL_TRIG)
  339. continue;
  340. if (ioapic->irr & (1 << i) && !ent->fields.remote_irr)
  341. ioapic_service(ioapic, i, false);
  342. }
  343. spin_unlock(&ioapic->lock);
  344. }
  345. #define IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT 10000
  346. static void __kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu,
  347. struct kvm_ioapic *ioapic, int vector, int trigger_mode)
  348. {
  349. struct dest_map *dest_map = &ioapic->rtc_status.dest_map;
  350. struct kvm_lapic *apic = vcpu->arch.apic;
  351. int i;
  352. /* RTC special handling */
  353. if (test_bit(vcpu->vcpu_id, dest_map->map) &&
  354. vector == dest_map->vectors[vcpu->vcpu_id])
  355. rtc_irq_eoi(ioapic, vcpu);
  356. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  357. union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
  358. if (ent->fields.vector != vector)
  359. continue;
  360. /*
  361. * We are dropping lock while calling ack notifiers because ack
  362. * notifier callbacks for assigned devices call into IOAPIC
  363. * recursively. Since remote_irr is cleared only after call
  364. * to notifiers if the same vector will be delivered while lock
  365. * is dropped it will be put into irr and will be delivered
  366. * after ack notifier returns.
  367. */
  368. spin_unlock(&ioapic->lock);
  369. kvm_notify_acked_irq(ioapic->kvm, KVM_IRQCHIP_IOAPIC, i);
  370. spin_lock(&ioapic->lock);
  371. if (trigger_mode != IOAPIC_LEVEL_TRIG ||
  372. kvm_lapic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI)
  373. continue;
  374. ASSERT(ent->fields.trig_mode == IOAPIC_LEVEL_TRIG);
  375. ent->fields.remote_irr = 0;
  376. if (!ent->fields.mask && (ioapic->irr & (1 << i))) {
  377. ++ioapic->irq_eoi[i];
  378. if (ioapic->irq_eoi[i] == IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT) {
  379. /*
  380. * Real hardware does not deliver the interrupt
  381. * immediately during eoi broadcast, and this
  382. * lets a buggy guest make slow progress
  383. * even if it does not correctly handle a
  384. * level-triggered interrupt. Emulate this
  385. * behavior if we detect an interrupt storm.
  386. */
  387. schedule_delayed_work(&ioapic->eoi_inject, HZ / 100);
  388. ioapic->irq_eoi[i] = 0;
  389. trace_kvm_ioapic_delayed_eoi_inj(ent->bits);
  390. } else {
  391. ioapic_service(ioapic, i, false);
  392. }
  393. } else {
  394. ioapic->irq_eoi[i] = 0;
  395. }
  396. }
  397. }
  398. void kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu, int vector, int trigger_mode)
  399. {
  400. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  401. spin_lock(&ioapic->lock);
  402. __kvm_ioapic_update_eoi(vcpu, ioapic, vector, trigger_mode);
  403. spin_unlock(&ioapic->lock);
  404. }
  405. static inline struct kvm_ioapic *to_ioapic(struct kvm_io_device *dev)
  406. {
  407. return container_of(dev, struct kvm_ioapic, dev);
  408. }
  409. static inline int ioapic_in_range(struct kvm_ioapic *ioapic, gpa_t addr)
  410. {
  411. return ((addr >= ioapic->base_address &&
  412. (addr < ioapic->base_address + IOAPIC_MEM_LENGTH)));
  413. }
  414. static int ioapic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  415. gpa_t addr, int len, void *val)
  416. {
  417. struct kvm_ioapic *ioapic = to_ioapic(this);
  418. u32 result;
  419. if (!ioapic_in_range(ioapic, addr))
  420. return -EOPNOTSUPP;
  421. ioapic_debug("addr %lx\n", (unsigned long)addr);
  422. ASSERT(!(addr & 0xf)); /* check alignment */
  423. addr &= 0xff;
  424. spin_lock(&ioapic->lock);
  425. switch (addr) {
  426. case IOAPIC_REG_SELECT:
  427. result = ioapic->ioregsel;
  428. break;
  429. case IOAPIC_REG_WINDOW:
  430. result = ioapic_read_indirect(ioapic, addr, len);
  431. break;
  432. default:
  433. result = 0;
  434. break;
  435. }
  436. spin_unlock(&ioapic->lock);
  437. switch (len) {
  438. case 8:
  439. *(u64 *) val = result;
  440. break;
  441. case 1:
  442. case 2:
  443. case 4:
  444. memcpy(val, (char *)&result, len);
  445. break;
  446. default:
  447. printk(KERN_WARNING "ioapic: wrong length %d\n", len);
  448. }
  449. return 0;
  450. }
  451. static int ioapic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  452. gpa_t addr, int len, const void *val)
  453. {
  454. struct kvm_ioapic *ioapic = to_ioapic(this);
  455. u32 data;
  456. if (!ioapic_in_range(ioapic, addr))
  457. return -EOPNOTSUPP;
  458. ioapic_debug("ioapic_mmio_write addr=%p len=%d val=%p\n",
  459. (void*)addr, len, val);
  460. ASSERT(!(addr & 0xf)); /* check alignment */
  461. switch (len) {
  462. case 8:
  463. case 4:
  464. data = *(u32 *) val;
  465. break;
  466. case 2:
  467. data = *(u16 *) val;
  468. break;
  469. case 1:
  470. data = *(u8 *) val;
  471. break;
  472. default:
  473. printk(KERN_WARNING "ioapic: Unsupported size %d\n", len);
  474. return 0;
  475. }
  476. addr &= 0xff;
  477. spin_lock(&ioapic->lock);
  478. switch (addr) {
  479. case IOAPIC_REG_SELECT:
  480. ioapic->ioregsel = data & 0xFF; /* 8-bit register */
  481. break;
  482. case IOAPIC_REG_WINDOW:
  483. ioapic_write_indirect(ioapic, data);
  484. break;
  485. default:
  486. break;
  487. }
  488. spin_unlock(&ioapic->lock);
  489. return 0;
  490. }
  491. static void kvm_ioapic_reset(struct kvm_ioapic *ioapic)
  492. {
  493. int i;
  494. cancel_delayed_work_sync(&ioapic->eoi_inject);
  495. for (i = 0; i < IOAPIC_NUM_PINS; i++)
  496. ioapic->redirtbl[i].fields.mask = 1;
  497. ioapic->base_address = IOAPIC_DEFAULT_BASE_ADDRESS;
  498. ioapic->ioregsel = 0;
  499. ioapic->irr = 0;
  500. ioapic->irr_delivered = 0;
  501. ioapic->id = 0;
  502. memset(ioapic->irq_eoi, 0x00, IOAPIC_NUM_PINS);
  503. rtc_irq_eoi_tracking_reset(ioapic);
  504. }
  505. static const struct kvm_io_device_ops ioapic_mmio_ops = {
  506. .read = ioapic_mmio_read,
  507. .write = ioapic_mmio_write,
  508. };
  509. int kvm_ioapic_init(struct kvm *kvm)
  510. {
  511. struct kvm_ioapic *ioapic;
  512. int ret;
  513. ioapic = kzalloc(sizeof(struct kvm_ioapic), GFP_KERNEL);
  514. if (!ioapic)
  515. return -ENOMEM;
  516. spin_lock_init(&ioapic->lock);
  517. INIT_DELAYED_WORK(&ioapic->eoi_inject, kvm_ioapic_eoi_inject_work);
  518. kvm->arch.vioapic = ioapic;
  519. kvm_ioapic_reset(ioapic);
  520. kvm_iodevice_init(&ioapic->dev, &ioapic_mmio_ops);
  521. ioapic->kvm = kvm;
  522. mutex_lock(&kvm->slots_lock);
  523. ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, ioapic->base_address,
  524. IOAPIC_MEM_LENGTH, &ioapic->dev);
  525. mutex_unlock(&kvm->slots_lock);
  526. if (ret < 0) {
  527. kvm->arch.vioapic = NULL;
  528. kfree(ioapic);
  529. return ret;
  530. }
  531. kvm_vcpu_request_scan_ioapic(kvm);
  532. return ret;
  533. }
  534. void kvm_ioapic_destroy(struct kvm *kvm)
  535. {
  536. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  537. cancel_delayed_work_sync(&ioapic->eoi_inject);
  538. kvm_io_bus_unregister_dev(kvm, KVM_MMIO_BUS, &ioapic->dev);
  539. kvm->arch.vioapic = NULL;
  540. kfree(ioapic);
  541. }
  542. int kvm_get_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
  543. {
  544. struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
  545. if (!ioapic)
  546. return -EINVAL;
  547. spin_lock(&ioapic->lock);
  548. memcpy(state, ioapic, sizeof(struct kvm_ioapic_state));
  549. state->irr &= ~ioapic->irr_delivered;
  550. spin_unlock(&ioapic->lock);
  551. return 0;
  552. }
  553. int kvm_set_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
  554. {
  555. struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
  556. if (!ioapic)
  557. return -EINVAL;
  558. spin_lock(&ioapic->lock);
  559. memcpy(ioapic, state, sizeof(struct kvm_ioapic_state));
  560. ioapic->irr = 0;
  561. ioapic->irr_delivered = 0;
  562. kvm_vcpu_request_scan_ioapic(kvm);
  563. kvm_ioapic_inject_all(ioapic, state->irr);
  564. spin_unlock(&ioapic->lock);
  565. return 0;
  566. }