entry.S 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /*
  2. * S390 low-level entry points.
  3. *
  4. * Copyright IBM Corp. 1999, 2012
  5. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  6. * Hartmut Penner (hp@de.ibm.com),
  7. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  8. * Heiko Carstens <heiko.carstens@de.ibm.com>
  9. */
  10. #include <linux/init.h>
  11. #include <linux/linkage.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/errno.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/unistd.h>
  19. #include <asm/page.h>
  20. #include <asm/sigp.h>
  21. #include <asm/irq.h>
  22. #include <asm/vx-insn.h>
  23. #include <asm/setup.h>
  24. #include <asm/nmi.h>
  25. __PT_R0 = __PT_GPRS
  26. __PT_R1 = __PT_GPRS + 8
  27. __PT_R2 = __PT_GPRS + 16
  28. __PT_R3 = __PT_GPRS + 24
  29. __PT_R4 = __PT_GPRS + 32
  30. __PT_R5 = __PT_GPRS + 40
  31. __PT_R6 = __PT_GPRS + 48
  32. __PT_R7 = __PT_GPRS + 56
  33. __PT_R8 = __PT_GPRS + 64
  34. __PT_R9 = __PT_GPRS + 72
  35. __PT_R10 = __PT_GPRS + 80
  36. __PT_R11 = __PT_GPRS + 88
  37. __PT_R12 = __PT_GPRS + 96
  38. __PT_R13 = __PT_GPRS + 104
  39. __PT_R14 = __PT_GPRS + 112
  40. __PT_R15 = __PT_GPRS + 120
  41. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  42. STACK_SIZE = 1 << STACK_SHIFT
  43. STACK_INIT = STACK_SIZE - STACK_FRAME_OVERHEAD - __PT_SIZE
  44. _TIF_WORK = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  45. _TIF_UPROBE)
  46. _TIF_TRACE = (_TIF_SYSCALL_TRACE | _TIF_SYSCALL_AUDIT | _TIF_SECCOMP | \
  47. _TIF_SYSCALL_TRACEPOINT)
  48. _CIF_WORK = (_CIF_MCCK_PENDING | _CIF_ASCE | _CIF_FPU)
  49. _PIF_WORK = (_PIF_PER_TRAP)
  50. #define BASED(name) name-cleanup_critical(%r13)
  51. .macro TRACE_IRQS_ON
  52. #ifdef CONFIG_TRACE_IRQFLAGS
  53. basr %r2,%r0
  54. brasl %r14,trace_hardirqs_on_caller
  55. #endif
  56. .endm
  57. .macro TRACE_IRQS_OFF
  58. #ifdef CONFIG_TRACE_IRQFLAGS
  59. basr %r2,%r0
  60. brasl %r14,trace_hardirqs_off_caller
  61. #endif
  62. .endm
  63. .macro LOCKDEP_SYS_EXIT
  64. #ifdef CONFIG_LOCKDEP
  65. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  66. jz .+10
  67. brasl %r14,lockdep_sys_exit
  68. #endif
  69. .endm
  70. .macro CHECK_STACK stacksize,savearea
  71. #ifdef CONFIG_CHECK_STACK
  72. tml %r15,\stacksize - CONFIG_STACK_GUARD
  73. lghi %r14,\savearea
  74. jz stack_overflow
  75. #endif
  76. .endm
  77. .macro SWITCH_ASYNC savearea,timer
  78. tmhh %r8,0x0001 # interrupting from user ?
  79. jnz 1f
  80. lgr %r14,%r9
  81. slg %r14,BASED(.Lcritical_start)
  82. clg %r14,BASED(.Lcritical_length)
  83. jhe 0f
  84. lghi %r11,\savearea # inside critical section, do cleanup
  85. brasl %r14,cleanup_critical
  86. tmhh %r8,0x0001 # retest problem state after cleanup
  87. jnz 1f
  88. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async stack?
  89. slgr %r14,%r15
  90. srag %r14,%r14,STACK_SHIFT
  91. jnz 2f
  92. CHECK_STACK 1<<STACK_SHIFT,\savearea
  93. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  94. j 3f
  95. 1: LAST_BREAK %r14
  96. UPDATE_VTIME %r14,%r15,\timer
  97. 2: lg %r15,__LC_ASYNC_STACK # load async stack
  98. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  99. .endm
  100. .macro UPDATE_VTIME w1,w2,enter_timer
  101. lg \w1,__LC_EXIT_TIMER
  102. lg \w2,__LC_LAST_UPDATE_TIMER
  103. slg \w1,\enter_timer
  104. slg \w2,__LC_EXIT_TIMER
  105. alg \w1,__LC_USER_TIMER
  106. alg \w2,__LC_SYSTEM_TIMER
  107. stg \w1,__LC_USER_TIMER
  108. stg \w2,__LC_SYSTEM_TIMER
  109. mvc __LC_LAST_UPDATE_TIMER(8),\enter_timer
  110. .endm
  111. .macro LAST_BREAK scratch
  112. srag \scratch,%r10,23
  113. jz .+10
  114. stg %r10,__TI_last_break(%r12)
  115. .endm
  116. .macro REENABLE_IRQS
  117. stg %r8,__LC_RETURN_PSW
  118. ni __LC_RETURN_PSW,0xbf
  119. ssm __LC_RETURN_PSW
  120. .endm
  121. .macro STCK savearea
  122. #ifdef CONFIG_HAVE_MARCH_Z9_109_FEATURES
  123. .insn s,0xb27c0000,\savearea # store clock fast
  124. #else
  125. .insn s,0xb2050000,\savearea # store clock
  126. #endif
  127. .endm
  128. /*
  129. * The TSTMSK macro generates a test-under-mask instruction by
  130. * calculating the memory offset for the specified mask value.
  131. * Mask value can be any constant. The macro shifts the mask
  132. * value to calculate the memory offset for the test-under-mask
  133. * instruction.
  134. */
  135. .macro TSTMSK addr, mask, size=8, bytepos=0
  136. .if (\bytepos < \size) && (\mask >> 8)
  137. .if (\mask & 0xff)
  138. .error "Mask exceeds byte boundary"
  139. .endif
  140. TSTMSK \addr, "(\mask >> 8)", \size, "(\bytepos + 1)"
  141. .exitm
  142. .endif
  143. .ifeq \mask
  144. .error "Mask must not be zero"
  145. .endif
  146. off = \size - \bytepos - 1
  147. tm off+\addr, \mask
  148. .endm
  149. .section .kprobes.text, "ax"
  150. .Ldummy:
  151. /*
  152. * This nop exists only in order to avoid that __switch_to starts at
  153. * the beginning of the kprobes text section. In that case we would
  154. * have several symbols at the same address. E.g. objdump would take
  155. * an arbitrary symbol name when disassembling this code.
  156. * With the added nop in between the __switch_to symbol is unique
  157. * again.
  158. */
  159. nop 0
  160. /*
  161. * Scheduler resume function, called by switch_to
  162. * gpr2 = (task_struct *) prev
  163. * gpr3 = (task_struct *) next
  164. * Returns:
  165. * gpr2 = prev
  166. */
  167. ENTRY(__switch_to)
  168. stmg %r6,%r15,__SF_GPRS(%r15) # store gprs of prev task
  169. lgr %r1,%r2
  170. aghi %r1,__TASK_thread # thread_struct of prev task
  171. lg %r5,__TASK_thread_info(%r3) # get thread_info of next
  172. stg %r15,__THREAD_ksp(%r1) # store kernel stack of prev
  173. lgr %r1,%r3
  174. aghi %r1,__TASK_thread # thread_struct of next task
  175. lgr %r15,%r5
  176. aghi %r15,STACK_INIT # end of kernel stack of next
  177. stg %r3,__LC_CURRENT # store task struct of next
  178. stg %r5,__LC_THREAD_INFO # store thread info of next
  179. stg %r15,__LC_KERNEL_STACK # store end of kernel stack
  180. lg %r15,__THREAD_ksp(%r1) # load kernel stack of next
  181. /* c4 is used in guest detection: arch/s390/kernel/perf_cpum_sf.c */
  182. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  183. mvc __LC_CURRENT_PID(4,%r0),__TASK_pid(%r3) # store pid of next
  184. lmg %r6,%r15,__SF_GPRS(%r15) # load gprs of next task
  185. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPP
  186. bzr %r14
  187. .insn s,0xb2800000,__LC_LPP # set program parameter
  188. br %r14
  189. .L__critical_start:
  190. #if IS_ENABLED(CONFIG_KVM)
  191. /*
  192. * sie64a calling convention:
  193. * %r2 pointer to sie control block
  194. * %r3 guest register save area
  195. */
  196. ENTRY(sie64a)
  197. stmg %r6,%r14,__SF_GPRS(%r15) # save kernel registers
  198. stg %r2,__SF_EMPTY(%r15) # save control block pointer
  199. stg %r3,__SF_EMPTY+8(%r15) # save guest register save area
  200. xc __SF_EMPTY+16(8,%r15),__SF_EMPTY+16(%r15) # reason code = 0
  201. TSTMSK __LC_CPU_FLAGS,_CIF_FPU # load guest fp/vx registers ?
  202. jno .Lsie_load_guest_gprs
  203. brasl %r14,load_fpu_regs # load guest fp/vx regs
  204. .Lsie_load_guest_gprs:
  205. lmg %r0,%r13,0(%r3) # load guest gprs 0-13
  206. lg %r14,__LC_GMAP # get gmap pointer
  207. ltgr %r14,%r14
  208. jz .Lsie_gmap
  209. lctlg %c1,%c1,__GMAP_ASCE(%r14) # load primary asce
  210. .Lsie_gmap:
  211. lg %r14,__SF_EMPTY(%r15) # get control block pointer
  212. oi __SIE_PROG0C+3(%r14),1 # we are going into SIE now
  213. tm __SIE_PROG20+3(%r14),3 # last exit...
  214. jnz .Lsie_skip
  215. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  216. jo .Lsie_skip # exit if fp/vx regs changed
  217. sie 0(%r14)
  218. .Lsie_skip:
  219. ni __SIE_PROG0C+3(%r14),0xfe # no longer in SIE
  220. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  221. .Lsie_done:
  222. # some program checks are suppressing. C code (e.g. do_protection_exception)
  223. # will rewind the PSW by the ILC, which is 4 bytes in case of SIE. Other
  224. # instructions between sie64a and .Lsie_done should not cause program
  225. # interrupts. So lets use a nop (47 00 00 00) as a landing pad.
  226. # See also .Lcleanup_sie
  227. .Lrewind_pad:
  228. nop 0
  229. .globl sie_exit
  230. sie_exit:
  231. lg %r14,__SF_EMPTY+8(%r15) # load guest register save area
  232. stmg %r0,%r13,0(%r14) # save guest gprs 0-13
  233. lmg %r6,%r14,__SF_GPRS(%r15) # restore kernel registers
  234. lg %r2,__SF_EMPTY+16(%r15) # return exit reason code
  235. br %r14
  236. .Lsie_fault:
  237. lghi %r14,-EFAULT
  238. stg %r14,__SF_EMPTY+16(%r15) # set exit reason code
  239. j sie_exit
  240. EX_TABLE(.Lrewind_pad,.Lsie_fault)
  241. EX_TABLE(sie_exit,.Lsie_fault)
  242. #endif
  243. /*
  244. * SVC interrupt handler routine. System calls are synchronous events and
  245. * are executed with interrupts enabled.
  246. */
  247. ENTRY(system_call)
  248. stpt __LC_SYNC_ENTER_TIMER
  249. .Lsysc_stmg:
  250. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  251. lg %r10,__LC_LAST_BREAK
  252. lg %r12,__LC_THREAD_INFO
  253. lghi %r14,_PIF_SYSCALL
  254. .Lsysc_per:
  255. lg %r15,__LC_KERNEL_STACK
  256. la %r11,STACK_FRAME_OVERHEAD(%r15) # pointer to pt_regs
  257. LAST_BREAK %r13
  258. .Lsysc_vtime:
  259. UPDATE_VTIME %r10,%r13,__LC_SYNC_ENTER_TIMER
  260. stmg %r0,%r7,__PT_R0(%r11)
  261. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  262. mvc __PT_PSW(16,%r11),__LC_SVC_OLD_PSW
  263. mvc __PT_INT_CODE(4,%r11),__LC_SVC_ILC
  264. stg %r14,__PT_FLAGS(%r11)
  265. .Lsysc_do_svc:
  266. lg %r10,__TI_sysc_table(%r12) # address of system call table
  267. llgh %r8,__PT_INT_CODE+2(%r11)
  268. slag %r8,%r8,2 # shift and test for svc 0
  269. jnz .Lsysc_nr_ok
  270. # svc 0: system call number in %r1
  271. llgfr %r1,%r1 # clear high word in r1
  272. cghi %r1,NR_syscalls
  273. jnl .Lsysc_nr_ok
  274. sth %r1,__PT_INT_CODE+2(%r11)
  275. slag %r8,%r1,2
  276. .Lsysc_nr_ok:
  277. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  278. stg %r2,__PT_ORIG_GPR2(%r11)
  279. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  280. lgf %r9,0(%r8,%r10) # get system call add.
  281. TSTMSK __TI_flags(%r12),_TIF_TRACE
  282. jnz .Lsysc_tracesys
  283. basr %r14,%r9 # call sys_xxxx
  284. stg %r2,__PT_R2(%r11) # store return value
  285. .Lsysc_return:
  286. LOCKDEP_SYS_EXIT
  287. .Lsysc_tif:
  288. TSTMSK __PT_FLAGS(%r11),_PIF_WORK
  289. jnz .Lsysc_work
  290. TSTMSK __TI_flags(%r12),_TIF_WORK
  291. jnz .Lsysc_work # check for work
  292. TSTMSK __LC_CPU_FLAGS,_CIF_WORK
  293. jnz .Lsysc_work
  294. .Lsysc_restore:
  295. lg %r14,__LC_VDSO_PER_CPU
  296. lmg %r0,%r10,__PT_R0(%r11)
  297. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  298. stpt __LC_EXIT_TIMER
  299. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  300. lmg %r11,%r15,__PT_R11(%r11)
  301. lpswe __LC_RETURN_PSW
  302. .Lsysc_done:
  303. #
  304. # One of the work bits is on. Find out which one.
  305. #
  306. .Lsysc_work:
  307. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  308. jo .Lsysc_mcck_pending
  309. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  310. jo .Lsysc_reschedule
  311. #ifdef CONFIG_UPROBES
  312. TSTMSK __TI_flags(%r12),_TIF_UPROBE
  313. jo .Lsysc_uprobe_notify
  314. #endif
  315. TSTMSK __PT_FLAGS(%r11),_PIF_PER_TRAP
  316. jo .Lsysc_singlestep
  317. TSTMSK __TI_flags(%r12),_TIF_SIGPENDING
  318. jo .Lsysc_sigpending
  319. TSTMSK __TI_flags(%r12),_TIF_NOTIFY_RESUME
  320. jo .Lsysc_notify_resume
  321. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  322. jo .Lsysc_vxrs
  323. TSTMSK __LC_CPU_FLAGS,_CIF_ASCE
  324. jo .Lsysc_uaccess
  325. j .Lsysc_return # beware of critical section cleanup
  326. #
  327. # _TIF_NEED_RESCHED is set, call schedule
  328. #
  329. .Lsysc_reschedule:
  330. larl %r14,.Lsysc_return
  331. jg schedule
  332. #
  333. # _CIF_MCCK_PENDING is set, call handler
  334. #
  335. .Lsysc_mcck_pending:
  336. larl %r14,.Lsysc_return
  337. jg s390_handle_mcck # TIF bit will be cleared by handler
  338. #
  339. # _CIF_ASCE is set, load user space asce
  340. #
  341. .Lsysc_uaccess:
  342. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  343. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  344. j .Lsysc_return
  345. #
  346. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  347. #
  348. .Lsysc_vxrs:
  349. larl %r14,.Lsysc_return
  350. jg load_fpu_regs
  351. #
  352. # _TIF_SIGPENDING is set, call do_signal
  353. #
  354. .Lsysc_sigpending:
  355. lgr %r2,%r11 # pass pointer to pt_regs
  356. brasl %r14,do_signal
  357. TSTMSK __PT_FLAGS(%r11),_PIF_SYSCALL
  358. jno .Lsysc_return
  359. lmg %r2,%r7,__PT_R2(%r11) # load svc arguments
  360. lg %r10,__TI_sysc_table(%r12) # address of system call table
  361. lghi %r8,0 # svc 0 returns -ENOSYS
  362. llgh %r1,__PT_INT_CODE+2(%r11) # load new svc number
  363. cghi %r1,NR_syscalls
  364. jnl .Lsysc_nr_ok # invalid svc number -> do svc 0
  365. slag %r8,%r1,2
  366. j .Lsysc_nr_ok # restart svc
  367. #
  368. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  369. #
  370. .Lsysc_notify_resume:
  371. lgr %r2,%r11 # pass pointer to pt_regs
  372. larl %r14,.Lsysc_return
  373. jg do_notify_resume
  374. #
  375. # _TIF_UPROBE is set, call uprobe_notify_resume
  376. #
  377. #ifdef CONFIG_UPROBES
  378. .Lsysc_uprobe_notify:
  379. lgr %r2,%r11 # pass pointer to pt_regs
  380. larl %r14,.Lsysc_return
  381. jg uprobe_notify_resume
  382. #endif
  383. #
  384. # _PIF_PER_TRAP is set, call do_per_trap
  385. #
  386. .Lsysc_singlestep:
  387. ni __PT_FLAGS+7(%r11),255-_PIF_PER_TRAP
  388. lgr %r2,%r11 # pass pointer to pt_regs
  389. larl %r14,.Lsysc_return
  390. jg do_per_trap
  391. #
  392. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  393. # and after the system call
  394. #
  395. .Lsysc_tracesys:
  396. lgr %r2,%r11 # pass pointer to pt_regs
  397. la %r3,0
  398. llgh %r0,__PT_INT_CODE+2(%r11)
  399. stg %r0,__PT_R2(%r11)
  400. brasl %r14,do_syscall_trace_enter
  401. lghi %r0,NR_syscalls
  402. clgr %r0,%r2
  403. jnh .Lsysc_tracenogo
  404. sllg %r8,%r2,2
  405. lgf %r9,0(%r8,%r10)
  406. .Lsysc_tracego:
  407. lmg %r3,%r7,__PT_R3(%r11)
  408. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  409. lg %r2,__PT_ORIG_GPR2(%r11)
  410. basr %r14,%r9 # call sys_xxx
  411. stg %r2,__PT_R2(%r11) # store return value
  412. .Lsysc_tracenogo:
  413. TSTMSK __TI_flags(%r12),_TIF_TRACE
  414. jz .Lsysc_return
  415. lgr %r2,%r11 # pass pointer to pt_regs
  416. larl %r14,.Lsysc_return
  417. jg do_syscall_trace_exit
  418. #
  419. # a new process exits the kernel with ret_from_fork
  420. #
  421. ENTRY(ret_from_fork)
  422. la %r11,STACK_FRAME_OVERHEAD(%r15)
  423. lg %r12,__LC_THREAD_INFO
  424. brasl %r14,schedule_tail
  425. TRACE_IRQS_ON
  426. ssm __LC_SVC_NEW_PSW # reenable interrupts
  427. tm __PT_PSW+1(%r11),0x01 # forking a kernel thread ?
  428. jne .Lsysc_tracenogo
  429. # it's a kernel thread
  430. lmg %r9,%r10,__PT_R9(%r11) # load gprs
  431. ENTRY(kernel_thread_starter)
  432. la %r2,0(%r10)
  433. basr %r14,%r9
  434. j .Lsysc_tracenogo
  435. /*
  436. * Program check handler routine
  437. */
  438. ENTRY(pgm_check_handler)
  439. stpt __LC_SYNC_ENTER_TIMER
  440. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  441. lg %r10,__LC_LAST_BREAK
  442. lg %r12,__LC_THREAD_INFO
  443. larl %r13,cleanup_critical
  444. lmg %r8,%r9,__LC_PGM_OLD_PSW
  445. tmhh %r8,0x0001 # test problem state bit
  446. jnz 2f # -> fault in user space
  447. #if IS_ENABLED(CONFIG_KVM)
  448. # cleanup critical section for sie64a
  449. lgr %r14,%r9
  450. slg %r14,BASED(.Lsie_critical_start)
  451. clg %r14,BASED(.Lsie_critical_length)
  452. jhe 0f
  453. brasl %r14,.Lcleanup_sie
  454. #endif
  455. 0: tmhh %r8,0x4000 # PER bit set in old PSW ?
  456. jnz 1f # -> enabled, can't be a double fault
  457. tm __LC_PGM_ILC+3,0x80 # check for per exception
  458. jnz .Lpgm_svcper # -> single stepped svc
  459. 1: CHECK_STACK STACK_SIZE,__LC_SAVE_AREA_SYNC
  460. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  461. j 3f
  462. 2: LAST_BREAK %r14
  463. UPDATE_VTIME %r14,%r15,__LC_SYNC_ENTER_TIMER
  464. lg %r15,__LC_KERNEL_STACK
  465. lg %r14,__TI_task(%r12)
  466. aghi %r14,__TASK_thread # pointer to thread_struct
  467. lghi %r13,__LC_PGM_TDB
  468. tm __LC_PGM_ILC+2,0x02 # check for transaction abort
  469. jz 3f
  470. mvc __THREAD_trap_tdb(256,%r14),0(%r13)
  471. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  472. stmg %r0,%r7,__PT_R0(%r11)
  473. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  474. stmg %r8,%r9,__PT_PSW(%r11)
  475. mvc __PT_INT_CODE(4,%r11),__LC_PGM_ILC
  476. mvc __PT_INT_PARM_LONG(8,%r11),__LC_TRANS_EXC_CODE
  477. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  478. stg %r10,__PT_ARGS(%r11)
  479. tm __LC_PGM_ILC+3,0x80 # check for per exception
  480. jz 4f
  481. tmhh %r8,0x0001 # kernel per event ?
  482. jz .Lpgm_kprobe
  483. oi __PT_FLAGS+7(%r11),_PIF_PER_TRAP
  484. mvc __THREAD_per_address(8,%r14),__LC_PER_ADDRESS
  485. mvc __THREAD_per_cause(2,%r14),__LC_PER_CODE
  486. mvc __THREAD_per_paid(1,%r14),__LC_PER_ACCESS_ID
  487. 4: REENABLE_IRQS
  488. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  489. larl %r1,pgm_check_table
  490. llgh %r10,__PT_INT_CODE+2(%r11)
  491. nill %r10,0x007f
  492. sll %r10,2
  493. je .Lpgm_return
  494. lgf %r1,0(%r10,%r1) # load address of handler routine
  495. lgr %r2,%r11 # pass pointer to pt_regs
  496. basr %r14,%r1 # branch to interrupt-handler
  497. .Lpgm_return:
  498. LOCKDEP_SYS_EXIT
  499. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  500. jno .Lsysc_restore
  501. j .Lsysc_tif
  502. #
  503. # PER event in supervisor state, must be kprobes
  504. #
  505. .Lpgm_kprobe:
  506. REENABLE_IRQS
  507. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  508. lgr %r2,%r11 # pass pointer to pt_regs
  509. brasl %r14,do_per_trap
  510. j .Lpgm_return
  511. #
  512. # single stepped system call
  513. #
  514. .Lpgm_svcper:
  515. mvc __LC_RETURN_PSW(8),__LC_SVC_NEW_PSW
  516. larl %r14,.Lsysc_per
  517. stg %r14,__LC_RETURN_PSW+8
  518. lghi %r14,_PIF_SYSCALL | _PIF_PER_TRAP
  519. lpswe __LC_RETURN_PSW # branch to .Lsysc_per and enable irqs
  520. /*
  521. * IO interrupt handler routine
  522. */
  523. ENTRY(io_int_handler)
  524. STCK __LC_INT_CLOCK
  525. stpt __LC_ASYNC_ENTER_TIMER
  526. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  527. lg %r10,__LC_LAST_BREAK
  528. lg %r12,__LC_THREAD_INFO
  529. larl %r13,cleanup_critical
  530. lmg %r8,%r9,__LC_IO_OLD_PSW
  531. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  532. stmg %r0,%r7,__PT_R0(%r11)
  533. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  534. stmg %r8,%r9,__PT_PSW(%r11)
  535. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  536. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  537. TSTMSK __LC_CPU_FLAGS,_CIF_IGNORE_IRQ
  538. jo .Lio_restore
  539. TRACE_IRQS_OFF
  540. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  541. .Lio_loop:
  542. lgr %r2,%r11 # pass pointer to pt_regs
  543. lghi %r3,IO_INTERRUPT
  544. tm __PT_INT_CODE+8(%r11),0x80 # adapter interrupt ?
  545. jz .Lio_call
  546. lghi %r3,THIN_INTERRUPT
  547. .Lio_call:
  548. brasl %r14,do_IRQ
  549. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPAR
  550. jz .Lio_return
  551. tpi 0
  552. jz .Lio_return
  553. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  554. j .Lio_loop
  555. .Lio_return:
  556. LOCKDEP_SYS_EXIT
  557. TRACE_IRQS_ON
  558. .Lio_tif:
  559. TSTMSK __TI_flags(%r12),_TIF_WORK
  560. jnz .Lio_work # there is work to do (signals etc.)
  561. TSTMSK __LC_CPU_FLAGS,_CIF_WORK
  562. jnz .Lio_work
  563. .Lio_restore:
  564. lg %r14,__LC_VDSO_PER_CPU
  565. lmg %r0,%r10,__PT_R0(%r11)
  566. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  567. stpt __LC_EXIT_TIMER
  568. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  569. lmg %r11,%r15,__PT_R11(%r11)
  570. lpswe __LC_RETURN_PSW
  571. .Lio_done:
  572. #
  573. # There is work todo, find out in which context we have been interrupted:
  574. # 1) if we return to user space we can do all _TIF_WORK work
  575. # 2) if we return to kernel code and kvm is enabled check if we need to
  576. # modify the psw to leave SIE
  577. # 3) if we return to kernel code and preemptive scheduling is enabled check
  578. # the preemption counter and if it is zero call preempt_schedule_irq
  579. # Before any work can be done, a switch to the kernel stack is required.
  580. #
  581. .Lio_work:
  582. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  583. jo .Lio_work_user # yes -> do resched & signal
  584. #ifdef CONFIG_PREEMPT
  585. # check for preemptive scheduling
  586. icm %r0,15,__TI_precount(%r12)
  587. jnz .Lio_restore # preemption is disabled
  588. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  589. jno .Lio_restore
  590. # switch to kernel stack
  591. lg %r1,__PT_R15(%r11)
  592. aghi %r1,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  593. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  594. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  595. la %r11,STACK_FRAME_OVERHEAD(%r1)
  596. lgr %r15,%r1
  597. # TRACE_IRQS_ON already done at .Lio_return, call
  598. # TRACE_IRQS_OFF to keep things symmetrical
  599. TRACE_IRQS_OFF
  600. brasl %r14,preempt_schedule_irq
  601. j .Lio_return
  602. #else
  603. j .Lio_restore
  604. #endif
  605. #
  606. # Need to do work before returning to userspace, switch to kernel stack
  607. #
  608. .Lio_work_user:
  609. lg %r1,__LC_KERNEL_STACK
  610. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  611. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  612. la %r11,STACK_FRAME_OVERHEAD(%r1)
  613. lgr %r15,%r1
  614. #
  615. # One of the work bits is on. Find out which one.
  616. #
  617. .Lio_work_tif:
  618. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  619. jo .Lio_mcck_pending
  620. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  621. jo .Lio_reschedule
  622. TSTMSK __TI_flags(%r12),_TIF_SIGPENDING
  623. jo .Lio_sigpending
  624. TSTMSK __TI_flags(%r12),_TIF_NOTIFY_RESUME
  625. jo .Lio_notify_resume
  626. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  627. jo .Lio_vxrs
  628. TSTMSK __LC_CPU_FLAGS,_CIF_ASCE
  629. jo .Lio_uaccess
  630. j .Lio_return # beware of critical section cleanup
  631. #
  632. # _CIF_MCCK_PENDING is set, call handler
  633. #
  634. .Lio_mcck_pending:
  635. # TRACE_IRQS_ON already done at .Lio_return
  636. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  637. TRACE_IRQS_OFF
  638. j .Lio_return
  639. #
  640. # _CIF_ASCE is set, load user space asce
  641. #
  642. .Lio_uaccess:
  643. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  644. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  645. j .Lio_return
  646. #
  647. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  648. #
  649. .Lio_vxrs:
  650. larl %r14,.Lio_return
  651. jg load_fpu_regs
  652. #
  653. # _TIF_NEED_RESCHED is set, call schedule
  654. #
  655. .Lio_reschedule:
  656. # TRACE_IRQS_ON already done at .Lio_return
  657. ssm __LC_SVC_NEW_PSW # reenable interrupts
  658. brasl %r14,schedule # call scheduler
  659. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  660. TRACE_IRQS_OFF
  661. j .Lio_return
  662. #
  663. # _TIF_SIGPENDING or is set, call do_signal
  664. #
  665. .Lio_sigpending:
  666. # TRACE_IRQS_ON already done at .Lio_return
  667. ssm __LC_SVC_NEW_PSW # reenable interrupts
  668. lgr %r2,%r11 # pass pointer to pt_regs
  669. brasl %r14,do_signal
  670. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  671. TRACE_IRQS_OFF
  672. j .Lio_return
  673. #
  674. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  675. #
  676. .Lio_notify_resume:
  677. # TRACE_IRQS_ON already done at .Lio_return
  678. ssm __LC_SVC_NEW_PSW # reenable interrupts
  679. lgr %r2,%r11 # pass pointer to pt_regs
  680. brasl %r14,do_notify_resume
  681. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  682. TRACE_IRQS_OFF
  683. j .Lio_return
  684. /*
  685. * External interrupt handler routine
  686. */
  687. ENTRY(ext_int_handler)
  688. STCK __LC_INT_CLOCK
  689. stpt __LC_ASYNC_ENTER_TIMER
  690. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  691. lg %r10,__LC_LAST_BREAK
  692. lg %r12,__LC_THREAD_INFO
  693. larl %r13,cleanup_critical
  694. lmg %r8,%r9,__LC_EXT_OLD_PSW
  695. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  696. stmg %r0,%r7,__PT_R0(%r11)
  697. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  698. stmg %r8,%r9,__PT_PSW(%r11)
  699. lghi %r1,__LC_EXT_PARAMS2
  700. mvc __PT_INT_CODE(4,%r11),__LC_EXT_CPU_ADDR
  701. mvc __PT_INT_PARM(4,%r11),__LC_EXT_PARAMS
  702. mvc __PT_INT_PARM_LONG(8,%r11),0(%r1)
  703. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  704. TSTMSK __LC_CPU_FLAGS,_CIF_IGNORE_IRQ
  705. jo .Lio_restore
  706. TRACE_IRQS_OFF
  707. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  708. lgr %r2,%r11 # pass pointer to pt_regs
  709. lghi %r3,EXT_INTERRUPT
  710. brasl %r14,do_IRQ
  711. j .Lio_return
  712. /*
  713. * Load idle PSW. The second "half" of this function is in .Lcleanup_idle.
  714. */
  715. ENTRY(psw_idle)
  716. stg %r3,__SF_EMPTY(%r15)
  717. larl %r1,.Lpsw_idle_lpsw+4
  718. stg %r1,__SF_EMPTY+8(%r15)
  719. #ifdef CONFIG_SMP
  720. larl %r1,smp_cpu_mtid
  721. llgf %r1,0(%r1)
  722. ltgr %r1,%r1
  723. jz .Lpsw_idle_stcctm
  724. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+16(%r15)
  725. .Lpsw_idle_stcctm:
  726. #endif
  727. oi __LC_CPU_FLAGS+7,_CIF_ENABLED_WAIT
  728. STCK __CLOCK_IDLE_ENTER(%r2)
  729. stpt __TIMER_IDLE_ENTER(%r2)
  730. .Lpsw_idle_lpsw:
  731. lpswe __SF_EMPTY(%r15)
  732. br %r14
  733. .Lpsw_idle_end:
  734. /*
  735. * Store floating-point controls and floating-point or vector register
  736. * depending whether the vector facility is available. A critical section
  737. * cleanup assures that the registers are stored even if interrupted for
  738. * some other work. The CIF_FPU flag is set to trigger a lazy restore
  739. * of the register contents at return from io or a system call.
  740. */
  741. ENTRY(save_fpu_regs)
  742. lg %r2,__LC_CURRENT
  743. aghi %r2,__TASK_thread
  744. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  745. bor %r14
  746. stfpc __THREAD_FPU_fpc(%r2)
  747. .Lsave_fpu_regs_fpc_end:
  748. lg %r3,__THREAD_FPU_regs(%r2)
  749. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_VX
  750. jz .Lsave_fpu_regs_fp # no -> store FP regs
  751. .Lsave_fpu_regs_vx_low:
  752. VSTM %v0,%v15,0,%r3 # vstm 0,15,0(3)
  753. .Lsave_fpu_regs_vx_high:
  754. VSTM %v16,%v31,256,%r3 # vstm 16,31,256(3)
  755. j .Lsave_fpu_regs_done # -> set CIF_FPU flag
  756. .Lsave_fpu_regs_fp:
  757. std 0,0(%r3)
  758. std 1,8(%r3)
  759. std 2,16(%r3)
  760. std 3,24(%r3)
  761. std 4,32(%r3)
  762. std 5,40(%r3)
  763. std 6,48(%r3)
  764. std 7,56(%r3)
  765. std 8,64(%r3)
  766. std 9,72(%r3)
  767. std 10,80(%r3)
  768. std 11,88(%r3)
  769. std 12,96(%r3)
  770. std 13,104(%r3)
  771. std 14,112(%r3)
  772. std 15,120(%r3)
  773. .Lsave_fpu_regs_done:
  774. oi __LC_CPU_FLAGS+7,_CIF_FPU
  775. br %r14
  776. .Lsave_fpu_regs_end:
  777. /*
  778. * Load floating-point controls and floating-point or vector registers.
  779. * A critical section cleanup assures that the register contents are
  780. * loaded even if interrupted for some other work.
  781. *
  782. * There are special calling conventions to fit into sysc and io return work:
  783. * %r15: <kernel stack>
  784. * The function requires:
  785. * %r4
  786. */
  787. load_fpu_regs:
  788. lg %r4,__LC_CURRENT
  789. aghi %r4,__TASK_thread
  790. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  791. bnor %r14
  792. lfpc __THREAD_FPU_fpc(%r4)
  793. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_VX
  794. lg %r4,__THREAD_FPU_regs(%r4) # %r4 <- reg save area
  795. jz .Lload_fpu_regs_fp # -> no VX, load FP regs
  796. .Lload_fpu_regs_vx:
  797. VLM %v0,%v15,0,%r4
  798. .Lload_fpu_regs_vx_high:
  799. VLM %v16,%v31,256,%r4
  800. j .Lload_fpu_regs_done
  801. .Lload_fpu_regs_fp:
  802. ld 0,0(%r4)
  803. ld 1,8(%r4)
  804. ld 2,16(%r4)
  805. ld 3,24(%r4)
  806. ld 4,32(%r4)
  807. ld 5,40(%r4)
  808. ld 6,48(%r4)
  809. ld 7,56(%r4)
  810. ld 8,64(%r4)
  811. ld 9,72(%r4)
  812. ld 10,80(%r4)
  813. ld 11,88(%r4)
  814. ld 12,96(%r4)
  815. ld 13,104(%r4)
  816. ld 14,112(%r4)
  817. ld 15,120(%r4)
  818. .Lload_fpu_regs_done:
  819. ni __LC_CPU_FLAGS+7,255-_CIF_FPU
  820. br %r14
  821. .Lload_fpu_regs_end:
  822. .L__critical_end:
  823. /*
  824. * Machine check handler routines
  825. */
  826. ENTRY(mcck_int_handler)
  827. STCK __LC_MCCK_CLOCK
  828. la %r1,4095 # revalidate r1
  829. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  830. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  831. lg %r10,__LC_LAST_BREAK
  832. lg %r12,__LC_THREAD_INFO
  833. larl %r13,cleanup_critical
  834. lmg %r8,%r9,__LC_MCK_OLD_PSW
  835. TSTMSK __LC_MCCK_CODE,MCCK_CODE_SYSTEM_DAMAGE
  836. jo .Lmcck_panic # yes -> rest of mcck code invalid
  837. lghi %r14,__LC_CPU_TIMER_SAVE_AREA
  838. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  839. TSTMSK __LC_MCCK_CODE,MCCK_CODE_CPU_TIMER_VALID
  840. jo 3f
  841. la %r14,__LC_SYNC_ENTER_TIMER
  842. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  843. jl 0f
  844. la %r14,__LC_ASYNC_ENTER_TIMER
  845. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  846. jl 1f
  847. la %r14,__LC_EXIT_TIMER
  848. 1: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  849. jl 2f
  850. la %r14,__LC_LAST_UPDATE_TIMER
  851. 2: spt 0(%r14)
  852. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  853. 3: TSTMSK __LC_MCCK_CODE,(MCCK_CODE_PSW_MWP_VALID|MCCK_CODE_PSW_IA_VALID)
  854. jno .Lmcck_panic # no -> skip cleanup critical
  855. SWITCH_ASYNC __LC_GPREGS_SAVE_AREA+64,__LC_MCCK_ENTER_TIMER
  856. .Lmcck_skip:
  857. lghi %r14,__LC_GPREGS_SAVE_AREA+64
  858. stmg %r0,%r7,__PT_R0(%r11)
  859. mvc __PT_R8(64,%r11),0(%r14)
  860. stmg %r8,%r9,__PT_PSW(%r11)
  861. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  862. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  863. lgr %r2,%r11 # pass pointer to pt_regs
  864. brasl %r14,s390_do_machine_check
  865. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  866. jno .Lmcck_return
  867. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  868. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  869. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  870. la %r11,STACK_FRAME_OVERHEAD(%r1)
  871. lgr %r15,%r1
  872. ssm __LC_PGM_NEW_PSW # turn dat on, keep irqs off
  873. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  874. jno .Lmcck_return
  875. TRACE_IRQS_OFF
  876. brasl %r14,s390_handle_mcck
  877. TRACE_IRQS_ON
  878. .Lmcck_return:
  879. lg %r14,__LC_VDSO_PER_CPU
  880. lmg %r0,%r10,__PT_R0(%r11)
  881. mvc __LC_RETURN_MCCK_PSW(16),__PT_PSW(%r11) # move return PSW
  882. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  883. jno 0f
  884. stpt __LC_EXIT_TIMER
  885. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  886. 0: lmg %r11,%r15,__PT_R11(%r11)
  887. lpswe __LC_RETURN_MCCK_PSW
  888. .Lmcck_panic:
  889. lg %r15,__LC_PANIC_STACK
  890. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  891. j .Lmcck_skip
  892. #
  893. # PSW restart interrupt handler
  894. #
  895. ENTRY(restart_int_handler)
  896. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPP
  897. jz 0f
  898. .insn s,0xb2800000,__LC_LPP
  899. 0: stg %r15,__LC_SAVE_AREA_RESTART
  900. lg %r15,__LC_RESTART_STACK
  901. aghi %r15,-__PT_SIZE # create pt_regs on stack
  902. xc 0(__PT_SIZE,%r15),0(%r15)
  903. stmg %r0,%r14,__PT_R0(%r15)
  904. mvc __PT_R15(8,%r15),__LC_SAVE_AREA_RESTART
  905. mvc __PT_PSW(16,%r15),__LC_RST_OLD_PSW # store restart old psw
  906. aghi %r15,-STACK_FRAME_OVERHEAD # create stack frame on stack
  907. xc 0(STACK_FRAME_OVERHEAD,%r15),0(%r15)
  908. lg %r1,__LC_RESTART_FN # load fn, parm & source cpu
  909. lg %r2,__LC_RESTART_DATA
  910. lg %r3,__LC_RESTART_SOURCE
  911. ltgr %r3,%r3 # test source cpu address
  912. jm 1f # negative -> skip source stop
  913. 0: sigp %r4,%r3,SIGP_SENSE # sigp sense to source cpu
  914. brc 10,0b # wait for status stored
  915. 1: basr %r14,%r1 # call function
  916. stap __SF_EMPTY(%r15) # store cpu address
  917. llgh %r3,__SF_EMPTY(%r15)
  918. 2: sigp %r4,%r3,SIGP_STOP # sigp stop to current cpu
  919. brc 2,2b
  920. 3: j 3b
  921. .section .kprobes.text, "ax"
  922. #ifdef CONFIG_CHECK_STACK
  923. /*
  924. * The synchronous or the asynchronous stack overflowed. We are dead.
  925. * No need to properly save the registers, we are going to panic anyway.
  926. * Setup a pt_regs so that show_trace can provide a good call trace.
  927. */
  928. stack_overflow:
  929. lg %r15,__LC_PANIC_STACK # change to panic stack
  930. la %r11,STACK_FRAME_OVERHEAD(%r15)
  931. stmg %r0,%r7,__PT_R0(%r11)
  932. stmg %r8,%r9,__PT_PSW(%r11)
  933. mvc __PT_R8(64,%r11),0(%r14)
  934. stg %r10,__PT_ORIG_GPR2(%r11) # store last break to orig_gpr2
  935. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  936. lgr %r2,%r11 # pass pointer to pt_regs
  937. jg kernel_stack_overflow
  938. #endif
  939. cleanup_critical:
  940. #if IS_ENABLED(CONFIG_KVM)
  941. clg %r9,BASED(.Lcleanup_table_sie) # .Lsie_gmap
  942. jl 0f
  943. clg %r9,BASED(.Lcleanup_table_sie+8)# .Lsie_done
  944. jl .Lcleanup_sie
  945. #endif
  946. clg %r9,BASED(.Lcleanup_table) # system_call
  947. jl 0f
  948. clg %r9,BASED(.Lcleanup_table+8) # .Lsysc_do_svc
  949. jl .Lcleanup_system_call
  950. clg %r9,BASED(.Lcleanup_table+16) # .Lsysc_tif
  951. jl 0f
  952. clg %r9,BASED(.Lcleanup_table+24) # .Lsysc_restore
  953. jl .Lcleanup_sysc_tif
  954. clg %r9,BASED(.Lcleanup_table+32) # .Lsysc_done
  955. jl .Lcleanup_sysc_restore
  956. clg %r9,BASED(.Lcleanup_table+40) # .Lio_tif
  957. jl 0f
  958. clg %r9,BASED(.Lcleanup_table+48) # .Lio_restore
  959. jl .Lcleanup_io_tif
  960. clg %r9,BASED(.Lcleanup_table+56) # .Lio_done
  961. jl .Lcleanup_io_restore
  962. clg %r9,BASED(.Lcleanup_table+64) # psw_idle
  963. jl 0f
  964. clg %r9,BASED(.Lcleanup_table+72) # .Lpsw_idle_end
  965. jl .Lcleanup_idle
  966. clg %r9,BASED(.Lcleanup_table+80) # save_fpu_regs
  967. jl 0f
  968. clg %r9,BASED(.Lcleanup_table+88) # .Lsave_fpu_regs_end
  969. jl .Lcleanup_save_fpu_regs
  970. clg %r9,BASED(.Lcleanup_table+96) # load_fpu_regs
  971. jl 0f
  972. clg %r9,BASED(.Lcleanup_table+104) # .Lload_fpu_regs_end
  973. jl .Lcleanup_load_fpu_regs
  974. 0: br %r14
  975. .align 8
  976. .Lcleanup_table:
  977. .quad system_call
  978. .quad .Lsysc_do_svc
  979. .quad .Lsysc_tif
  980. .quad .Lsysc_restore
  981. .quad .Lsysc_done
  982. .quad .Lio_tif
  983. .quad .Lio_restore
  984. .quad .Lio_done
  985. .quad psw_idle
  986. .quad .Lpsw_idle_end
  987. .quad save_fpu_regs
  988. .quad .Lsave_fpu_regs_end
  989. .quad load_fpu_regs
  990. .quad .Lload_fpu_regs_end
  991. #if IS_ENABLED(CONFIG_KVM)
  992. .Lcleanup_table_sie:
  993. .quad .Lsie_gmap
  994. .quad .Lsie_done
  995. .Lcleanup_sie:
  996. lg %r9,__SF_EMPTY(%r15) # get control block pointer
  997. ni __SIE_PROG0C+3(%r9),0xfe # no longer in SIE
  998. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  999. larl %r9,sie_exit # skip forward to sie_exit
  1000. br %r14
  1001. #endif
  1002. .Lcleanup_system_call:
  1003. # check if stpt has been executed
  1004. clg %r9,BASED(.Lcleanup_system_call_insn)
  1005. jh 0f
  1006. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  1007. cghi %r11,__LC_SAVE_AREA_ASYNC
  1008. je 0f
  1009. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  1010. 0: # check if stmg has been executed
  1011. clg %r9,BASED(.Lcleanup_system_call_insn+8)
  1012. jh 0f
  1013. mvc __LC_SAVE_AREA_SYNC(64),0(%r11)
  1014. 0: # check if base register setup + TIF bit load has been done
  1015. clg %r9,BASED(.Lcleanup_system_call_insn+16)
  1016. jhe 0f
  1017. # set up saved registers r10 and r12
  1018. stg %r10,16(%r11) # r10 last break
  1019. stg %r12,32(%r11) # r12 thread-info pointer
  1020. 0: # check if the user time update has been done
  1021. clg %r9,BASED(.Lcleanup_system_call_insn+24)
  1022. jh 0f
  1023. lg %r15,__LC_EXIT_TIMER
  1024. slg %r15,__LC_SYNC_ENTER_TIMER
  1025. alg %r15,__LC_USER_TIMER
  1026. stg %r15,__LC_USER_TIMER
  1027. 0: # check if the system time update has been done
  1028. clg %r9,BASED(.Lcleanup_system_call_insn+32)
  1029. jh 0f
  1030. lg %r15,__LC_LAST_UPDATE_TIMER
  1031. slg %r15,__LC_EXIT_TIMER
  1032. alg %r15,__LC_SYSTEM_TIMER
  1033. stg %r15,__LC_SYSTEM_TIMER
  1034. 0: # update accounting time stamp
  1035. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  1036. # do LAST_BREAK
  1037. lg %r9,16(%r11)
  1038. srag %r9,%r9,23
  1039. jz 0f
  1040. mvc __TI_last_break(8,%r12),16(%r11)
  1041. 0: # set up saved register r11
  1042. lg %r15,__LC_KERNEL_STACK
  1043. la %r9,STACK_FRAME_OVERHEAD(%r15)
  1044. stg %r9,24(%r11) # r11 pt_regs pointer
  1045. # fill pt_regs
  1046. mvc __PT_R8(64,%r9),__LC_SAVE_AREA_SYNC
  1047. stmg %r0,%r7,__PT_R0(%r9)
  1048. mvc __PT_PSW(16,%r9),__LC_SVC_OLD_PSW
  1049. mvc __PT_INT_CODE(4,%r9),__LC_SVC_ILC
  1050. xc __PT_FLAGS(8,%r9),__PT_FLAGS(%r9)
  1051. mvi __PT_FLAGS+7(%r9),_PIF_SYSCALL
  1052. # setup saved register r15
  1053. stg %r15,56(%r11) # r15 stack pointer
  1054. # set new psw address and exit
  1055. larl %r9,.Lsysc_do_svc
  1056. br %r14
  1057. .Lcleanup_system_call_insn:
  1058. .quad system_call
  1059. .quad .Lsysc_stmg
  1060. .quad .Lsysc_per
  1061. .quad .Lsysc_vtime+36
  1062. .quad .Lsysc_vtime+42
  1063. .Lcleanup_sysc_tif:
  1064. larl %r9,.Lsysc_tif
  1065. br %r14
  1066. .Lcleanup_sysc_restore:
  1067. clg %r9,BASED(.Lcleanup_sysc_restore_insn)
  1068. je 0f
  1069. lg %r9,24(%r11) # get saved pointer to pt_regs
  1070. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1071. mvc 0(64,%r11),__PT_R8(%r9)
  1072. lmg %r0,%r7,__PT_R0(%r9)
  1073. 0: lmg %r8,%r9,__LC_RETURN_PSW
  1074. br %r14
  1075. .Lcleanup_sysc_restore_insn:
  1076. .quad .Lsysc_done - 4
  1077. .Lcleanup_io_tif:
  1078. larl %r9,.Lio_tif
  1079. br %r14
  1080. .Lcleanup_io_restore:
  1081. clg %r9,BASED(.Lcleanup_io_restore_insn)
  1082. je 0f
  1083. lg %r9,24(%r11) # get saved r11 pointer to pt_regs
  1084. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1085. mvc 0(64,%r11),__PT_R8(%r9)
  1086. lmg %r0,%r7,__PT_R0(%r9)
  1087. 0: lmg %r8,%r9,__LC_RETURN_PSW
  1088. br %r14
  1089. .Lcleanup_io_restore_insn:
  1090. .quad .Lio_done - 4
  1091. .Lcleanup_idle:
  1092. ni __LC_CPU_FLAGS+7,255-_CIF_ENABLED_WAIT
  1093. # copy interrupt clock & cpu timer
  1094. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_INT_CLOCK
  1095. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_ASYNC_ENTER_TIMER
  1096. cghi %r11,__LC_SAVE_AREA_ASYNC
  1097. je 0f
  1098. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_MCCK_CLOCK
  1099. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_MCCK_ENTER_TIMER
  1100. 0: # check if stck & stpt have been executed
  1101. clg %r9,BASED(.Lcleanup_idle_insn)
  1102. jhe 1f
  1103. mvc __CLOCK_IDLE_ENTER(8,%r2),__CLOCK_IDLE_EXIT(%r2)
  1104. mvc __TIMER_IDLE_ENTER(8,%r2),__TIMER_IDLE_EXIT(%r2)
  1105. 1: # calculate idle cycles
  1106. #ifdef CONFIG_SMP
  1107. clg %r9,BASED(.Lcleanup_idle_insn)
  1108. jl 3f
  1109. larl %r1,smp_cpu_mtid
  1110. llgf %r1,0(%r1)
  1111. ltgr %r1,%r1
  1112. jz 3f
  1113. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+80(%r15)
  1114. larl %r3,mt_cycles
  1115. ag %r3,__LC_PERCPU_OFFSET
  1116. la %r4,__SF_EMPTY+16(%r15)
  1117. 2: lg %r0,0(%r3)
  1118. slg %r0,0(%r4)
  1119. alg %r0,64(%r4)
  1120. stg %r0,0(%r3)
  1121. la %r3,8(%r3)
  1122. la %r4,8(%r4)
  1123. brct %r1,2b
  1124. #endif
  1125. 3: # account system time going idle
  1126. lg %r9,__LC_STEAL_TIMER
  1127. alg %r9,__CLOCK_IDLE_ENTER(%r2)
  1128. slg %r9,__LC_LAST_UPDATE_CLOCK
  1129. stg %r9,__LC_STEAL_TIMER
  1130. mvc __LC_LAST_UPDATE_CLOCK(8),__CLOCK_IDLE_EXIT(%r2)
  1131. lg %r9,__LC_SYSTEM_TIMER
  1132. alg %r9,__LC_LAST_UPDATE_TIMER
  1133. slg %r9,__TIMER_IDLE_ENTER(%r2)
  1134. stg %r9,__LC_SYSTEM_TIMER
  1135. mvc __LC_LAST_UPDATE_TIMER(8),__TIMER_IDLE_EXIT(%r2)
  1136. # prepare return psw
  1137. nihh %r8,0xfcfd # clear irq & wait state bits
  1138. lg %r9,48(%r11) # return from psw_idle
  1139. br %r14
  1140. .Lcleanup_idle_insn:
  1141. .quad .Lpsw_idle_lpsw
  1142. .Lcleanup_save_fpu_regs:
  1143. larl %r9,save_fpu_regs
  1144. br %r14
  1145. .Lcleanup_load_fpu_regs:
  1146. larl %r9,load_fpu_regs
  1147. br %r14
  1148. /*
  1149. * Integer constants
  1150. */
  1151. .align 8
  1152. .Lcritical_start:
  1153. .quad .L__critical_start
  1154. .Lcritical_length:
  1155. .quad .L__critical_end - .L__critical_start
  1156. #if IS_ENABLED(CONFIG_KVM)
  1157. .Lsie_critical_start:
  1158. .quad .Lsie_gmap
  1159. .Lsie_critical_length:
  1160. .quad .Lsie_done - .Lsie_gmap
  1161. #endif
  1162. .section .rodata, "a"
  1163. #define SYSCALL(esame,emu) .long esame
  1164. .globl sys_call_table
  1165. sys_call_table:
  1166. #include "syscalls.S"
  1167. #undef SYSCALL
  1168. #ifdef CONFIG_COMPAT
  1169. #define SYSCALL(esame,emu) .long emu
  1170. .globl sys_call_table_emu
  1171. sys_call_table_emu:
  1172. #include "syscalls.S"
  1173. #undef SYSCALL
  1174. #endif