pci.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 2011 Wind River Systems,
  9. * written by Ralf Baechle (ralf@linux-mips.org)
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mm.h>
  14. #include <linux/bootmem.h>
  15. #include <linux/export.h>
  16. #include <linux/init.h>
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <linux/of_address.h>
  20. #include <asm/cpu-info.h>
  21. /*
  22. * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
  23. * assignments.
  24. */
  25. /*
  26. * The PCI controller list.
  27. */
  28. static struct pci_controller *hose_head, **hose_tail = &hose_head;
  29. unsigned long PCIBIOS_MIN_IO;
  30. unsigned long PCIBIOS_MIN_MEM;
  31. static int pci_initialized;
  32. /*
  33. * We need to avoid collisions with `mirrored' VGA ports
  34. * and other strange ISA hardware, so we always want the
  35. * addresses to be allocated in the 0x000-0x0ff region
  36. * modulo 0x400.
  37. *
  38. * Why? Because some silly external IO cards only decode
  39. * the low 10 bits of the IO address. The 0x00-0xff region
  40. * is reserved for motherboard devices that decode all 16
  41. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  42. * but we want to try to avoid allocating at 0x2900-0x2bff
  43. * which might have be mirrored at 0x0100-0x03ff..
  44. */
  45. resource_size_t
  46. pcibios_align_resource(void *data, const struct resource *res,
  47. resource_size_t size, resource_size_t align)
  48. {
  49. struct pci_dev *dev = data;
  50. struct pci_controller *hose = dev->sysdata;
  51. resource_size_t start = res->start;
  52. if (res->flags & IORESOURCE_IO) {
  53. /* Make sure we start at our min on all hoses */
  54. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  55. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  56. /*
  57. * Put everything into 0x00-0xff region modulo 0x400
  58. */
  59. if (start & 0x300)
  60. start = (start + 0x3ff) & ~0x3ff;
  61. } else if (res->flags & IORESOURCE_MEM) {
  62. /* Make sure we start at our min on all hoses */
  63. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  64. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  65. }
  66. return start;
  67. }
  68. static void pcibios_scanbus(struct pci_controller *hose)
  69. {
  70. static int next_busno;
  71. static int need_domain_info;
  72. LIST_HEAD(resources);
  73. struct pci_bus *bus;
  74. if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
  75. next_busno = (*hose->get_busno)();
  76. pci_add_resource_offset(&resources,
  77. hose->mem_resource, hose->mem_offset);
  78. pci_add_resource_offset(&resources,
  79. hose->io_resource, hose->io_offset);
  80. pci_add_resource_offset(&resources,
  81. hose->busn_resource, hose->busn_offset);
  82. bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
  83. &resources);
  84. hose->bus = bus;
  85. need_domain_info = need_domain_info || hose->index;
  86. hose->need_domain_info = need_domain_info;
  87. if (!bus) {
  88. pci_free_resource_list(&resources);
  89. return;
  90. }
  91. next_busno = bus->busn_res.end + 1;
  92. /* Don't allow 8-bit bus number overflow inside the hose -
  93. reserve some space for bridges. */
  94. if (next_busno > 224) {
  95. next_busno = 0;
  96. need_domain_info = 1;
  97. }
  98. /*
  99. * We insert PCI resources into the iomem_resource and
  100. * ioport_resource trees in either pci_bus_claim_resources()
  101. * or pci_bus_assign_resources().
  102. */
  103. if (pci_has_flag(PCI_PROBE_ONLY)) {
  104. pci_bus_claim_resources(bus);
  105. } else {
  106. pci_bus_size_bridges(bus);
  107. pci_bus_assign_resources(bus);
  108. }
  109. pci_bus_add_devices(bus);
  110. }
  111. #ifdef CONFIG_OF
  112. void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
  113. {
  114. struct of_pci_range range;
  115. struct of_pci_range_parser parser;
  116. pr_info("PCI host bridge %s ranges:\n", node->full_name);
  117. hose->of_node = node;
  118. if (of_pci_range_parser_init(&parser, node))
  119. return;
  120. for_each_of_pci_range(&parser, &range) {
  121. struct resource *res = NULL;
  122. switch (range.flags & IORESOURCE_TYPE_BITS) {
  123. case IORESOURCE_IO:
  124. pr_info(" IO 0x%016llx..0x%016llx\n",
  125. range.cpu_addr,
  126. range.cpu_addr + range.size - 1);
  127. hose->io_map_base =
  128. (unsigned long)ioremap(range.cpu_addr,
  129. range.size);
  130. res = hose->io_resource;
  131. break;
  132. case IORESOURCE_MEM:
  133. pr_info(" MEM 0x%016llx..0x%016llx\n",
  134. range.cpu_addr,
  135. range.cpu_addr + range.size - 1);
  136. res = hose->mem_resource;
  137. break;
  138. }
  139. if (res != NULL)
  140. of_pci_range_to_resource(&range, node, res);
  141. }
  142. }
  143. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  144. {
  145. struct pci_controller *hose = bus->sysdata;
  146. return of_node_get(hose->of_node);
  147. }
  148. #endif
  149. static DEFINE_MUTEX(pci_scan_mutex);
  150. void register_pci_controller(struct pci_controller *hose)
  151. {
  152. struct resource *parent;
  153. parent = hose->mem_resource->parent;
  154. if (!parent)
  155. parent = &iomem_resource;
  156. if (request_resource(parent, hose->mem_resource) < 0)
  157. goto out;
  158. parent = hose->io_resource->parent;
  159. if (!parent)
  160. parent = &ioport_resource;
  161. if (request_resource(parent, hose->io_resource) < 0) {
  162. release_resource(hose->mem_resource);
  163. goto out;
  164. }
  165. *hose_tail = hose;
  166. hose_tail = &hose->next;
  167. /*
  168. * Do not panic here but later - this might happen before console init.
  169. */
  170. if (!hose->io_map_base) {
  171. printk(KERN_WARNING
  172. "registering PCI controller with io_map_base unset\n");
  173. }
  174. /*
  175. * Scan the bus if it is register after the PCI subsystem
  176. * initialization.
  177. */
  178. if (pci_initialized) {
  179. mutex_lock(&pci_scan_mutex);
  180. pcibios_scanbus(hose);
  181. mutex_unlock(&pci_scan_mutex);
  182. }
  183. return;
  184. out:
  185. printk(KERN_WARNING
  186. "Skipping PCI bus scan due to resource conflict\n");
  187. }
  188. static void __init pcibios_set_cache_line_size(void)
  189. {
  190. struct cpuinfo_mips *c = &current_cpu_data;
  191. unsigned int lsize;
  192. /*
  193. * Set PCI cacheline size to that of the highest level in the
  194. * cache hierarchy.
  195. */
  196. lsize = c->dcache.linesz;
  197. lsize = c->scache.linesz ? : lsize;
  198. lsize = c->tcache.linesz ? : lsize;
  199. BUG_ON(!lsize);
  200. pci_dfl_cache_line_size = lsize >> 2;
  201. pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
  202. }
  203. static int __init pcibios_init(void)
  204. {
  205. struct pci_controller *hose;
  206. pcibios_set_cache_line_size();
  207. /* Scan all of the recorded PCI controllers. */
  208. for (hose = hose_head; hose; hose = hose->next)
  209. pcibios_scanbus(hose);
  210. pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
  211. pci_initialized = 1;
  212. return 0;
  213. }
  214. subsys_initcall(pcibios_init);
  215. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  216. {
  217. u16 cmd, old_cmd;
  218. int idx;
  219. struct resource *r;
  220. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  221. old_cmd = cmd;
  222. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  223. /* Only set up the requested stuff */
  224. if (!(mask & (1<<idx)))
  225. continue;
  226. r = &dev->resource[idx];
  227. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  228. continue;
  229. if ((idx == PCI_ROM_RESOURCE) &&
  230. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  231. continue;
  232. if (!r->start && r->end) {
  233. printk(KERN_ERR "PCI: Device %s not available "
  234. "because of resource collisions\n",
  235. pci_name(dev));
  236. return -EINVAL;
  237. }
  238. if (r->flags & IORESOURCE_IO)
  239. cmd |= PCI_COMMAND_IO;
  240. if (r->flags & IORESOURCE_MEM)
  241. cmd |= PCI_COMMAND_MEMORY;
  242. }
  243. if (cmd != old_cmd) {
  244. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  245. pci_name(dev), old_cmd, cmd);
  246. pci_write_config_word(dev, PCI_COMMAND, cmd);
  247. }
  248. return 0;
  249. }
  250. unsigned int pcibios_assign_all_busses(void)
  251. {
  252. return 1;
  253. }
  254. int pcibios_enable_device(struct pci_dev *dev, int mask)
  255. {
  256. int err;
  257. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  258. return err;
  259. return pcibios_plat_dev_init(dev);
  260. }
  261. void pcibios_fixup_bus(struct pci_bus *bus)
  262. {
  263. struct pci_dev *dev = bus->self;
  264. if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
  265. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  266. pci_read_bridge_bases(bus);
  267. }
  268. }
  269. EXPORT_SYMBOL(PCIBIOS_MIN_IO);
  270. EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
  271. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  272. const struct resource *rsrc, resource_size_t *start,
  273. resource_size_t *end)
  274. {
  275. phys_addr_t size = resource_size(rsrc);
  276. *start = fixup_bigphys_addr(rsrc->start, size);
  277. *end = rsrc->start + size;
  278. }
  279. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  280. enum pci_mmap_state mmap_state, int write_combine)
  281. {
  282. unsigned long prot;
  283. /*
  284. * I/O space can be accessed via normal processor loads and stores on
  285. * this platform but for now we elect not to do this and portable
  286. * drivers should not do this anyway.
  287. */
  288. if (mmap_state == pci_mmap_io)
  289. return -EINVAL;
  290. /*
  291. * Ignore write-combine; for now only return uncached mappings.
  292. */
  293. prot = pgprot_val(vma->vm_page_prot);
  294. prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
  295. vma->vm_page_prot = __pgprot(prot);
  296. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  297. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  298. }
  299. char * (*pcibios_plat_setup)(char *str) __initdata;
  300. char *__init pcibios_setup(char *str)
  301. {
  302. if (pcibios_plat_setup)
  303. return pcibios_plat_setup(str);
  304. return str;
  305. }