proc.S 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * Based on arch/arm/mm/proc.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2012 ARM Ltd.
  6. * Author: Catalin Marinas <catalin.marinas@arm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/linkage.h>
  22. #include <asm/assembler.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/hwcap.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/pgtable-hwdef.h>
  27. #include <asm/cpufeature.h>
  28. #include <asm/alternative.h>
  29. #ifdef CONFIG_ARM64_64K_PAGES
  30. #define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
  31. #elif defined(CONFIG_ARM64_16K_PAGES)
  32. #define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
  33. #else /* CONFIG_ARM64_4K_PAGES */
  34. #define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
  35. #endif
  36. #define TCR_SMP_FLAGS TCR_SHARED
  37. /* PTWs cacheable, inner/outer WBWA */
  38. #define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
  39. #define MAIR(attr, mt) ((attr) << ((mt) * 8))
  40. /*
  41. * cpu_do_idle()
  42. *
  43. * Idle the processor (wait for interrupt).
  44. */
  45. ENTRY(cpu_do_idle)
  46. dsb sy // WFI may enter a low-power mode
  47. wfi
  48. ret
  49. ENDPROC(cpu_do_idle)
  50. #ifdef CONFIG_CPU_PM
  51. /**
  52. * cpu_do_suspend - save CPU registers context
  53. *
  54. * x0: virtual address of context pointer
  55. */
  56. ENTRY(cpu_do_suspend)
  57. mrs x2, tpidr_el0
  58. mrs x3, tpidrro_el0
  59. mrs x4, contextidr_el1
  60. mrs x5, cpacr_el1
  61. mrs x6, tcr_el1
  62. mrs x7, vbar_el1
  63. mrs x8, mdscr_el1
  64. mrs x9, oslsr_el1
  65. mrs x10, sctlr_el1
  66. stp x2, x3, [x0]
  67. stp x4, xzr, [x0, #16]
  68. stp x5, x6, [x0, #32]
  69. stp x7, x8, [x0, #48]
  70. stp x9, x10, [x0, #64]
  71. ret
  72. ENDPROC(cpu_do_suspend)
  73. /**
  74. * cpu_do_resume - restore CPU register context
  75. *
  76. * x0: Address of context pointer
  77. */
  78. ENTRY(cpu_do_resume)
  79. ldp x2, x3, [x0]
  80. ldp x4, x5, [x0, #16]
  81. ldp x6, x8, [x0, #32]
  82. ldp x9, x10, [x0, #48]
  83. ldp x11, x12, [x0, #64]
  84. msr tpidr_el0, x2
  85. msr tpidrro_el0, x3
  86. msr contextidr_el1, x4
  87. msr cpacr_el1, x6
  88. /* Don't change t0sz here, mask those bits when restoring */
  89. mrs x5, tcr_el1
  90. bfi x8, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
  91. msr tcr_el1, x8
  92. msr vbar_el1, x9
  93. msr mdscr_el1, x10
  94. msr sctlr_el1, x12
  95. /*
  96. * Restore oslsr_el1 by writing oslar_el1
  97. */
  98. ubfx x11, x11, #1, #1
  99. msr oslar_el1, x11
  100. reset_pmuserenr_el0 x0 // Disable PMU access from EL0
  101. isb
  102. ret
  103. ENDPROC(cpu_do_resume)
  104. #endif
  105. /*
  106. * cpu_do_switch_mm(pgd_phys, tsk)
  107. *
  108. * Set the translation table base pointer to be pgd_phys.
  109. *
  110. * - pgd_phys - physical address of new TTB
  111. */
  112. ENTRY(cpu_do_switch_mm)
  113. mmid x1, x1 // get mm->context.id
  114. bfi x0, x1, #48, #16 // set the ASID
  115. msr ttbr0_el1, x0 // set TTBR0
  116. isb
  117. alternative_if_not ARM64_WORKAROUND_CAVIUM_27456
  118. ret
  119. nop
  120. nop
  121. nop
  122. alternative_else
  123. ic iallu
  124. dsb nsh
  125. isb
  126. ret
  127. alternative_endif
  128. ENDPROC(cpu_do_switch_mm)
  129. .pushsection ".idmap.text", "ax"
  130. /*
  131. * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
  132. *
  133. * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
  134. * called by anything else. It can only be executed from a TTBR0 mapping.
  135. */
  136. ENTRY(idmap_cpu_replace_ttbr1)
  137. mrs x2, daif
  138. msr daifset, #0xf
  139. adrp x1, empty_zero_page
  140. msr ttbr1_el1, x1
  141. isb
  142. tlbi vmalle1
  143. dsb nsh
  144. isb
  145. msr ttbr1_el1, x0
  146. isb
  147. msr daif, x2
  148. ret
  149. ENDPROC(idmap_cpu_replace_ttbr1)
  150. .popsection
  151. /*
  152. * __cpu_setup
  153. *
  154. * Initialise the processor for turning the MMU on. Return in x0 the
  155. * value of the SCTLR_EL1 register.
  156. */
  157. ENTRY(__cpu_setup)
  158. tlbi vmalle1 // Invalidate local TLB
  159. dsb nsh
  160. mov x0, #3 << 20
  161. msr cpacr_el1, x0 // Enable FP/ASIMD
  162. mov x0, #1 << 12 // Reset mdscr_el1 and disable
  163. msr mdscr_el1, x0 // access to the DCC from EL0
  164. isb // Unmask debug exceptions now,
  165. enable_dbg // since this is per-cpu
  166. reset_pmuserenr_el0 x0 // Disable PMU access from EL0
  167. /*
  168. * Memory region attributes for LPAE:
  169. *
  170. * n = AttrIndx[2:0]
  171. * n MAIR
  172. * DEVICE_nGnRnE 000 00000000
  173. * DEVICE_nGnRE 001 00000100
  174. * DEVICE_GRE 010 00001100
  175. * NORMAL_NC 011 01000100
  176. * NORMAL 100 11111111
  177. * NORMAL_WT 101 10111011
  178. */
  179. ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
  180. MAIR(0x04, MT_DEVICE_nGnRE) | \
  181. MAIR(0x0c, MT_DEVICE_GRE) | \
  182. MAIR(0x44, MT_NORMAL_NC) | \
  183. MAIR(0xff, MT_NORMAL) | \
  184. MAIR(0xbb, MT_NORMAL_WT)
  185. msr mair_el1, x5
  186. /*
  187. * Prepare SCTLR
  188. */
  189. adr x5, crval
  190. ldp w5, w6, [x5]
  191. mrs x0, sctlr_el1
  192. bic x0, x0, x5 // clear bits
  193. orr x0, x0, x6 // set bits
  194. /*
  195. * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
  196. * both user and kernel.
  197. */
  198. ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
  199. TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0
  200. tcr_set_idmap_t0sz x10, x9
  201. /*
  202. * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
  203. * TCR_EL1.
  204. */
  205. mrs x9, ID_AA64MMFR0_EL1
  206. bfi x10, x9, #32, #3
  207. #ifdef CONFIG_ARM64_HW_AFDBM
  208. /*
  209. * Hardware update of the Access and Dirty bits.
  210. */
  211. mrs x9, ID_AA64MMFR1_EL1
  212. and x9, x9, #0xf
  213. cbz x9, 2f
  214. cmp x9, #2
  215. b.lt 1f
  216. orr x10, x10, #TCR_HD // hardware Dirty flag update
  217. 1: orr x10, x10, #TCR_HA // hardware Access flag update
  218. 2:
  219. #endif /* CONFIG_ARM64_HW_AFDBM */
  220. msr tcr_el1, x10
  221. ret // return to head.S
  222. ENDPROC(__cpu_setup)
  223. /*
  224. * We set the desired value explicitly, including those of the
  225. * reserved bits. The values of bits EE & E0E were set early in
  226. * el2_setup, which are left untouched below.
  227. *
  228. * n n T
  229. * U E WT T UD US IHBS
  230. * CE0 XWHW CZ ME TEEA S
  231. * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
  232. * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
  233. * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
  234. */
  235. .type crval, #object
  236. crval:
  237. .word 0xfcffffff // clear
  238. .word 0x34d5d91d // set