hw_breakpoint.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /*
  2. * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
  3. * using the CPU's debug registers.
  4. *
  5. * Copyright (C) 2012 ARM Limited
  6. * Author: Will Deacon <will.deacon@arm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #define pr_fmt(fmt) "hw-breakpoint: " fmt
  21. #include <linux/compat.h>
  22. #include <linux/cpu_pm.h>
  23. #include <linux/errno.h>
  24. #include <linux/hw_breakpoint.h>
  25. #include <linux/kprobes.h>
  26. #include <linux/perf_event.h>
  27. #include <linux/ptrace.h>
  28. #include <linux/smp.h>
  29. #include <asm/compat.h>
  30. #include <asm/current.h>
  31. #include <asm/debug-monitors.h>
  32. #include <asm/hw_breakpoint.h>
  33. #include <asm/traps.h>
  34. #include <asm/cputype.h>
  35. #include <asm/system_misc.h>
  36. /* Breakpoint currently in use for each BRP. */
  37. static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
  38. /* Watchpoint currently in use for each WRP. */
  39. static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
  40. /* Currently stepping a per-CPU kernel breakpoint. */
  41. static DEFINE_PER_CPU(int, stepping_kernel_bp);
  42. /* Number of BRP/WRP registers on this CPU. */
  43. static int core_num_brps;
  44. static int core_num_wrps;
  45. int hw_breakpoint_slots(int type)
  46. {
  47. /*
  48. * We can be called early, so don't rely on
  49. * our static variables being initialised.
  50. */
  51. switch (type) {
  52. case TYPE_INST:
  53. return get_num_brps();
  54. case TYPE_DATA:
  55. return get_num_wrps();
  56. default:
  57. pr_warning("unknown slot type: %d\n", type);
  58. return 0;
  59. }
  60. }
  61. #define READ_WB_REG_CASE(OFF, N, REG, VAL) \
  62. case (OFF + N): \
  63. AARCH64_DBG_READ(N, REG, VAL); \
  64. break
  65. #define WRITE_WB_REG_CASE(OFF, N, REG, VAL) \
  66. case (OFF + N): \
  67. AARCH64_DBG_WRITE(N, REG, VAL); \
  68. break
  69. #define GEN_READ_WB_REG_CASES(OFF, REG, VAL) \
  70. READ_WB_REG_CASE(OFF, 0, REG, VAL); \
  71. READ_WB_REG_CASE(OFF, 1, REG, VAL); \
  72. READ_WB_REG_CASE(OFF, 2, REG, VAL); \
  73. READ_WB_REG_CASE(OFF, 3, REG, VAL); \
  74. READ_WB_REG_CASE(OFF, 4, REG, VAL); \
  75. READ_WB_REG_CASE(OFF, 5, REG, VAL); \
  76. READ_WB_REG_CASE(OFF, 6, REG, VAL); \
  77. READ_WB_REG_CASE(OFF, 7, REG, VAL); \
  78. READ_WB_REG_CASE(OFF, 8, REG, VAL); \
  79. READ_WB_REG_CASE(OFF, 9, REG, VAL); \
  80. READ_WB_REG_CASE(OFF, 10, REG, VAL); \
  81. READ_WB_REG_CASE(OFF, 11, REG, VAL); \
  82. READ_WB_REG_CASE(OFF, 12, REG, VAL); \
  83. READ_WB_REG_CASE(OFF, 13, REG, VAL); \
  84. READ_WB_REG_CASE(OFF, 14, REG, VAL); \
  85. READ_WB_REG_CASE(OFF, 15, REG, VAL)
  86. #define GEN_WRITE_WB_REG_CASES(OFF, REG, VAL) \
  87. WRITE_WB_REG_CASE(OFF, 0, REG, VAL); \
  88. WRITE_WB_REG_CASE(OFF, 1, REG, VAL); \
  89. WRITE_WB_REG_CASE(OFF, 2, REG, VAL); \
  90. WRITE_WB_REG_CASE(OFF, 3, REG, VAL); \
  91. WRITE_WB_REG_CASE(OFF, 4, REG, VAL); \
  92. WRITE_WB_REG_CASE(OFF, 5, REG, VAL); \
  93. WRITE_WB_REG_CASE(OFF, 6, REG, VAL); \
  94. WRITE_WB_REG_CASE(OFF, 7, REG, VAL); \
  95. WRITE_WB_REG_CASE(OFF, 8, REG, VAL); \
  96. WRITE_WB_REG_CASE(OFF, 9, REG, VAL); \
  97. WRITE_WB_REG_CASE(OFF, 10, REG, VAL); \
  98. WRITE_WB_REG_CASE(OFF, 11, REG, VAL); \
  99. WRITE_WB_REG_CASE(OFF, 12, REG, VAL); \
  100. WRITE_WB_REG_CASE(OFF, 13, REG, VAL); \
  101. WRITE_WB_REG_CASE(OFF, 14, REG, VAL); \
  102. WRITE_WB_REG_CASE(OFF, 15, REG, VAL)
  103. static u64 read_wb_reg(int reg, int n)
  104. {
  105. u64 val = 0;
  106. switch (reg + n) {
  107. GEN_READ_WB_REG_CASES(AARCH64_DBG_REG_BVR, AARCH64_DBG_REG_NAME_BVR, val);
  108. GEN_READ_WB_REG_CASES(AARCH64_DBG_REG_BCR, AARCH64_DBG_REG_NAME_BCR, val);
  109. GEN_READ_WB_REG_CASES(AARCH64_DBG_REG_WVR, AARCH64_DBG_REG_NAME_WVR, val);
  110. GEN_READ_WB_REG_CASES(AARCH64_DBG_REG_WCR, AARCH64_DBG_REG_NAME_WCR, val);
  111. default:
  112. pr_warning("attempt to read from unknown breakpoint register %d\n", n);
  113. }
  114. return val;
  115. }
  116. NOKPROBE_SYMBOL(read_wb_reg);
  117. static void write_wb_reg(int reg, int n, u64 val)
  118. {
  119. switch (reg + n) {
  120. GEN_WRITE_WB_REG_CASES(AARCH64_DBG_REG_BVR, AARCH64_DBG_REG_NAME_BVR, val);
  121. GEN_WRITE_WB_REG_CASES(AARCH64_DBG_REG_BCR, AARCH64_DBG_REG_NAME_BCR, val);
  122. GEN_WRITE_WB_REG_CASES(AARCH64_DBG_REG_WVR, AARCH64_DBG_REG_NAME_WVR, val);
  123. GEN_WRITE_WB_REG_CASES(AARCH64_DBG_REG_WCR, AARCH64_DBG_REG_NAME_WCR, val);
  124. default:
  125. pr_warning("attempt to write to unknown breakpoint register %d\n", n);
  126. }
  127. isb();
  128. }
  129. NOKPROBE_SYMBOL(write_wb_reg);
  130. /*
  131. * Convert a breakpoint privilege level to the corresponding exception
  132. * level.
  133. */
  134. static enum dbg_active_el debug_exception_level(int privilege)
  135. {
  136. switch (privilege) {
  137. case AARCH64_BREAKPOINT_EL0:
  138. return DBG_ACTIVE_EL0;
  139. case AARCH64_BREAKPOINT_EL1:
  140. return DBG_ACTIVE_EL1;
  141. default:
  142. pr_warning("invalid breakpoint privilege level %d\n", privilege);
  143. return -EINVAL;
  144. }
  145. }
  146. NOKPROBE_SYMBOL(debug_exception_level);
  147. enum hw_breakpoint_ops {
  148. HW_BREAKPOINT_INSTALL,
  149. HW_BREAKPOINT_UNINSTALL,
  150. HW_BREAKPOINT_RESTORE
  151. };
  152. static int is_compat_bp(struct perf_event *bp)
  153. {
  154. struct task_struct *tsk = bp->hw.target;
  155. /*
  156. * tsk can be NULL for per-cpu (non-ptrace) breakpoints.
  157. * In this case, use the native interface, since we don't have
  158. * the notion of a "compat CPU" and could end up relying on
  159. * deprecated behaviour if we use unaligned watchpoints in
  160. * AArch64 state.
  161. */
  162. return tsk && is_compat_thread(task_thread_info(tsk));
  163. }
  164. /**
  165. * hw_breakpoint_slot_setup - Find and setup a perf slot according to
  166. * operations
  167. *
  168. * @slots: pointer to array of slots
  169. * @max_slots: max number of slots
  170. * @bp: perf_event to setup
  171. * @ops: operation to be carried out on the slot
  172. *
  173. * Return:
  174. * slot index on success
  175. * -ENOSPC if no slot is available/matches
  176. * -EINVAL on wrong operations parameter
  177. */
  178. static int hw_breakpoint_slot_setup(struct perf_event **slots, int max_slots,
  179. struct perf_event *bp,
  180. enum hw_breakpoint_ops ops)
  181. {
  182. int i;
  183. struct perf_event **slot;
  184. for (i = 0; i < max_slots; ++i) {
  185. slot = &slots[i];
  186. switch (ops) {
  187. case HW_BREAKPOINT_INSTALL:
  188. if (!*slot) {
  189. *slot = bp;
  190. return i;
  191. }
  192. break;
  193. case HW_BREAKPOINT_UNINSTALL:
  194. if (*slot == bp) {
  195. *slot = NULL;
  196. return i;
  197. }
  198. break;
  199. case HW_BREAKPOINT_RESTORE:
  200. if (*slot == bp)
  201. return i;
  202. break;
  203. default:
  204. pr_warn_once("Unhandled hw breakpoint ops %d\n", ops);
  205. return -EINVAL;
  206. }
  207. }
  208. return -ENOSPC;
  209. }
  210. static int hw_breakpoint_control(struct perf_event *bp,
  211. enum hw_breakpoint_ops ops)
  212. {
  213. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  214. struct perf_event **slots;
  215. struct debug_info *debug_info = &current->thread.debug;
  216. int i, max_slots, ctrl_reg, val_reg, reg_enable;
  217. enum dbg_active_el dbg_el = debug_exception_level(info->ctrl.privilege);
  218. u32 ctrl;
  219. if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
  220. /* Breakpoint */
  221. ctrl_reg = AARCH64_DBG_REG_BCR;
  222. val_reg = AARCH64_DBG_REG_BVR;
  223. slots = this_cpu_ptr(bp_on_reg);
  224. max_slots = core_num_brps;
  225. reg_enable = !debug_info->bps_disabled;
  226. } else {
  227. /* Watchpoint */
  228. ctrl_reg = AARCH64_DBG_REG_WCR;
  229. val_reg = AARCH64_DBG_REG_WVR;
  230. slots = this_cpu_ptr(wp_on_reg);
  231. max_slots = core_num_wrps;
  232. reg_enable = !debug_info->wps_disabled;
  233. }
  234. i = hw_breakpoint_slot_setup(slots, max_slots, bp, ops);
  235. if (WARN_ONCE(i < 0, "Can't find any breakpoint slot"))
  236. return i;
  237. switch (ops) {
  238. case HW_BREAKPOINT_INSTALL:
  239. /*
  240. * Ensure debug monitors are enabled at the correct exception
  241. * level.
  242. */
  243. enable_debug_monitors(dbg_el);
  244. /* Fall through */
  245. case HW_BREAKPOINT_RESTORE:
  246. /* Setup the address register. */
  247. write_wb_reg(val_reg, i, info->address);
  248. /* Setup the control register. */
  249. ctrl = encode_ctrl_reg(info->ctrl);
  250. write_wb_reg(ctrl_reg, i,
  251. reg_enable ? ctrl | 0x1 : ctrl & ~0x1);
  252. break;
  253. case HW_BREAKPOINT_UNINSTALL:
  254. /* Reset the control register. */
  255. write_wb_reg(ctrl_reg, i, 0);
  256. /*
  257. * Release the debug monitors for the correct exception
  258. * level.
  259. */
  260. disable_debug_monitors(dbg_el);
  261. break;
  262. }
  263. return 0;
  264. }
  265. /*
  266. * Install a perf counter breakpoint.
  267. */
  268. int arch_install_hw_breakpoint(struct perf_event *bp)
  269. {
  270. return hw_breakpoint_control(bp, HW_BREAKPOINT_INSTALL);
  271. }
  272. void arch_uninstall_hw_breakpoint(struct perf_event *bp)
  273. {
  274. hw_breakpoint_control(bp, HW_BREAKPOINT_UNINSTALL);
  275. }
  276. static int get_hbp_len(u8 hbp_len)
  277. {
  278. unsigned int len_in_bytes = 0;
  279. switch (hbp_len) {
  280. case ARM_BREAKPOINT_LEN_1:
  281. len_in_bytes = 1;
  282. break;
  283. case ARM_BREAKPOINT_LEN_2:
  284. len_in_bytes = 2;
  285. break;
  286. case ARM_BREAKPOINT_LEN_4:
  287. len_in_bytes = 4;
  288. break;
  289. case ARM_BREAKPOINT_LEN_8:
  290. len_in_bytes = 8;
  291. break;
  292. }
  293. return len_in_bytes;
  294. }
  295. /*
  296. * Check whether bp virtual address is in kernel space.
  297. */
  298. int arch_check_bp_in_kernelspace(struct perf_event *bp)
  299. {
  300. unsigned int len;
  301. unsigned long va;
  302. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  303. va = info->address;
  304. len = get_hbp_len(info->ctrl.len);
  305. return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
  306. }
  307. /*
  308. * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
  309. * Hopefully this will disappear when ptrace can bypass the conversion
  310. * to generic breakpoint descriptions.
  311. */
  312. int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
  313. int *gen_len, int *gen_type)
  314. {
  315. /* Type */
  316. switch (ctrl.type) {
  317. case ARM_BREAKPOINT_EXECUTE:
  318. *gen_type = HW_BREAKPOINT_X;
  319. break;
  320. case ARM_BREAKPOINT_LOAD:
  321. *gen_type = HW_BREAKPOINT_R;
  322. break;
  323. case ARM_BREAKPOINT_STORE:
  324. *gen_type = HW_BREAKPOINT_W;
  325. break;
  326. case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
  327. *gen_type = HW_BREAKPOINT_RW;
  328. break;
  329. default:
  330. return -EINVAL;
  331. }
  332. /* Len */
  333. switch (ctrl.len) {
  334. case ARM_BREAKPOINT_LEN_1:
  335. *gen_len = HW_BREAKPOINT_LEN_1;
  336. break;
  337. case ARM_BREAKPOINT_LEN_2:
  338. *gen_len = HW_BREAKPOINT_LEN_2;
  339. break;
  340. case ARM_BREAKPOINT_LEN_4:
  341. *gen_len = HW_BREAKPOINT_LEN_4;
  342. break;
  343. case ARM_BREAKPOINT_LEN_8:
  344. *gen_len = HW_BREAKPOINT_LEN_8;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. return 0;
  350. }
  351. /*
  352. * Construct an arch_hw_breakpoint from a perf_event.
  353. */
  354. static int arch_build_bp_info(struct perf_event *bp)
  355. {
  356. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  357. /* Type */
  358. switch (bp->attr.bp_type) {
  359. case HW_BREAKPOINT_X:
  360. info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
  361. break;
  362. case HW_BREAKPOINT_R:
  363. info->ctrl.type = ARM_BREAKPOINT_LOAD;
  364. break;
  365. case HW_BREAKPOINT_W:
  366. info->ctrl.type = ARM_BREAKPOINT_STORE;
  367. break;
  368. case HW_BREAKPOINT_RW:
  369. info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
  370. break;
  371. default:
  372. return -EINVAL;
  373. }
  374. /* Len */
  375. switch (bp->attr.bp_len) {
  376. case HW_BREAKPOINT_LEN_1:
  377. info->ctrl.len = ARM_BREAKPOINT_LEN_1;
  378. break;
  379. case HW_BREAKPOINT_LEN_2:
  380. info->ctrl.len = ARM_BREAKPOINT_LEN_2;
  381. break;
  382. case HW_BREAKPOINT_LEN_4:
  383. info->ctrl.len = ARM_BREAKPOINT_LEN_4;
  384. break;
  385. case HW_BREAKPOINT_LEN_8:
  386. info->ctrl.len = ARM_BREAKPOINT_LEN_8;
  387. break;
  388. default:
  389. return -EINVAL;
  390. }
  391. /*
  392. * On AArch64, we only permit breakpoints of length 4, whereas
  393. * AArch32 also requires breakpoints of length 2 for Thumb.
  394. * Watchpoints can be of length 1, 2, 4 or 8 bytes.
  395. */
  396. if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
  397. if (is_compat_bp(bp)) {
  398. if (info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
  399. info->ctrl.len != ARM_BREAKPOINT_LEN_4)
  400. return -EINVAL;
  401. } else if (info->ctrl.len != ARM_BREAKPOINT_LEN_4) {
  402. /*
  403. * FIXME: Some tools (I'm looking at you perf) assume
  404. * that breakpoints should be sizeof(long). This
  405. * is nonsense. For now, we fix up the parameter
  406. * but we should probably return -EINVAL instead.
  407. */
  408. info->ctrl.len = ARM_BREAKPOINT_LEN_4;
  409. }
  410. }
  411. /* Address */
  412. info->address = bp->attr.bp_addr;
  413. /*
  414. * Privilege
  415. * Note that we disallow combined EL0/EL1 breakpoints because
  416. * that would complicate the stepping code.
  417. */
  418. if (arch_check_bp_in_kernelspace(bp))
  419. info->ctrl.privilege = AARCH64_BREAKPOINT_EL1;
  420. else
  421. info->ctrl.privilege = AARCH64_BREAKPOINT_EL0;
  422. /* Enabled? */
  423. info->ctrl.enabled = !bp->attr.disabled;
  424. return 0;
  425. }
  426. /*
  427. * Validate the arch-specific HW Breakpoint register settings.
  428. */
  429. int arch_validate_hwbkpt_settings(struct perf_event *bp)
  430. {
  431. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  432. int ret;
  433. u64 alignment_mask, offset;
  434. /* Build the arch_hw_breakpoint. */
  435. ret = arch_build_bp_info(bp);
  436. if (ret)
  437. return ret;
  438. /*
  439. * Check address alignment.
  440. * We don't do any clever alignment correction for watchpoints
  441. * because using 64-bit unaligned addresses is deprecated for
  442. * AArch64.
  443. *
  444. * AArch32 tasks expect some simple alignment fixups, so emulate
  445. * that here.
  446. */
  447. if (is_compat_bp(bp)) {
  448. if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
  449. alignment_mask = 0x7;
  450. else
  451. alignment_mask = 0x3;
  452. offset = info->address & alignment_mask;
  453. switch (offset) {
  454. case 0:
  455. /* Aligned */
  456. break;
  457. case 1:
  458. /* Allow single byte watchpoint. */
  459. if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
  460. break;
  461. case 2:
  462. /* Allow halfword watchpoints and breakpoints. */
  463. if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
  464. break;
  465. default:
  466. return -EINVAL;
  467. }
  468. info->address &= ~alignment_mask;
  469. info->ctrl.len <<= offset;
  470. } else {
  471. if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE)
  472. alignment_mask = 0x3;
  473. else
  474. alignment_mask = 0x7;
  475. if (info->address & alignment_mask)
  476. return -EINVAL;
  477. }
  478. /*
  479. * Disallow per-task kernel breakpoints since these would
  480. * complicate the stepping code.
  481. */
  482. if (info->ctrl.privilege == AARCH64_BREAKPOINT_EL1 && bp->hw.target)
  483. return -EINVAL;
  484. return 0;
  485. }
  486. /*
  487. * Enable/disable all of the breakpoints active at the specified
  488. * exception level at the register level.
  489. * This is used when single-stepping after a breakpoint exception.
  490. */
  491. static void toggle_bp_registers(int reg, enum dbg_active_el el, int enable)
  492. {
  493. int i, max_slots, privilege;
  494. u32 ctrl;
  495. struct perf_event **slots;
  496. switch (reg) {
  497. case AARCH64_DBG_REG_BCR:
  498. slots = this_cpu_ptr(bp_on_reg);
  499. max_slots = core_num_brps;
  500. break;
  501. case AARCH64_DBG_REG_WCR:
  502. slots = this_cpu_ptr(wp_on_reg);
  503. max_slots = core_num_wrps;
  504. break;
  505. default:
  506. return;
  507. }
  508. for (i = 0; i < max_slots; ++i) {
  509. if (!slots[i])
  510. continue;
  511. privilege = counter_arch_bp(slots[i])->ctrl.privilege;
  512. if (debug_exception_level(privilege) != el)
  513. continue;
  514. ctrl = read_wb_reg(reg, i);
  515. if (enable)
  516. ctrl |= 0x1;
  517. else
  518. ctrl &= ~0x1;
  519. write_wb_reg(reg, i, ctrl);
  520. }
  521. }
  522. NOKPROBE_SYMBOL(toggle_bp_registers);
  523. /*
  524. * Debug exception handlers.
  525. */
  526. static int breakpoint_handler(unsigned long unused, unsigned int esr,
  527. struct pt_regs *regs)
  528. {
  529. int i, step = 0, *kernel_step;
  530. u32 ctrl_reg;
  531. u64 addr, val;
  532. struct perf_event *bp, **slots;
  533. struct debug_info *debug_info;
  534. struct arch_hw_breakpoint_ctrl ctrl;
  535. slots = this_cpu_ptr(bp_on_reg);
  536. addr = instruction_pointer(regs);
  537. debug_info = &current->thread.debug;
  538. for (i = 0; i < core_num_brps; ++i) {
  539. rcu_read_lock();
  540. bp = slots[i];
  541. if (bp == NULL)
  542. goto unlock;
  543. /* Check if the breakpoint value matches. */
  544. val = read_wb_reg(AARCH64_DBG_REG_BVR, i);
  545. if (val != (addr & ~0x3))
  546. goto unlock;
  547. /* Possible match, check the byte address select to confirm. */
  548. ctrl_reg = read_wb_reg(AARCH64_DBG_REG_BCR, i);
  549. decode_ctrl_reg(ctrl_reg, &ctrl);
  550. if (!((1 << (addr & 0x3)) & ctrl.len))
  551. goto unlock;
  552. counter_arch_bp(bp)->trigger = addr;
  553. perf_bp_event(bp, regs);
  554. /* Do we need to handle the stepping? */
  555. if (is_default_overflow_handler(bp))
  556. step = 1;
  557. unlock:
  558. rcu_read_unlock();
  559. }
  560. if (!step)
  561. return 0;
  562. if (user_mode(regs)) {
  563. debug_info->bps_disabled = 1;
  564. toggle_bp_registers(AARCH64_DBG_REG_BCR, DBG_ACTIVE_EL0, 0);
  565. /* If we're already stepping a watchpoint, just return. */
  566. if (debug_info->wps_disabled)
  567. return 0;
  568. if (test_thread_flag(TIF_SINGLESTEP))
  569. debug_info->suspended_step = 1;
  570. else
  571. user_enable_single_step(current);
  572. } else {
  573. toggle_bp_registers(AARCH64_DBG_REG_BCR, DBG_ACTIVE_EL1, 0);
  574. kernel_step = this_cpu_ptr(&stepping_kernel_bp);
  575. if (*kernel_step != ARM_KERNEL_STEP_NONE)
  576. return 0;
  577. if (kernel_active_single_step()) {
  578. *kernel_step = ARM_KERNEL_STEP_SUSPEND;
  579. } else {
  580. *kernel_step = ARM_KERNEL_STEP_ACTIVE;
  581. kernel_enable_single_step(regs);
  582. }
  583. }
  584. return 0;
  585. }
  586. NOKPROBE_SYMBOL(breakpoint_handler);
  587. static int watchpoint_handler(unsigned long addr, unsigned int esr,
  588. struct pt_regs *regs)
  589. {
  590. int i, step = 0, *kernel_step, access;
  591. u32 ctrl_reg;
  592. u64 val, alignment_mask;
  593. struct perf_event *wp, **slots;
  594. struct debug_info *debug_info;
  595. struct arch_hw_breakpoint *info;
  596. struct arch_hw_breakpoint_ctrl ctrl;
  597. slots = this_cpu_ptr(wp_on_reg);
  598. debug_info = &current->thread.debug;
  599. for (i = 0; i < core_num_wrps; ++i) {
  600. rcu_read_lock();
  601. wp = slots[i];
  602. if (wp == NULL)
  603. goto unlock;
  604. info = counter_arch_bp(wp);
  605. /* AArch32 watchpoints are either 4 or 8 bytes aligned. */
  606. if (is_compat_task()) {
  607. if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
  608. alignment_mask = 0x7;
  609. else
  610. alignment_mask = 0x3;
  611. } else {
  612. alignment_mask = 0x7;
  613. }
  614. /* Check if the watchpoint value matches. */
  615. val = read_wb_reg(AARCH64_DBG_REG_WVR, i);
  616. if (val != (addr & ~alignment_mask))
  617. goto unlock;
  618. /* Possible match, check the byte address select to confirm. */
  619. ctrl_reg = read_wb_reg(AARCH64_DBG_REG_WCR, i);
  620. decode_ctrl_reg(ctrl_reg, &ctrl);
  621. if (!((1 << (addr & alignment_mask)) & ctrl.len))
  622. goto unlock;
  623. /*
  624. * Check that the access type matches.
  625. * 0 => load, otherwise => store
  626. */
  627. access = (esr & AARCH64_ESR_ACCESS_MASK) ? HW_BREAKPOINT_W :
  628. HW_BREAKPOINT_R;
  629. if (!(access & hw_breakpoint_type(wp)))
  630. goto unlock;
  631. info->trigger = addr;
  632. perf_bp_event(wp, regs);
  633. /* Do we need to handle the stepping? */
  634. if (is_default_overflow_handler(wp))
  635. step = 1;
  636. unlock:
  637. rcu_read_unlock();
  638. }
  639. if (!step)
  640. return 0;
  641. /*
  642. * We always disable EL0 watchpoints because the kernel can
  643. * cause these to fire via an unprivileged access.
  644. */
  645. toggle_bp_registers(AARCH64_DBG_REG_WCR, DBG_ACTIVE_EL0, 0);
  646. if (user_mode(regs)) {
  647. debug_info->wps_disabled = 1;
  648. /* If we're already stepping a breakpoint, just return. */
  649. if (debug_info->bps_disabled)
  650. return 0;
  651. if (test_thread_flag(TIF_SINGLESTEP))
  652. debug_info->suspended_step = 1;
  653. else
  654. user_enable_single_step(current);
  655. } else {
  656. toggle_bp_registers(AARCH64_DBG_REG_WCR, DBG_ACTIVE_EL1, 0);
  657. kernel_step = this_cpu_ptr(&stepping_kernel_bp);
  658. if (*kernel_step != ARM_KERNEL_STEP_NONE)
  659. return 0;
  660. if (kernel_active_single_step()) {
  661. *kernel_step = ARM_KERNEL_STEP_SUSPEND;
  662. } else {
  663. *kernel_step = ARM_KERNEL_STEP_ACTIVE;
  664. kernel_enable_single_step(regs);
  665. }
  666. }
  667. return 0;
  668. }
  669. NOKPROBE_SYMBOL(watchpoint_handler);
  670. /*
  671. * Handle single-step exception.
  672. */
  673. int reinstall_suspended_bps(struct pt_regs *regs)
  674. {
  675. struct debug_info *debug_info = &current->thread.debug;
  676. int handled_exception = 0, *kernel_step;
  677. kernel_step = this_cpu_ptr(&stepping_kernel_bp);
  678. /*
  679. * Called from single-step exception handler.
  680. * Return 0 if execution can resume, 1 if a SIGTRAP should be
  681. * reported.
  682. */
  683. if (user_mode(regs)) {
  684. if (debug_info->bps_disabled) {
  685. debug_info->bps_disabled = 0;
  686. toggle_bp_registers(AARCH64_DBG_REG_BCR, DBG_ACTIVE_EL0, 1);
  687. handled_exception = 1;
  688. }
  689. if (debug_info->wps_disabled) {
  690. debug_info->wps_disabled = 0;
  691. toggle_bp_registers(AARCH64_DBG_REG_WCR, DBG_ACTIVE_EL0, 1);
  692. handled_exception = 1;
  693. }
  694. if (handled_exception) {
  695. if (debug_info->suspended_step) {
  696. debug_info->suspended_step = 0;
  697. /* Allow exception handling to fall-through. */
  698. handled_exception = 0;
  699. } else {
  700. user_disable_single_step(current);
  701. }
  702. }
  703. } else if (*kernel_step != ARM_KERNEL_STEP_NONE) {
  704. toggle_bp_registers(AARCH64_DBG_REG_BCR, DBG_ACTIVE_EL1, 1);
  705. toggle_bp_registers(AARCH64_DBG_REG_WCR, DBG_ACTIVE_EL1, 1);
  706. if (!debug_info->wps_disabled)
  707. toggle_bp_registers(AARCH64_DBG_REG_WCR, DBG_ACTIVE_EL0, 1);
  708. if (*kernel_step != ARM_KERNEL_STEP_SUSPEND) {
  709. kernel_disable_single_step();
  710. handled_exception = 1;
  711. } else {
  712. handled_exception = 0;
  713. }
  714. *kernel_step = ARM_KERNEL_STEP_NONE;
  715. }
  716. return !handled_exception;
  717. }
  718. NOKPROBE_SYMBOL(reinstall_suspended_bps);
  719. /*
  720. * Context-switcher for restoring suspended breakpoints.
  721. */
  722. void hw_breakpoint_thread_switch(struct task_struct *next)
  723. {
  724. /*
  725. * current next
  726. * disabled: 0 0 => The usual case, NOTIFY_DONE
  727. * 0 1 => Disable the registers
  728. * 1 0 => Enable the registers
  729. * 1 1 => NOTIFY_DONE. per-task bps will
  730. * get taken care of by perf.
  731. */
  732. struct debug_info *current_debug_info, *next_debug_info;
  733. current_debug_info = &current->thread.debug;
  734. next_debug_info = &next->thread.debug;
  735. /* Update breakpoints. */
  736. if (current_debug_info->bps_disabled != next_debug_info->bps_disabled)
  737. toggle_bp_registers(AARCH64_DBG_REG_BCR,
  738. DBG_ACTIVE_EL0,
  739. !next_debug_info->bps_disabled);
  740. /* Update watchpoints. */
  741. if (current_debug_info->wps_disabled != next_debug_info->wps_disabled)
  742. toggle_bp_registers(AARCH64_DBG_REG_WCR,
  743. DBG_ACTIVE_EL0,
  744. !next_debug_info->wps_disabled);
  745. }
  746. /*
  747. * CPU initialisation.
  748. */
  749. static void hw_breakpoint_reset(void *unused)
  750. {
  751. int i;
  752. struct perf_event **slots;
  753. /*
  754. * When a CPU goes through cold-boot, it does not have any installed
  755. * slot, so it is safe to share the same function for restoring and
  756. * resetting breakpoints; when a CPU is hotplugged in, it goes
  757. * through the slots, which are all empty, hence it just resets control
  758. * and value for debug registers.
  759. * When this function is triggered on warm-boot through a CPU PM
  760. * notifier some slots might be initialized; if so they are
  761. * reprogrammed according to the debug slots content.
  762. */
  763. for (slots = this_cpu_ptr(bp_on_reg), i = 0; i < core_num_brps; ++i) {
  764. if (slots[i]) {
  765. hw_breakpoint_control(slots[i], HW_BREAKPOINT_RESTORE);
  766. } else {
  767. write_wb_reg(AARCH64_DBG_REG_BCR, i, 0UL);
  768. write_wb_reg(AARCH64_DBG_REG_BVR, i, 0UL);
  769. }
  770. }
  771. for (slots = this_cpu_ptr(wp_on_reg), i = 0; i < core_num_wrps; ++i) {
  772. if (slots[i]) {
  773. hw_breakpoint_control(slots[i], HW_BREAKPOINT_RESTORE);
  774. } else {
  775. write_wb_reg(AARCH64_DBG_REG_WCR, i, 0UL);
  776. write_wb_reg(AARCH64_DBG_REG_WVR, i, 0UL);
  777. }
  778. }
  779. }
  780. static int hw_breakpoint_reset_notify(struct notifier_block *self,
  781. unsigned long action,
  782. void *hcpu)
  783. {
  784. if ((action & ~CPU_TASKS_FROZEN) == CPU_ONLINE) {
  785. local_irq_disable();
  786. hw_breakpoint_reset(NULL);
  787. local_irq_enable();
  788. }
  789. return NOTIFY_OK;
  790. }
  791. static struct notifier_block hw_breakpoint_reset_nb = {
  792. .notifier_call = hw_breakpoint_reset_notify,
  793. };
  794. #ifdef CONFIG_CPU_PM
  795. extern void cpu_suspend_set_dbg_restorer(void (*hw_bp_restore)(void *));
  796. #else
  797. static inline void cpu_suspend_set_dbg_restorer(void (*hw_bp_restore)(void *))
  798. {
  799. }
  800. #endif
  801. /*
  802. * One-time initialisation.
  803. */
  804. static int __init arch_hw_breakpoint_init(void)
  805. {
  806. core_num_brps = get_num_brps();
  807. core_num_wrps = get_num_wrps();
  808. pr_info("found %d breakpoint and %d watchpoint registers.\n",
  809. core_num_brps, core_num_wrps);
  810. cpu_notifier_register_begin();
  811. /*
  812. * Reset the breakpoint resources. We assume that a halting
  813. * debugger will leave the world in a nice state for us.
  814. */
  815. smp_call_function(hw_breakpoint_reset, NULL, 1);
  816. hw_breakpoint_reset(NULL);
  817. /* Register debug fault handlers. */
  818. hook_debug_fault_code(DBG_ESR_EVT_HWBP, breakpoint_handler, SIGTRAP,
  819. TRAP_HWBKPT, "hw-breakpoint handler");
  820. hook_debug_fault_code(DBG_ESR_EVT_HWWP, watchpoint_handler, SIGTRAP,
  821. TRAP_HWBKPT, "hw-watchpoint handler");
  822. /* Register hotplug notifier. */
  823. __register_cpu_notifier(&hw_breakpoint_reset_nb);
  824. cpu_notifier_register_done();
  825. /* Register cpu_suspend hw breakpoint restore hook */
  826. cpu_suspend_set_dbg_restorer(hw_breakpoint_reset);
  827. return 0;
  828. }
  829. arch_initcall(arch_hw_breakpoint_init);
  830. void hw_breakpoint_pmu_read(struct perf_event *bp)
  831. {
  832. }
  833. /*
  834. * Dummy function to register with die_notifier.
  835. */
  836. int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
  837. unsigned long val, void *data)
  838. {
  839. return NOTIFY_DONE;
  840. }