setup.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * linux/arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/efi.h>
  11. #include <linux/export.h>
  12. #include <linux/kernel.h>
  13. #include <linux/stddef.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/utsname.h>
  17. #include <linux/initrd.h>
  18. #include <linux/console.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/screen_info.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/init.h>
  24. #include <linux/kexec.h>
  25. #include <linux/of_fdt.h>
  26. #include <linux/cpu.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/smp.h>
  29. #include <linux/proc_fs.h>
  30. #include <linux/memblock.h>
  31. #include <linux/bug.h>
  32. #include <linux/compiler.h>
  33. #include <linux/sort.h>
  34. #include <linux/psci.h>
  35. #include <asm/unified.h>
  36. #include <asm/cp15.h>
  37. #include <asm/cpu.h>
  38. #include <asm/cputype.h>
  39. #include <asm/efi.h>
  40. #include <asm/elf.h>
  41. #include <asm/early_ioremap.h>
  42. #include <asm/fixmap.h>
  43. #include <asm/procinfo.h>
  44. #include <asm/psci.h>
  45. #include <asm/sections.h>
  46. #include <asm/setup.h>
  47. #include <asm/smp_plat.h>
  48. #include <asm/mach-types.h>
  49. #include <asm/cacheflush.h>
  50. #include <asm/cachetype.h>
  51. #include <asm/tlbflush.h>
  52. #include <asm/xen/hypervisor.h>
  53. #include <asm/prom.h>
  54. #include <asm/mach/arch.h>
  55. #include <asm/mach/irq.h>
  56. #include <asm/mach/time.h>
  57. #include <asm/system_info.h>
  58. #include <asm/system_misc.h>
  59. #include <asm/traps.h>
  60. #include <asm/unwind.h>
  61. #include <asm/memblock.h>
  62. #include <asm/virt.h>
  63. #include "atags.h"
  64. #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
  65. char fpe_type[8];
  66. static int __init fpe_setup(char *line)
  67. {
  68. memcpy(fpe_type, line, 8);
  69. return 1;
  70. }
  71. __setup("fpe=", fpe_setup);
  72. #endif
  73. extern void init_default_cache_policy(unsigned long);
  74. extern void paging_init(const struct machine_desc *desc);
  75. extern void early_paging_init(const struct machine_desc *);
  76. extern void sanity_check_meminfo(void);
  77. extern enum reboot_mode reboot_mode;
  78. extern void setup_dma_zone(const struct machine_desc *desc);
  79. unsigned int processor_id;
  80. EXPORT_SYMBOL(processor_id);
  81. unsigned int __machine_arch_type __read_mostly;
  82. EXPORT_SYMBOL(__machine_arch_type);
  83. unsigned int cacheid __read_mostly;
  84. EXPORT_SYMBOL(cacheid);
  85. unsigned int __atags_pointer __initdata;
  86. unsigned int system_rev;
  87. EXPORT_SYMBOL(system_rev);
  88. const char *system_serial;
  89. EXPORT_SYMBOL(system_serial);
  90. unsigned int system_serial_low;
  91. EXPORT_SYMBOL(system_serial_low);
  92. unsigned int system_serial_high;
  93. EXPORT_SYMBOL(system_serial_high);
  94. unsigned int elf_hwcap __read_mostly;
  95. EXPORT_SYMBOL(elf_hwcap);
  96. unsigned int elf_hwcap2 __read_mostly;
  97. EXPORT_SYMBOL(elf_hwcap2);
  98. #ifdef MULTI_CPU
  99. struct processor processor __read_mostly;
  100. #endif
  101. #ifdef MULTI_TLB
  102. struct cpu_tlb_fns cpu_tlb __read_mostly;
  103. #endif
  104. #ifdef MULTI_USER
  105. struct cpu_user_fns cpu_user __read_mostly;
  106. #endif
  107. #ifdef MULTI_CACHE
  108. struct cpu_cache_fns cpu_cache __read_mostly;
  109. #endif
  110. #ifdef CONFIG_OUTER_CACHE
  111. struct outer_cache_fns outer_cache __read_mostly;
  112. EXPORT_SYMBOL(outer_cache);
  113. #endif
  114. /*
  115. * Cached cpu_architecture() result for use by assembler code.
  116. * C code should use the cpu_architecture() function instead of accessing this
  117. * variable directly.
  118. */
  119. int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
  120. struct stack {
  121. u32 irq[3];
  122. u32 abt[3];
  123. u32 und[3];
  124. u32 fiq[3];
  125. } ____cacheline_aligned;
  126. #ifndef CONFIG_CPU_V7M
  127. static struct stack stacks[NR_CPUS];
  128. #endif
  129. char elf_platform[ELF_PLATFORM_SIZE];
  130. EXPORT_SYMBOL(elf_platform);
  131. static const char *cpu_name;
  132. static const char *machine_name;
  133. static char __initdata cmd_line[COMMAND_LINE_SIZE];
  134. const struct machine_desc *machine_desc __initdata;
  135. static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
  136. #define ENDIANNESS ((char)endian_test.l)
  137. DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
  138. /*
  139. * Standard memory resources
  140. */
  141. static struct resource mem_res[] = {
  142. {
  143. .name = "Video RAM",
  144. .start = 0,
  145. .end = 0,
  146. .flags = IORESOURCE_MEM
  147. },
  148. {
  149. .name = "Kernel code",
  150. .start = 0,
  151. .end = 0,
  152. .flags = IORESOURCE_SYSTEM_RAM
  153. },
  154. {
  155. .name = "Kernel data",
  156. .start = 0,
  157. .end = 0,
  158. .flags = IORESOURCE_SYSTEM_RAM
  159. }
  160. };
  161. #define video_ram mem_res[0]
  162. #define kernel_code mem_res[1]
  163. #define kernel_data mem_res[2]
  164. static struct resource io_res[] = {
  165. {
  166. .name = "reserved",
  167. .start = 0x3bc,
  168. .end = 0x3be,
  169. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  170. },
  171. {
  172. .name = "reserved",
  173. .start = 0x378,
  174. .end = 0x37f,
  175. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  176. },
  177. {
  178. .name = "reserved",
  179. .start = 0x278,
  180. .end = 0x27f,
  181. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  182. }
  183. };
  184. #define lp0 io_res[0]
  185. #define lp1 io_res[1]
  186. #define lp2 io_res[2]
  187. static const char *proc_arch[] = {
  188. "undefined/unknown",
  189. "3",
  190. "4",
  191. "4T",
  192. "5",
  193. "5T",
  194. "5TE",
  195. "5TEJ",
  196. "6TEJ",
  197. "7",
  198. "7M",
  199. "?(12)",
  200. "?(13)",
  201. "?(14)",
  202. "?(15)",
  203. "?(16)",
  204. "?(17)",
  205. };
  206. #ifdef CONFIG_CPU_V7M
  207. static int __get_cpu_architecture(void)
  208. {
  209. return CPU_ARCH_ARMv7M;
  210. }
  211. #else
  212. static int __get_cpu_architecture(void)
  213. {
  214. int cpu_arch;
  215. if ((read_cpuid_id() & 0x0008f000) == 0) {
  216. cpu_arch = CPU_ARCH_UNKNOWN;
  217. } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  218. cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
  219. } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
  220. cpu_arch = (read_cpuid_id() >> 16) & 7;
  221. if (cpu_arch)
  222. cpu_arch += CPU_ARCH_ARMv3;
  223. } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
  224. /* Revised CPUID format. Read the Memory Model Feature
  225. * Register 0 and check for VMSAv7 or PMSAv7 */
  226. unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
  227. if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
  228. (mmfr0 & 0x000000f0) >= 0x00000030)
  229. cpu_arch = CPU_ARCH_ARMv7;
  230. else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
  231. (mmfr0 & 0x000000f0) == 0x00000020)
  232. cpu_arch = CPU_ARCH_ARMv6;
  233. else
  234. cpu_arch = CPU_ARCH_UNKNOWN;
  235. } else
  236. cpu_arch = CPU_ARCH_UNKNOWN;
  237. return cpu_arch;
  238. }
  239. #endif
  240. int __pure cpu_architecture(void)
  241. {
  242. BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
  243. return __cpu_architecture;
  244. }
  245. static int cpu_has_aliasing_icache(unsigned int arch)
  246. {
  247. int aliasing_icache;
  248. unsigned int id_reg, num_sets, line_size;
  249. /* PIPT caches never alias. */
  250. if (icache_is_pipt())
  251. return 0;
  252. /* arch specifies the register format */
  253. switch (arch) {
  254. case CPU_ARCH_ARMv7:
  255. asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
  256. : /* No output operands */
  257. : "r" (1));
  258. isb();
  259. asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
  260. : "=r" (id_reg));
  261. line_size = 4 << ((id_reg & 0x7) + 2);
  262. num_sets = ((id_reg >> 13) & 0x7fff) + 1;
  263. aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
  264. break;
  265. case CPU_ARCH_ARMv6:
  266. aliasing_icache = read_cpuid_cachetype() & (1 << 11);
  267. break;
  268. default:
  269. /* I-cache aliases will be handled by D-cache aliasing code */
  270. aliasing_icache = 0;
  271. }
  272. return aliasing_icache;
  273. }
  274. static void __init cacheid_init(void)
  275. {
  276. unsigned int arch = cpu_architecture();
  277. if (arch == CPU_ARCH_ARMv7M) {
  278. cacheid = 0;
  279. } else if (arch >= CPU_ARCH_ARMv6) {
  280. unsigned int cachetype = read_cpuid_cachetype();
  281. if ((cachetype & (7 << 29)) == 4 << 29) {
  282. /* ARMv7 register format */
  283. arch = CPU_ARCH_ARMv7;
  284. cacheid = CACHEID_VIPT_NONALIASING;
  285. switch (cachetype & (3 << 14)) {
  286. case (1 << 14):
  287. cacheid |= CACHEID_ASID_TAGGED;
  288. break;
  289. case (3 << 14):
  290. cacheid |= CACHEID_PIPT;
  291. break;
  292. }
  293. } else {
  294. arch = CPU_ARCH_ARMv6;
  295. if (cachetype & (1 << 23))
  296. cacheid = CACHEID_VIPT_ALIASING;
  297. else
  298. cacheid = CACHEID_VIPT_NONALIASING;
  299. }
  300. if (cpu_has_aliasing_icache(arch))
  301. cacheid |= CACHEID_VIPT_I_ALIASING;
  302. } else {
  303. cacheid = CACHEID_VIVT;
  304. }
  305. pr_info("CPU: %s data cache, %s instruction cache\n",
  306. cache_is_vivt() ? "VIVT" :
  307. cache_is_vipt_aliasing() ? "VIPT aliasing" :
  308. cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
  309. cache_is_vivt() ? "VIVT" :
  310. icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
  311. icache_is_vipt_aliasing() ? "VIPT aliasing" :
  312. icache_is_pipt() ? "PIPT" :
  313. cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
  314. }
  315. /*
  316. * These functions re-use the assembly code in head.S, which
  317. * already provide the required functionality.
  318. */
  319. extern struct proc_info_list *lookup_processor_type(unsigned int);
  320. void __init early_print(const char *str, ...)
  321. {
  322. extern void printascii(const char *);
  323. char buf[256];
  324. va_list ap;
  325. va_start(ap, str);
  326. vsnprintf(buf, sizeof(buf), str, ap);
  327. va_end(ap);
  328. #ifdef CONFIG_DEBUG_LL
  329. printascii(buf);
  330. #endif
  331. printk("%s", buf);
  332. }
  333. #ifdef CONFIG_ARM_PATCH_IDIV
  334. static inline u32 __attribute_const__ sdiv_instruction(void)
  335. {
  336. if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
  337. /* "sdiv r0, r0, r1" */
  338. u32 insn = __opcode_thumb32_compose(0xfb90, 0xf0f1);
  339. return __opcode_to_mem_thumb32(insn);
  340. }
  341. /* "sdiv r0, r0, r1" */
  342. return __opcode_to_mem_arm(0xe710f110);
  343. }
  344. static inline u32 __attribute_const__ udiv_instruction(void)
  345. {
  346. if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
  347. /* "udiv r0, r0, r1" */
  348. u32 insn = __opcode_thumb32_compose(0xfbb0, 0xf0f1);
  349. return __opcode_to_mem_thumb32(insn);
  350. }
  351. /* "udiv r0, r0, r1" */
  352. return __opcode_to_mem_arm(0xe730f110);
  353. }
  354. static inline u32 __attribute_const__ bx_lr_instruction(void)
  355. {
  356. if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
  357. /* "bx lr; nop" */
  358. u32 insn = __opcode_thumb32_compose(0x4770, 0x46c0);
  359. return __opcode_to_mem_thumb32(insn);
  360. }
  361. /* "bx lr" */
  362. return __opcode_to_mem_arm(0xe12fff1e);
  363. }
  364. static void __init patch_aeabi_idiv(void)
  365. {
  366. extern void __aeabi_uidiv(void);
  367. extern void __aeabi_idiv(void);
  368. uintptr_t fn_addr;
  369. unsigned int mask;
  370. mask = IS_ENABLED(CONFIG_THUMB2_KERNEL) ? HWCAP_IDIVT : HWCAP_IDIVA;
  371. if (!(elf_hwcap & mask))
  372. return;
  373. pr_info("CPU: div instructions available: patching division code\n");
  374. fn_addr = ((uintptr_t)&__aeabi_uidiv) & ~1;
  375. asm ("" : "+g" (fn_addr));
  376. ((u32 *)fn_addr)[0] = udiv_instruction();
  377. ((u32 *)fn_addr)[1] = bx_lr_instruction();
  378. flush_icache_range(fn_addr, fn_addr + 8);
  379. fn_addr = ((uintptr_t)&__aeabi_idiv) & ~1;
  380. asm ("" : "+g" (fn_addr));
  381. ((u32 *)fn_addr)[0] = sdiv_instruction();
  382. ((u32 *)fn_addr)[1] = bx_lr_instruction();
  383. flush_icache_range(fn_addr, fn_addr + 8);
  384. }
  385. #else
  386. static inline void patch_aeabi_idiv(void) { }
  387. #endif
  388. static void __init cpuid_init_hwcaps(void)
  389. {
  390. int block;
  391. u32 isar5;
  392. if (cpu_architecture() < CPU_ARCH_ARMv7)
  393. return;
  394. block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
  395. if (block >= 2)
  396. elf_hwcap |= HWCAP_IDIVA;
  397. if (block >= 1)
  398. elf_hwcap |= HWCAP_IDIVT;
  399. /* LPAE implies atomic ldrd/strd instructions */
  400. block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
  401. if (block >= 5)
  402. elf_hwcap |= HWCAP_LPAE;
  403. /* check for supported v8 Crypto instructions */
  404. isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
  405. block = cpuid_feature_extract_field(isar5, 4);
  406. if (block >= 2)
  407. elf_hwcap2 |= HWCAP2_PMULL;
  408. if (block >= 1)
  409. elf_hwcap2 |= HWCAP2_AES;
  410. block = cpuid_feature_extract_field(isar5, 8);
  411. if (block >= 1)
  412. elf_hwcap2 |= HWCAP2_SHA1;
  413. block = cpuid_feature_extract_field(isar5, 12);
  414. if (block >= 1)
  415. elf_hwcap2 |= HWCAP2_SHA2;
  416. block = cpuid_feature_extract_field(isar5, 16);
  417. if (block >= 1)
  418. elf_hwcap2 |= HWCAP2_CRC32;
  419. }
  420. static void __init elf_hwcap_fixup(void)
  421. {
  422. unsigned id = read_cpuid_id();
  423. /*
  424. * HWCAP_TLS is available only on 1136 r1p0 and later,
  425. * see also kuser_get_tls_init.
  426. */
  427. if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
  428. ((id >> 20) & 3) == 0) {
  429. elf_hwcap &= ~HWCAP_TLS;
  430. return;
  431. }
  432. /* Verify if CPUID scheme is implemented */
  433. if ((id & 0x000f0000) != 0x000f0000)
  434. return;
  435. /*
  436. * If the CPU supports LDREX/STREX and LDREXB/STREXB,
  437. * avoid advertising SWP; it may not be atomic with
  438. * multiprocessing cores.
  439. */
  440. if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
  441. (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
  442. cpuid_feature_extract(CPUID_EXT_ISAR4, 20) >= 3))
  443. elf_hwcap &= ~HWCAP_SWP;
  444. }
  445. /*
  446. * cpu_init - initialise one CPU.
  447. *
  448. * cpu_init sets up the per-CPU stacks.
  449. */
  450. void notrace cpu_init(void)
  451. {
  452. #ifndef CONFIG_CPU_V7M
  453. unsigned int cpu = smp_processor_id();
  454. struct stack *stk = &stacks[cpu];
  455. if (cpu >= NR_CPUS) {
  456. pr_crit("CPU%u: bad primary CPU number\n", cpu);
  457. BUG();
  458. }
  459. /*
  460. * This only works on resume and secondary cores. For booting on the
  461. * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
  462. */
  463. set_my_cpu_offset(per_cpu_offset(cpu));
  464. cpu_proc_init();
  465. /*
  466. * Define the placement constraint for the inline asm directive below.
  467. * In Thumb-2, msr with an immediate value is not allowed.
  468. */
  469. #ifdef CONFIG_THUMB2_KERNEL
  470. #define PLC "r"
  471. #else
  472. #define PLC "I"
  473. #endif
  474. /*
  475. * setup stacks for re-entrant exception handlers
  476. */
  477. __asm__ (
  478. "msr cpsr_c, %1\n\t"
  479. "add r14, %0, %2\n\t"
  480. "mov sp, r14\n\t"
  481. "msr cpsr_c, %3\n\t"
  482. "add r14, %0, %4\n\t"
  483. "mov sp, r14\n\t"
  484. "msr cpsr_c, %5\n\t"
  485. "add r14, %0, %6\n\t"
  486. "mov sp, r14\n\t"
  487. "msr cpsr_c, %7\n\t"
  488. "add r14, %0, %8\n\t"
  489. "mov sp, r14\n\t"
  490. "msr cpsr_c, %9"
  491. :
  492. : "r" (stk),
  493. PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
  494. "I" (offsetof(struct stack, irq[0])),
  495. PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
  496. "I" (offsetof(struct stack, abt[0])),
  497. PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
  498. "I" (offsetof(struct stack, und[0])),
  499. PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
  500. "I" (offsetof(struct stack, fiq[0])),
  501. PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
  502. : "r14");
  503. #endif
  504. }
  505. u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
  506. void __init smp_setup_processor_id(void)
  507. {
  508. int i;
  509. u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
  510. u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  511. cpu_logical_map(0) = cpu;
  512. for (i = 1; i < nr_cpu_ids; ++i)
  513. cpu_logical_map(i) = i == cpu ? 0 : i;
  514. /*
  515. * clear __my_cpu_offset on boot CPU to avoid hang caused by
  516. * using percpu variable early, for example, lockdep will
  517. * access percpu variable inside lock_release
  518. */
  519. set_my_cpu_offset(0);
  520. pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
  521. }
  522. struct mpidr_hash mpidr_hash;
  523. #ifdef CONFIG_SMP
  524. /**
  525. * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
  526. * level in order to build a linear index from an
  527. * MPIDR value. Resulting algorithm is a collision
  528. * free hash carried out through shifting and ORing
  529. */
  530. static void __init smp_build_mpidr_hash(void)
  531. {
  532. u32 i, affinity;
  533. u32 fs[3], bits[3], ls, mask = 0;
  534. /*
  535. * Pre-scan the list of MPIDRS and filter out bits that do
  536. * not contribute to affinity levels, ie they never toggle.
  537. */
  538. for_each_possible_cpu(i)
  539. mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
  540. pr_debug("mask of set bits 0x%x\n", mask);
  541. /*
  542. * Find and stash the last and first bit set at all affinity levels to
  543. * check how many bits are required to represent them.
  544. */
  545. for (i = 0; i < 3; i++) {
  546. affinity = MPIDR_AFFINITY_LEVEL(mask, i);
  547. /*
  548. * Find the MSB bit and LSB bits position
  549. * to determine how many bits are required
  550. * to express the affinity level.
  551. */
  552. ls = fls(affinity);
  553. fs[i] = affinity ? ffs(affinity) - 1 : 0;
  554. bits[i] = ls - fs[i];
  555. }
  556. /*
  557. * An index can be created from the MPIDR by isolating the
  558. * significant bits at each affinity level and by shifting
  559. * them in order to compress the 24 bits values space to a
  560. * compressed set of values. This is equivalent to hashing
  561. * the MPIDR through shifting and ORing. It is a collision free
  562. * hash though not minimal since some levels might contain a number
  563. * of CPUs that is not an exact power of 2 and their bit
  564. * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
  565. */
  566. mpidr_hash.shift_aff[0] = fs[0];
  567. mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
  568. mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
  569. (bits[1] + bits[0]);
  570. mpidr_hash.mask = mask;
  571. mpidr_hash.bits = bits[2] + bits[1] + bits[0];
  572. pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
  573. mpidr_hash.shift_aff[0],
  574. mpidr_hash.shift_aff[1],
  575. mpidr_hash.shift_aff[2],
  576. mpidr_hash.mask,
  577. mpidr_hash.bits);
  578. /*
  579. * 4x is an arbitrary value used to warn on a hash table much bigger
  580. * than expected on most systems.
  581. */
  582. if (mpidr_hash_size() > 4 * num_possible_cpus())
  583. pr_warn("Large number of MPIDR hash buckets detected\n");
  584. sync_cache_w(&mpidr_hash);
  585. }
  586. #endif
  587. static void __init setup_processor(void)
  588. {
  589. struct proc_info_list *list;
  590. /*
  591. * locate processor in the list of supported processor
  592. * types. The linker builds this table for us from the
  593. * entries in arch/arm/mm/proc-*.S
  594. */
  595. list = lookup_processor_type(read_cpuid_id());
  596. if (!list) {
  597. pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
  598. read_cpuid_id());
  599. while (1);
  600. }
  601. cpu_name = list->cpu_name;
  602. __cpu_architecture = __get_cpu_architecture();
  603. #ifdef MULTI_CPU
  604. processor = *list->proc;
  605. #endif
  606. #ifdef MULTI_TLB
  607. cpu_tlb = *list->tlb;
  608. #endif
  609. #ifdef MULTI_USER
  610. cpu_user = *list->user;
  611. #endif
  612. #ifdef MULTI_CACHE
  613. cpu_cache = *list->cache;
  614. #endif
  615. pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
  616. cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
  617. proc_arch[cpu_architecture()], get_cr());
  618. snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
  619. list->arch_name, ENDIANNESS);
  620. snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
  621. list->elf_name, ENDIANNESS);
  622. elf_hwcap = list->elf_hwcap;
  623. cpuid_init_hwcaps();
  624. patch_aeabi_idiv();
  625. #ifndef CONFIG_ARM_THUMB
  626. elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
  627. #endif
  628. #ifdef CONFIG_MMU
  629. init_default_cache_policy(list->__cpu_mm_mmu_flags);
  630. #endif
  631. erratum_a15_798181_init();
  632. elf_hwcap_fixup();
  633. cacheid_init();
  634. cpu_init();
  635. }
  636. void __init dump_machine_table(void)
  637. {
  638. const struct machine_desc *p;
  639. early_print("Available machine support:\n\nID (hex)\tNAME\n");
  640. for_each_machine_desc(p)
  641. early_print("%08x\t%s\n", p->nr, p->name);
  642. early_print("\nPlease check your kernel config and/or bootloader.\n");
  643. while (true)
  644. /* can't use cpu_relax() here as it may require MMU setup */;
  645. }
  646. int __init arm_add_memory(u64 start, u64 size)
  647. {
  648. u64 aligned_start;
  649. /*
  650. * Ensure that start/size are aligned to a page boundary.
  651. * Size is rounded down, start is rounded up.
  652. */
  653. aligned_start = PAGE_ALIGN(start);
  654. if (aligned_start > start + size)
  655. size = 0;
  656. else
  657. size -= aligned_start - start;
  658. #ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
  659. if (aligned_start > ULONG_MAX) {
  660. pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
  661. (long long)start);
  662. return -EINVAL;
  663. }
  664. if (aligned_start + size > ULONG_MAX) {
  665. pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
  666. (long long)start);
  667. /*
  668. * To ensure bank->start + bank->size is representable in
  669. * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
  670. * This means we lose a page after masking.
  671. */
  672. size = ULONG_MAX - aligned_start;
  673. }
  674. #endif
  675. if (aligned_start < PHYS_OFFSET) {
  676. if (aligned_start + size <= PHYS_OFFSET) {
  677. pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
  678. aligned_start, aligned_start + size);
  679. return -EINVAL;
  680. }
  681. pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
  682. aligned_start, (u64)PHYS_OFFSET);
  683. size -= PHYS_OFFSET - aligned_start;
  684. aligned_start = PHYS_OFFSET;
  685. }
  686. start = aligned_start;
  687. size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
  688. /*
  689. * Check whether this memory region has non-zero size or
  690. * invalid node number.
  691. */
  692. if (size == 0)
  693. return -EINVAL;
  694. memblock_add(start, size);
  695. return 0;
  696. }
  697. /*
  698. * Pick out the memory size. We look for mem=size@start,
  699. * where start and size are "size[KkMm]"
  700. */
  701. static int __init early_mem(char *p)
  702. {
  703. static int usermem __initdata = 0;
  704. u64 size;
  705. u64 start;
  706. char *endp;
  707. /*
  708. * If the user specifies memory size, we
  709. * blow away any automatically generated
  710. * size.
  711. */
  712. if (usermem == 0) {
  713. usermem = 1;
  714. memblock_remove(memblock_start_of_DRAM(),
  715. memblock_end_of_DRAM() - memblock_start_of_DRAM());
  716. }
  717. start = PHYS_OFFSET;
  718. size = memparse(p, &endp);
  719. if (*endp == '@')
  720. start = memparse(endp + 1, NULL);
  721. arm_add_memory(start, size);
  722. return 0;
  723. }
  724. early_param("mem", early_mem);
  725. static void __init request_standard_resources(const struct machine_desc *mdesc)
  726. {
  727. struct memblock_region *region;
  728. struct resource *res;
  729. kernel_code.start = virt_to_phys(_text);
  730. kernel_code.end = virt_to_phys(__init_begin - 1);
  731. kernel_data.start = virt_to_phys(_sdata);
  732. kernel_data.end = virt_to_phys(_end - 1);
  733. for_each_memblock(memory, region) {
  734. phys_addr_t start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  735. phys_addr_t end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  736. unsigned long boot_alias_start;
  737. /*
  738. * Some systems have a special memory alias which is only
  739. * used for booting. We need to advertise this region to
  740. * kexec-tools so they know where bootable RAM is located.
  741. */
  742. boot_alias_start = phys_to_idmap(start);
  743. if (arm_has_idmap_alias() && boot_alias_start != IDMAP_INVALID_ADDR) {
  744. res = memblock_virt_alloc(sizeof(*res), 0);
  745. res->name = "System RAM (boot alias)";
  746. res->start = boot_alias_start;
  747. res->end = phys_to_idmap(end);
  748. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  749. request_resource(&iomem_resource, res);
  750. }
  751. res = memblock_virt_alloc(sizeof(*res), 0);
  752. res->name = "System RAM";
  753. res->start = start;
  754. res->end = end;
  755. res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
  756. request_resource(&iomem_resource, res);
  757. if (kernel_code.start >= res->start &&
  758. kernel_code.end <= res->end)
  759. request_resource(res, &kernel_code);
  760. if (kernel_data.start >= res->start &&
  761. kernel_data.end <= res->end)
  762. request_resource(res, &kernel_data);
  763. }
  764. if (mdesc->video_start) {
  765. video_ram.start = mdesc->video_start;
  766. video_ram.end = mdesc->video_end;
  767. request_resource(&iomem_resource, &video_ram);
  768. }
  769. /*
  770. * Some machines don't have the possibility of ever
  771. * possessing lp0, lp1 or lp2
  772. */
  773. if (mdesc->reserve_lp0)
  774. request_resource(&ioport_resource, &lp0);
  775. if (mdesc->reserve_lp1)
  776. request_resource(&ioport_resource, &lp1);
  777. if (mdesc->reserve_lp2)
  778. request_resource(&ioport_resource, &lp2);
  779. }
  780. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE) || \
  781. defined(CONFIG_EFI)
  782. struct screen_info screen_info = {
  783. .orig_video_lines = 30,
  784. .orig_video_cols = 80,
  785. .orig_video_mode = 0,
  786. .orig_video_ega_bx = 0,
  787. .orig_video_isVGA = 1,
  788. .orig_video_points = 8
  789. };
  790. #endif
  791. static int __init customize_machine(void)
  792. {
  793. /*
  794. * customizes platform devices, or adds new ones
  795. * On DT based machines, we fall back to populating the
  796. * machine from the device tree, if no callback is provided,
  797. * otherwise we would always need an init_machine callback.
  798. */
  799. if (machine_desc->init_machine)
  800. machine_desc->init_machine();
  801. return 0;
  802. }
  803. arch_initcall(customize_machine);
  804. static int __init init_machine_late(void)
  805. {
  806. struct device_node *root;
  807. int ret;
  808. if (machine_desc->init_late)
  809. machine_desc->init_late();
  810. root = of_find_node_by_path("/");
  811. if (root) {
  812. ret = of_property_read_string(root, "serial-number",
  813. &system_serial);
  814. if (ret)
  815. system_serial = NULL;
  816. }
  817. if (!system_serial)
  818. system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
  819. system_serial_high,
  820. system_serial_low);
  821. return 0;
  822. }
  823. late_initcall(init_machine_late);
  824. #ifdef CONFIG_KEXEC
  825. /*
  826. * The crash region must be aligned to 128MB to avoid
  827. * zImage relocating below the reserved region.
  828. */
  829. #define CRASH_ALIGN (128 << 20)
  830. static inline unsigned long long get_total_mem(void)
  831. {
  832. unsigned long total;
  833. total = max_low_pfn - min_low_pfn;
  834. return total << PAGE_SHIFT;
  835. }
  836. /**
  837. * reserve_crashkernel() - reserves memory are for crash kernel
  838. *
  839. * This function reserves memory area given in "crashkernel=" kernel command
  840. * line parameter. The memory reserved is used by a dump capture kernel when
  841. * primary kernel is crashing.
  842. */
  843. static void __init reserve_crashkernel(void)
  844. {
  845. unsigned long long crash_size, crash_base;
  846. unsigned long long total_mem;
  847. int ret;
  848. total_mem = get_total_mem();
  849. ret = parse_crashkernel(boot_command_line, total_mem,
  850. &crash_size, &crash_base);
  851. if (ret)
  852. return;
  853. if (crash_base <= 0) {
  854. unsigned long long crash_max = idmap_to_phys((u32)~0);
  855. crash_base = memblock_find_in_range(CRASH_ALIGN, crash_max,
  856. crash_size, CRASH_ALIGN);
  857. if (!crash_base) {
  858. pr_err("crashkernel reservation failed - No suitable area found.\n");
  859. return;
  860. }
  861. } else {
  862. unsigned long long start;
  863. start = memblock_find_in_range(crash_base,
  864. crash_base + crash_size,
  865. crash_size, SECTION_SIZE);
  866. if (start != crash_base) {
  867. pr_err("crashkernel reservation failed - memory is in use.\n");
  868. return;
  869. }
  870. }
  871. ret = memblock_reserve(crash_base, crash_size);
  872. if (ret < 0) {
  873. pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
  874. (unsigned long)crash_base);
  875. return;
  876. }
  877. pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
  878. (unsigned long)(crash_size >> 20),
  879. (unsigned long)(crash_base >> 20),
  880. (unsigned long)(total_mem >> 20));
  881. /* The crashk resource must always be located in normal mem */
  882. crashk_res.start = crash_base;
  883. crashk_res.end = crash_base + crash_size - 1;
  884. insert_resource(&iomem_resource, &crashk_res);
  885. if (arm_has_idmap_alias()) {
  886. /*
  887. * If we have a special RAM alias for use at boot, we
  888. * need to advertise to kexec tools where the alias is.
  889. */
  890. static struct resource crashk_boot_res = {
  891. .name = "Crash kernel (boot alias)",
  892. .flags = IORESOURCE_BUSY | IORESOURCE_MEM,
  893. };
  894. crashk_boot_res.start = phys_to_idmap(crash_base);
  895. crashk_boot_res.end = crashk_boot_res.start + crash_size - 1;
  896. insert_resource(&iomem_resource, &crashk_boot_res);
  897. }
  898. }
  899. #else
  900. static inline void reserve_crashkernel(void) {}
  901. #endif /* CONFIG_KEXEC */
  902. void __init hyp_mode_check(void)
  903. {
  904. #ifdef CONFIG_ARM_VIRT_EXT
  905. sync_boot_mode();
  906. if (is_hyp_mode_available()) {
  907. pr_info("CPU: All CPU(s) started in HYP mode.\n");
  908. pr_info("CPU: Virtualization extensions available.\n");
  909. } else if (is_hyp_mode_mismatched()) {
  910. pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
  911. __boot_cpu_mode & MODE_MASK);
  912. pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
  913. } else
  914. pr_info("CPU: All CPU(s) started in SVC mode.\n");
  915. #endif
  916. }
  917. void __init setup_arch(char **cmdline_p)
  918. {
  919. const struct machine_desc *mdesc;
  920. setup_processor();
  921. mdesc = setup_machine_fdt(__atags_pointer);
  922. if (!mdesc)
  923. mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
  924. machine_desc = mdesc;
  925. machine_name = mdesc->name;
  926. dump_stack_set_arch_desc("%s", mdesc->name);
  927. if (mdesc->reboot_mode != REBOOT_HARD)
  928. reboot_mode = mdesc->reboot_mode;
  929. init_mm.start_code = (unsigned long) _text;
  930. init_mm.end_code = (unsigned long) _etext;
  931. init_mm.end_data = (unsigned long) _edata;
  932. init_mm.brk = (unsigned long) _end;
  933. /* populate cmd_line too for later use, preserving boot_command_line */
  934. strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
  935. *cmdline_p = cmd_line;
  936. early_fixmap_init();
  937. early_ioremap_init();
  938. parse_early_param();
  939. #ifdef CONFIG_MMU
  940. early_paging_init(mdesc);
  941. #endif
  942. setup_dma_zone(mdesc);
  943. xen_early_init();
  944. efi_init();
  945. sanity_check_meminfo();
  946. arm_memblock_init(mdesc);
  947. early_ioremap_reset();
  948. paging_init(mdesc);
  949. request_standard_resources(mdesc);
  950. if (mdesc->restart)
  951. arm_pm_restart = mdesc->restart;
  952. unflatten_device_tree();
  953. arm_dt_init_cpu_maps();
  954. psci_dt_init();
  955. #ifdef CONFIG_SMP
  956. if (is_smp()) {
  957. if (!mdesc->smp_init || !mdesc->smp_init()) {
  958. if (psci_smp_available())
  959. smp_set_ops(&psci_smp_ops);
  960. else if (mdesc->smp)
  961. smp_set_ops(mdesc->smp);
  962. }
  963. smp_init_cpus();
  964. smp_build_mpidr_hash();
  965. }
  966. #endif
  967. if (!is_smp())
  968. hyp_mode_check();
  969. reserve_crashkernel();
  970. #ifdef CONFIG_MULTI_IRQ_HANDLER
  971. handle_arch_irq = mdesc->handle_irq;
  972. #endif
  973. #ifdef CONFIG_VT
  974. #if defined(CONFIG_VGA_CONSOLE)
  975. conswitchp = &vga_con;
  976. #elif defined(CONFIG_DUMMY_CONSOLE)
  977. conswitchp = &dummy_con;
  978. #endif
  979. #endif
  980. if (mdesc->init_early)
  981. mdesc->init_early();
  982. }
  983. static int __init topology_init(void)
  984. {
  985. int cpu;
  986. for_each_possible_cpu(cpu) {
  987. struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
  988. cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
  989. register_cpu(&cpuinfo->cpu, cpu);
  990. }
  991. return 0;
  992. }
  993. subsys_initcall(topology_init);
  994. #ifdef CONFIG_HAVE_PROC_CPU
  995. static int __init proc_cpu_init(void)
  996. {
  997. struct proc_dir_entry *res;
  998. res = proc_mkdir("cpu", NULL);
  999. if (!res)
  1000. return -ENOMEM;
  1001. return 0;
  1002. }
  1003. fs_initcall(proc_cpu_init);
  1004. #endif
  1005. static const char *hwcap_str[] = {
  1006. "swp",
  1007. "half",
  1008. "thumb",
  1009. "26bit",
  1010. "fastmult",
  1011. "fpa",
  1012. "vfp",
  1013. "edsp",
  1014. "java",
  1015. "iwmmxt",
  1016. "crunch",
  1017. "thumbee",
  1018. "neon",
  1019. "vfpv3",
  1020. "vfpv3d16",
  1021. "tls",
  1022. "vfpv4",
  1023. "idiva",
  1024. "idivt",
  1025. "vfpd32",
  1026. "lpae",
  1027. "evtstrm",
  1028. NULL
  1029. };
  1030. static const char *hwcap2_str[] = {
  1031. "aes",
  1032. "pmull",
  1033. "sha1",
  1034. "sha2",
  1035. "crc32",
  1036. NULL
  1037. };
  1038. static int c_show(struct seq_file *m, void *v)
  1039. {
  1040. int i, j;
  1041. u32 cpuid;
  1042. for_each_online_cpu(i) {
  1043. /*
  1044. * glibc reads /proc/cpuinfo to determine the number of
  1045. * online processors, looking for lines beginning with
  1046. * "processor". Give glibc what it expects.
  1047. */
  1048. seq_printf(m, "processor\t: %d\n", i);
  1049. cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
  1050. seq_printf(m, "model name\t: %s rev %d (%s)\n",
  1051. cpu_name, cpuid & 15, elf_platform);
  1052. #if defined(CONFIG_SMP)
  1053. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  1054. per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
  1055. (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
  1056. #else
  1057. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  1058. loops_per_jiffy / (500000/HZ),
  1059. (loops_per_jiffy / (5000/HZ)) % 100);
  1060. #endif
  1061. /* dump out the processor features */
  1062. seq_puts(m, "Features\t: ");
  1063. for (j = 0; hwcap_str[j]; j++)
  1064. if (elf_hwcap & (1 << j))
  1065. seq_printf(m, "%s ", hwcap_str[j]);
  1066. for (j = 0; hwcap2_str[j]; j++)
  1067. if (elf_hwcap2 & (1 << j))
  1068. seq_printf(m, "%s ", hwcap2_str[j]);
  1069. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
  1070. seq_printf(m, "CPU architecture: %s\n",
  1071. proc_arch[cpu_architecture()]);
  1072. if ((cpuid & 0x0008f000) == 0x00000000) {
  1073. /* pre-ARM7 */
  1074. seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
  1075. } else {
  1076. if ((cpuid & 0x0008f000) == 0x00007000) {
  1077. /* ARM7 */
  1078. seq_printf(m, "CPU variant\t: 0x%02x\n",
  1079. (cpuid >> 16) & 127);
  1080. } else {
  1081. /* post-ARM7 */
  1082. seq_printf(m, "CPU variant\t: 0x%x\n",
  1083. (cpuid >> 20) & 15);
  1084. }
  1085. seq_printf(m, "CPU part\t: 0x%03x\n",
  1086. (cpuid >> 4) & 0xfff);
  1087. }
  1088. seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
  1089. }
  1090. seq_printf(m, "Hardware\t: %s\n", machine_name);
  1091. seq_printf(m, "Revision\t: %04x\n", system_rev);
  1092. seq_printf(m, "Serial\t\t: %s\n", system_serial);
  1093. return 0;
  1094. }
  1095. static void *c_start(struct seq_file *m, loff_t *pos)
  1096. {
  1097. return *pos < 1 ? (void *)1 : NULL;
  1098. }
  1099. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  1100. {
  1101. ++*pos;
  1102. return NULL;
  1103. }
  1104. static void c_stop(struct seq_file *m, void *v)
  1105. {
  1106. }
  1107. const struct seq_operations cpuinfo_op = {
  1108. .start = c_start,
  1109. .next = c_next,
  1110. .stop = c_stop,
  1111. .show = c_show
  1112. };