pci.c 148 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCI Bus Services, see include/linux/pci.h for further explanation.
  4. *
  5. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  6. * David Mosberger-Tang
  7. *
  8. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  9. */
  10. #include <linux/acpi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/dmi.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/string.h>
  23. #include <linux/log2.h>
  24. #include <linux/pci-aspm.h>
  25. #include <linux/pm_wakeup.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/device.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/pci_hotplug.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/pci-ats.h>
  32. #include <asm/setup.h>
  33. #include <asm/dma.h>
  34. #include <linux/aer.h>
  35. #include "pci.h"
  36. const char *pci_power_names[] = {
  37. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  38. };
  39. EXPORT_SYMBOL_GPL(pci_power_names);
  40. int isa_dma_bridge_buggy;
  41. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  42. int pci_pci_problems;
  43. EXPORT_SYMBOL(pci_pci_problems);
  44. unsigned int pci_pm_d3_delay;
  45. static void pci_pme_list_scan(struct work_struct *work);
  46. static LIST_HEAD(pci_pme_list);
  47. static DEFINE_MUTEX(pci_pme_list_mutex);
  48. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  49. struct pci_pme_device {
  50. struct list_head list;
  51. struct pci_dev *dev;
  52. };
  53. #define PME_TIMEOUT 1000 /* How long between PME checks */
  54. static void pci_dev_d3_sleep(struct pci_dev *dev)
  55. {
  56. unsigned int delay = dev->d3_delay;
  57. if (delay < pci_pm_d3_delay)
  58. delay = pci_pm_d3_delay;
  59. if (delay)
  60. msleep(delay);
  61. }
  62. #ifdef CONFIG_PCI_DOMAINS
  63. int pci_domains_supported = 1;
  64. #endif
  65. #define DEFAULT_CARDBUS_IO_SIZE (256)
  66. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  67. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  68. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  69. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  70. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  71. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  72. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  73. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  74. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  75. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  76. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  77. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  78. /*
  79. * The default CLS is used if arch didn't set CLS explicitly and not
  80. * all pci devices agree on the same value. Arch can override either
  81. * the dfl or actual value as it sees fit. Don't forget this is
  82. * measured in 32-bit words, not bytes.
  83. */
  84. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  85. u8 pci_cache_line_size;
  86. /*
  87. * If we set up a device for bus mastering, we need to check the latency
  88. * timer as certain BIOSes forget to set it properly.
  89. */
  90. unsigned int pcibios_max_latency = 255;
  91. /* If set, the PCIe ARI capability will not be used. */
  92. static bool pcie_ari_disabled;
  93. /* Disable bridge_d3 for all PCIe ports */
  94. static bool pci_bridge_d3_disable;
  95. /* Force bridge_d3 for all PCIe ports */
  96. static bool pci_bridge_d3_force;
  97. static int __init pcie_port_pm_setup(char *str)
  98. {
  99. if (!strcmp(str, "off"))
  100. pci_bridge_d3_disable = true;
  101. else if (!strcmp(str, "force"))
  102. pci_bridge_d3_force = true;
  103. return 1;
  104. }
  105. __setup("pcie_port_pm=", pcie_port_pm_setup);
  106. /**
  107. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  108. * @bus: pointer to PCI bus structure to search
  109. *
  110. * Given a PCI bus, returns the highest PCI bus number present in the set
  111. * including the given PCI bus and its list of child PCI buses.
  112. */
  113. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  114. {
  115. struct pci_bus *tmp;
  116. unsigned char max, n;
  117. max = bus->busn_res.end;
  118. list_for_each_entry(tmp, &bus->children, node) {
  119. n = pci_bus_max_busnr(tmp);
  120. if (n > max)
  121. max = n;
  122. }
  123. return max;
  124. }
  125. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  126. #ifdef CONFIG_HAS_IOMEM
  127. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  128. {
  129. struct resource *res = &pdev->resource[bar];
  130. /*
  131. * Make sure the BAR is actually a memory resource, not an IO resource
  132. */
  133. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  134. pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
  135. return NULL;
  136. }
  137. return ioremap_nocache(res->start, resource_size(res));
  138. }
  139. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  140. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  141. {
  142. /*
  143. * Make sure the BAR is actually a memory resource, not an IO resource
  144. */
  145. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  146. WARN_ON(1);
  147. return NULL;
  148. }
  149. return ioremap_wc(pci_resource_start(pdev, bar),
  150. pci_resource_len(pdev, bar));
  151. }
  152. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  153. #endif
  154. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  155. u8 pos, int cap, int *ttl)
  156. {
  157. u8 id;
  158. u16 ent;
  159. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  160. while ((*ttl)--) {
  161. if (pos < 0x40)
  162. break;
  163. pos &= ~3;
  164. pci_bus_read_config_word(bus, devfn, pos, &ent);
  165. id = ent & 0xff;
  166. if (id == 0xff)
  167. break;
  168. if (id == cap)
  169. return pos;
  170. pos = (ent >> 8);
  171. }
  172. return 0;
  173. }
  174. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  175. u8 pos, int cap)
  176. {
  177. int ttl = PCI_FIND_CAP_TTL;
  178. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  179. }
  180. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  181. {
  182. return __pci_find_next_cap(dev->bus, dev->devfn,
  183. pos + PCI_CAP_LIST_NEXT, cap);
  184. }
  185. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  186. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  187. unsigned int devfn, u8 hdr_type)
  188. {
  189. u16 status;
  190. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  191. if (!(status & PCI_STATUS_CAP_LIST))
  192. return 0;
  193. switch (hdr_type) {
  194. case PCI_HEADER_TYPE_NORMAL:
  195. case PCI_HEADER_TYPE_BRIDGE:
  196. return PCI_CAPABILITY_LIST;
  197. case PCI_HEADER_TYPE_CARDBUS:
  198. return PCI_CB_CAPABILITY_LIST;
  199. }
  200. return 0;
  201. }
  202. /**
  203. * pci_find_capability - query for devices' capabilities
  204. * @dev: PCI device to query
  205. * @cap: capability code
  206. *
  207. * Tell if a device supports a given PCI capability.
  208. * Returns the address of the requested capability structure within the
  209. * device's PCI configuration space or 0 in case the device does not
  210. * support it. Possible values for @cap:
  211. *
  212. * %PCI_CAP_ID_PM Power Management
  213. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  214. * %PCI_CAP_ID_VPD Vital Product Data
  215. * %PCI_CAP_ID_SLOTID Slot Identification
  216. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  217. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  218. * %PCI_CAP_ID_PCIX PCI-X
  219. * %PCI_CAP_ID_EXP PCI Express
  220. */
  221. int pci_find_capability(struct pci_dev *dev, int cap)
  222. {
  223. int pos;
  224. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  225. if (pos)
  226. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  227. return pos;
  228. }
  229. EXPORT_SYMBOL(pci_find_capability);
  230. /**
  231. * pci_bus_find_capability - query for devices' capabilities
  232. * @bus: the PCI bus to query
  233. * @devfn: PCI device to query
  234. * @cap: capability code
  235. *
  236. * Like pci_find_capability() but works for pci devices that do not have a
  237. * pci_dev structure set up yet.
  238. *
  239. * Returns the address of the requested capability structure within the
  240. * device's PCI configuration space or 0 in case the device does not
  241. * support it.
  242. */
  243. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  244. {
  245. int pos;
  246. u8 hdr_type;
  247. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  248. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  249. if (pos)
  250. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  251. return pos;
  252. }
  253. EXPORT_SYMBOL(pci_bus_find_capability);
  254. /**
  255. * pci_find_next_ext_capability - Find an extended capability
  256. * @dev: PCI device to query
  257. * @start: address at which to start looking (0 to start at beginning of list)
  258. * @cap: capability code
  259. *
  260. * Returns the address of the next matching extended capability structure
  261. * within the device's PCI configuration space or 0 if the device does
  262. * not support it. Some capabilities can occur several times, e.g., the
  263. * vendor-specific capability, and this provides a way to find them all.
  264. */
  265. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  266. {
  267. u32 header;
  268. int ttl;
  269. int pos = PCI_CFG_SPACE_SIZE;
  270. /* minimum 8 bytes per capability */
  271. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  272. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  273. return 0;
  274. if (start)
  275. pos = start;
  276. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  277. return 0;
  278. /*
  279. * If we have no capabilities, this is indicated by cap ID,
  280. * cap version and next pointer all being 0.
  281. */
  282. if (header == 0)
  283. return 0;
  284. while (ttl-- > 0) {
  285. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  286. return pos;
  287. pos = PCI_EXT_CAP_NEXT(header);
  288. if (pos < PCI_CFG_SPACE_SIZE)
  289. break;
  290. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  291. break;
  292. }
  293. return 0;
  294. }
  295. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  296. /**
  297. * pci_find_ext_capability - Find an extended capability
  298. * @dev: PCI device to query
  299. * @cap: capability code
  300. *
  301. * Returns the address of the requested extended capability structure
  302. * within the device's PCI configuration space or 0 if the device does
  303. * not support it. Possible values for @cap:
  304. *
  305. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  306. * %PCI_EXT_CAP_ID_VC Virtual Channel
  307. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  308. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  309. */
  310. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  311. {
  312. return pci_find_next_ext_capability(dev, 0, cap);
  313. }
  314. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  315. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  316. {
  317. int rc, ttl = PCI_FIND_CAP_TTL;
  318. u8 cap, mask;
  319. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  320. mask = HT_3BIT_CAP_MASK;
  321. else
  322. mask = HT_5BIT_CAP_MASK;
  323. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  324. PCI_CAP_ID_HT, &ttl);
  325. while (pos) {
  326. rc = pci_read_config_byte(dev, pos + 3, &cap);
  327. if (rc != PCIBIOS_SUCCESSFUL)
  328. return 0;
  329. if ((cap & mask) == ht_cap)
  330. return pos;
  331. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  332. pos + PCI_CAP_LIST_NEXT,
  333. PCI_CAP_ID_HT, &ttl);
  334. }
  335. return 0;
  336. }
  337. /**
  338. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  339. * @dev: PCI device to query
  340. * @pos: Position from which to continue searching
  341. * @ht_cap: Hypertransport capability code
  342. *
  343. * To be used in conjunction with pci_find_ht_capability() to search for
  344. * all capabilities matching @ht_cap. @pos should always be a value returned
  345. * from pci_find_ht_capability().
  346. *
  347. * NB. To be 100% safe against broken PCI devices, the caller should take
  348. * steps to avoid an infinite loop.
  349. */
  350. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  351. {
  352. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  353. }
  354. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  355. /**
  356. * pci_find_ht_capability - query a device's Hypertransport capabilities
  357. * @dev: PCI device to query
  358. * @ht_cap: Hypertransport capability code
  359. *
  360. * Tell if a device supports a given Hypertransport capability.
  361. * Returns an address within the device's PCI configuration space
  362. * or 0 in case the device does not support the request capability.
  363. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  364. * which has a Hypertransport capability matching @ht_cap.
  365. */
  366. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  367. {
  368. int pos;
  369. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  370. if (pos)
  371. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  372. return pos;
  373. }
  374. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  375. /**
  376. * pci_find_parent_resource - return resource region of parent bus of given region
  377. * @dev: PCI device structure contains resources to be searched
  378. * @res: child resource record for which parent is sought
  379. *
  380. * For given resource region of given device, return the resource
  381. * region of parent bus the given region is contained in.
  382. */
  383. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  384. struct resource *res)
  385. {
  386. const struct pci_bus *bus = dev->bus;
  387. struct resource *r;
  388. int i;
  389. pci_bus_for_each_resource(bus, r, i) {
  390. if (!r)
  391. continue;
  392. if (resource_contains(r, res)) {
  393. /*
  394. * If the window is prefetchable but the BAR is
  395. * not, the allocator made a mistake.
  396. */
  397. if (r->flags & IORESOURCE_PREFETCH &&
  398. !(res->flags & IORESOURCE_PREFETCH))
  399. return NULL;
  400. /*
  401. * If we're below a transparent bridge, there may
  402. * be both a positively-decoded aperture and a
  403. * subtractively-decoded region that contain the BAR.
  404. * We want the positively-decoded one, so this depends
  405. * on pci_bus_for_each_resource() giving us those
  406. * first.
  407. */
  408. return r;
  409. }
  410. }
  411. return NULL;
  412. }
  413. EXPORT_SYMBOL(pci_find_parent_resource);
  414. /**
  415. * pci_find_resource - Return matching PCI device resource
  416. * @dev: PCI device to query
  417. * @res: Resource to look for
  418. *
  419. * Goes over standard PCI resources (BARs) and checks if the given resource
  420. * is partially or fully contained in any of them. In that case the
  421. * matching resource is returned, %NULL otherwise.
  422. */
  423. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  424. {
  425. int i;
  426. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  427. struct resource *r = &dev->resource[i];
  428. if (r->start && resource_contains(r, res))
  429. return r;
  430. }
  431. return NULL;
  432. }
  433. EXPORT_SYMBOL(pci_find_resource);
  434. /**
  435. * pci_find_pcie_root_port - return PCIe Root Port
  436. * @dev: PCI device to query
  437. *
  438. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  439. * for a given PCI Device.
  440. */
  441. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  442. {
  443. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  444. bridge = pci_upstream_bridge(dev);
  445. while (bridge && pci_is_pcie(bridge)) {
  446. highest_pcie_bridge = bridge;
  447. bridge = pci_upstream_bridge(bridge);
  448. }
  449. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  450. return NULL;
  451. return highest_pcie_bridge;
  452. }
  453. EXPORT_SYMBOL(pci_find_pcie_root_port);
  454. /**
  455. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  456. * @dev: the PCI device to operate on
  457. * @pos: config space offset of status word
  458. * @mask: mask of bit(s) to care about in status word
  459. *
  460. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  461. */
  462. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  463. {
  464. int i;
  465. /* Wait for Transaction Pending bit clean */
  466. for (i = 0; i < 4; i++) {
  467. u16 status;
  468. if (i)
  469. msleep((1 << (i - 1)) * 100);
  470. pci_read_config_word(dev, pos, &status);
  471. if (!(status & mask))
  472. return 1;
  473. }
  474. return 0;
  475. }
  476. /**
  477. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  478. * @dev: PCI device to have its BARs restored
  479. *
  480. * Restore the BAR values for a given device, so as to make it
  481. * accessible by its driver.
  482. */
  483. static void pci_restore_bars(struct pci_dev *dev)
  484. {
  485. int i;
  486. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  487. pci_update_resource(dev, i);
  488. }
  489. static const struct pci_platform_pm_ops *pci_platform_pm;
  490. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  491. {
  492. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  493. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  494. return -EINVAL;
  495. pci_platform_pm = ops;
  496. return 0;
  497. }
  498. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  499. {
  500. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  501. }
  502. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  503. pci_power_t t)
  504. {
  505. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  506. }
  507. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  508. {
  509. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  510. }
  511. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  512. {
  513. return pci_platform_pm ?
  514. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  515. }
  516. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  517. {
  518. return pci_platform_pm ?
  519. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  520. }
  521. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  522. {
  523. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  524. }
  525. /**
  526. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  527. * given PCI device
  528. * @dev: PCI device to handle.
  529. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  530. *
  531. * RETURN VALUE:
  532. * -EINVAL if the requested state is invalid.
  533. * -EIO if device does not support PCI PM or its PM capabilities register has a
  534. * wrong version, or device doesn't support the requested state.
  535. * 0 if device already is in the requested state.
  536. * 0 if device's power state has been successfully changed.
  537. */
  538. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  539. {
  540. u16 pmcsr;
  541. bool need_restore = false;
  542. /* Check if we're already there */
  543. if (dev->current_state == state)
  544. return 0;
  545. if (!dev->pm_cap)
  546. return -EIO;
  547. if (state < PCI_D0 || state > PCI_D3hot)
  548. return -EINVAL;
  549. /* Validate current state:
  550. * Can enter D0 from any state, but if we can only go deeper
  551. * to sleep if we're already in a low power state
  552. */
  553. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  554. && dev->current_state > state) {
  555. pci_err(dev, "invalid power transition (from state %d to %d)\n",
  556. dev->current_state, state);
  557. return -EINVAL;
  558. }
  559. /* check if this device supports the desired state */
  560. if ((state == PCI_D1 && !dev->d1_support)
  561. || (state == PCI_D2 && !dev->d2_support))
  562. return -EIO;
  563. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  564. /* If we're (effectively) in D3, force entire word to 0.
  565. * This doesn't affect PME_Status, disables PME_En, and
  566. * sets PowerState to 0.
  567. */
  568. switch (dev->current_state) {
  569. case PCI_D0:
  570. case PCI_D1:
  571. case PCI_D2:
  572. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  573. pmcsr |= state;
  574. break;
  575. case PCI_D3hot:
  576. case PCI_D3cold:
  577. case PCI_UNKNOWN: /* Boot-up */
  578. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  579. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  580. need_restore = true;
  581. /* Fall-through: force to D0 */
  582. default:
  583. pmcsr = 0;
  584. break;
  585. }
  586. /* enter specified state */
  587. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  588. /* Mandatory power management transition delays */
  589. /* see PCI PM 1.1 5.6.1 table 18 */
  590. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  591. pci_dev_d3_sleep(dev);
  592. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  593. udelay(PCI_PM_D2_DELAY);
  594. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  595. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  596. if (dev->current_state != state && printk_ratelimit())
  597. pci_info(dev, "Refused to change power state, currently in D%d\n",
  598. dev->current_state);
  599. /*
  600. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  601. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  602. * from D3hot to D0 _may_ perform an internal reset, thereby
  603. * going to "D0 Uninitialized" rather than "D0 Initialized".
  604. * For example, at least some versions of the 3c905B and the
  605. * 3c556B exhibit this behaviour.
  606. *
  607. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  608. * devices in a D3hot state at boot. Consequently, we need to
  609. * restore at least the BARs so that the device will be
  610. * accessible to its driver.
  611. */
  612. if (need_restore)
  613. pci_restore_bars(dev);
  614. if (dev->bus->self)
  615. pcie_aspm_pm_state_change(dev->bus->self);
  616. return 0;
  617. }
  618. /**
  619. * pci_update_current_state - Read power state of given device and cache it
  620. * @dev: PCI device to handle.
  621. * @state: State to cache in case the device doesn't have the PM capability
  622. *
  623. * The power state is read from the PMCSR register, which however is
  624. * inaccessible in D3cold. The platform firmware is therefore queried first
  625. * to detect accessibility of the register. In case the platform firmware
  626. * reports an incorrect state or the device isn't power manageable by the
  627. * platform at all, we try to detect D3cold by testing accessibility of the
  628. * vendor ID in config space.
  629. */
  630. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  631. {
  632. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  633. !pci_device_is_present(dev)) {
  634. dev->current_state = PCI_D3cold;
  635. } else if (dev->pm_cap) {
  636. u16 pmcsr;
  637. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  638. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  639. } else {
  640. dev->current_state = state;
  641. }
  642. }
  643. /**
  644. * pci_power_up - Put the given device into D0 forcibly
  645. * @dev: PCI device to power up
  646. */
  647. void pci_power_up(struct pci_dev *dev)
  648. {
  649. if (platform_pci_power_manageable(dev))
  650. platform_pci_set_power_state(dev, PCI_D0);
  651. pci_raw_set_power_state(dev, PCI_D0);
  652. pci_update_current_state(dev, PCI_D0);
  653. }
  654. /**
  655. * pci_platform_power_transition - Use platform to change device power state
  656. * @dev: PCI device to handle.
  657. * @state: State to put the device into.
  658. */
  659. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  660. {
  661. int error;
  662. if (platform_pci_power_manageable(dev)) {
  663. error = platform_pci_set_power_state(dev, state);
  664. if (!error)
  665. pci_update_current_state(dev, state);
  666. } else
  667. error = -ENODEV;
  668. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  669. dev->current_state = PCI_D0;
  670. return error;
  671. }
  672. /**
  673. * pci_wakeup - Wake up a PCI device
  674. * @pci_dev: Device to handle.
  675. * @ign: ignored parameter
  676. */
  677. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  678. {
  679. pci_wakeup_event(pci_dev);
  680. pm_request_resume(&pci_dev->dev);
  681. return 0;
  682. }
  683. /**
  684. * pci_wakeup_bus - Walk given bus and wake up devices on it
  685. * @bus: Top bus of the subtree to walk.
  686. */
  687. static void pci_wakeup_bus(struct pci_bus *bus)
  688. {
  689. if (bus)
  690. pci_walk_bus(bus, pci_wakeup, NULL);
  691. }
  692. /**
  693. * __pci_start_power_transition - Start power transition of a PCI device
  694. * @dev: PCI device to handle.
  695. * @state: State to put the device into.
  696. */
  697. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  698. {
  699. if (state == PCI_D0) {
  700. pci_platform_power_transition(dev, PCI_D0);
  701. /*
  702. * Mandatory power management transition delays, see
  703. * PCI Express Base Specification Revision 2.0 Section
  704. * 6.6.1: Conventional Reset. Do not delay for
  705. * devices powered on/off by corresponding bridge,
  706. * because have already delayed for the bridge.
  707. */
  708. if (dev->runtime_d3cold) {
  709. if (dev->d3cold_delay)
  710. msleep(dev->d3cold_delay);
  711. /*
  712. * When powering on a bridge from D3cold, the
  713. * whole hierarchy may be powered on into
  714. * D0uninitialized state, resume them to give
  715. * them a chance to suspend again
  716. */
  717. pci_wakeup_bus(dev->subordinate);
  718. }
  719. }
  720. }
  721. /**
  722. * __pci_dev_set_current_state - Set current state of a PCI device
  723. * @dev: Device to handle
  724. * @data: pointer to state to be set
  725. */
  726. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  727. {
  728. pci_power_t state = *(pci_power_t *)data;
  729. dev->current_state = state;
  730. return 0;
  731. }
  732. /**
  733. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  734. * @bus: Top bus of the subtree to walk.
  735. * @state: state to be set
  736. */
  737. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  738. {
  739. if (bus)
  740. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  741. }
  742. /**
  743. * __pci_complete_power_transition - Complete power transition of a PCI device
  744. * @dev: PCI device to handle.
  745. * @state: State to put the device into.
  746. *
  747. * This function should not be called directly by device drivers.
  748. */
  749. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  750. {
  751. int ret;
  752. if (state <= PCI_D0)
  753. return -EINVAL;
  754. ret = pci_platform_power_transition(dev, state);
  755. /* Power off the bridge may power off the whole hierarchy */
  756. if (!ret && state == PCI_D3cold)
  757. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  758. return ret;
  759. }
  760. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  761. /**
  762. * pci_set_power_state - Set the power state of a PCI device
  763. * @dev: PCI device to handle.
  764. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  765. *
  766. * Transition a device to a new power state, using the platform firmware and/or
  767. * the device's PCI PM registers.
  768. *
  769. * RETURN VALUE:
  770. * -EINVAL if the requested state is invalid.
  771. * -EIO if device does not support PCI PM or its PM capabilities register has a
  772. * wrong version, or device doesn't support the requested state.
  773. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  774. * 0 if device already is in the requested state.
  775. * 0 if the transition is to D3 but D3 is not supported.
  776. * 0 if device's power state has been successfully changed.
  777. */
  778. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  779. {
  780. int error;
  781. /* bound the state we're entering */
  782. if (state > PCI_D3cold)
  783. state = PCI_D3cold;
  784. else if (state < PCI_D0)
  785. state = PCI_D0;
  786. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  787. /*
  788. * If the device or the parent bridge do not support PCI PM,
  789. * ignore the request if we're doing anything other than putting
  790. * it into D0 (which would only happen on boot).
  791. */
  792. return 0;
  793. /* Check if we're already there */
  794. if (dev->current_state == state)
  795. return 0;
  796. __pci_start_power_transition(dev, state);
  797. /* This device is quirked not to be put into D3, so
  798. don't put it in D3 */
  799. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  800. return 0;
  801. /*
  802. * To put device in D3cold, we put device into D3hot in native
  803. * way, then put device into D3cold with platform ops
  804. */
  805. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  806. PCI_D3hot : state);
  807. if (!__pci_complete_power_transition(dev, state))
  808. error = 0;
  809. return error;
  810. }
  811. EXPORT_SYMBOL(pci_set_power_state);
  812. /**
  813. * pci_choose_state - Choose the power state of a PCI device
  814. * @dev: PCI device to be suspended
  815. * @state: target sleep state for the whole system. This is the value
  816. * that is passed to suspend() function.
  817. *
  818. * Returns PCI power state suitable for given device and given system
  819. * message.
  820. */
  821. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  822. {
  823. pci_power_t ret;
  824. if (!dev->pm_cap)
  825. return PCI_D0;
  826. ret = platform_pci_choose_state(dev);
  827. if (ret != PCI_POWER_ERROR)
  828. return ret;
  829. switch (state.event) {
  830. case PM_EVENT_ON:
  831. return PCI_D0;
  832. case PM_EVENT_FREEZE:
  833. case PM_EVENT_PRETHAW:
  834. /* REVISIT both freeze and pre-thaw "should" use D0 */
  835. case PM_EVENT_SUSPEND:
  836. case PM_EVENT_HIBERNATE:
  837. return PCI_D3hot;
  838. default:
  839. pci_info(dev, "unrecognized suspend event %d\n",
  840. state.event);
  841. BUG();
  842. }
  843. return PCI_D0;
  844. }
  845. EXPORT_SYMBOL(pci_choose_state);
  846. #define PCI_EXP_SAVE_REGS 7
  847. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  848. u16 cap, bool extended)
  849. {
  850. struct pci_cap_saved_state *tmp;
  851. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  852. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  853. return tmp;
  854. }
  855. return NULL;
  856. }
  857. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  858. {
  859. return _pci_find_saved_cap(dev, cap, false);
  860. }
  861. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  862. {
  863. return _pci_find_saved_cap(dev, cap, true);
  864. }
  865. static int pci_save_pcie_state(struct pci_dev *dev)
  866. {
  867. int i = 0;
  868. struct pci_cap_saved_state *save_state;
  869. u16 *cap;
  870. if (!pci_is_pcie(dev))
  871. return 0;
  872. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  873. if (!save_state) {
  874. pci_err(dev, "buffer not found in %s\n", __func__);
  875. return -ENOMEM;
  876. }
  877. cap = (u16 *)&save_state->cap.data[0];
  878. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  879. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  881. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  882. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  883. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  884. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  885. return 0;
  886. }
  887. static void pci_restore_pcie_state(struct pci_dev *dev)
  888. {
  889. int i = 0;
  890. struct pci_cap_saved_state *save_state;
  891. u16 *cap;
  892. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  893. if (!save_state)
  894. return;
  895. cap = (u16 *)&save_state->cap.data[0];
  896. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  897. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  899. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  900. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  901. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  902. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  903. }
  904. static int pci_save_pcix_state(struct pci_dev *dev)
  905. {
  906. int pos;
  907. struct pci_cap_saved_state *save_state;
  908. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  909. if (!pos)
  910. return 0;
  911. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  912. if (!save_state) {
  913. pci_err(dev, "buffer not found in %s\n", __func__);
  914. return -ENOMEM;
  915. }
  916. pci_read_config_word(dev, pos + PCI_X_CMD,
  917. (u16 *)save_state->cap.data);
  918. return 0;
  919. }
  920. static void pci_restore_pcix_state(struct pci_dev *dev)
  921. {
  922. int i = 0, pos;
  923. struct pci_cap_saved_state *save_state;
  924. u16 *cap;
  925. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  926. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  927. if (!save_state || !pos)
  928. return;
  929. cap = (u16 *)&save_state->cap.data[0];
  930. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  931. }
  932. /**
  933. * pci_save_state - save the PCI configuration space of a device before suspending
  934. * @dev: - PCI device that we're dealing with
  935. */
  936. int pci_save_state(struct pci_dev *dev)
  937. {
  938. int i;
  939. /* XXX: 100% dword access ok here? */
  940. for (i = 0; i < 16; i++)
  941. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  942. dev->state_saved = true;
  943. i = pci_save_pcie_state(dev);
  944. if (i != 0)
  945. return i;
  946. i = pci_save_pcix_state(dev);
  947. if (i != 0)
  948. return i;
  949. return pci_save_vc_state(dev);
  950. }
  951. EXPORT_SYMBOL(pci_save_state);
  952. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  953. u32 saved_val, int retry)
  954. {
  955. u32 val;
  956. pci_read_config_dword(pdev, offset, &val);
  957. if (val == saved_val)
  958. return;
  959. for (;;) {
  960. pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  961. offset, val, saved_val);
  962. pci_write_config_dword(pdev, offset, saved_val);
  963. if (retry-- <= 0)
  964. return;
  965. pci_read_config_dword(pdev, offset, &val);
  966. if (val == saved_val)
  967. return;
  968. mdelay(1);
  969. }
  970. }
  971. static void pci_restore_config_space_range(struct pci_dev *pdev,
  972. int start, int end, int retry)
  973. {
  974. int index;
  975. for (index = end; index >= start; index--)
  976. pci_restore_config_dword(pdev, 4 * index,
  977. pdev->saved_config_space[index],
  978. retry);
  979. }
  980. static void pci_restore_config_space(struct pci_dev *pdev)
  981. {
  982. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  983. pci_restore_config_space_range(pdev, 10, 15, 0);
  984. /* Restore BARs before the command register. */
  985. pci_restore_config_space_range(pdev, 4, 9, 10);
  986. pci_restore_config_space_range(pdev, 0, 3, 0);
  987. } else {
  988. pci_restore_config_space_range(pdev, 0, 15, 0);
  989. }
  990. }
  991. /**
  992. * pci_restore_state - Restore the saved state of a PCI device
  993. * @dev: - PCI device that we're dealing with
  994. */
  995. void pci_restore_state(struct pci_dev *dev)
  996. {
  997. if (!dev->state_saved)
  998. return;
  999. /* PCI Express register must be restored first */
  1000. pci_restore_pcie_state(dev);
  1001. pci_restore_pasid_state(dev);
  1002. pci_restore_pri_state(dev);
  1003. pci_restore_ats_state(dev);
  1004. pci_restore_vc_state(dev);
  1005. pci_cleanup_aer_error_status_regs(dev);
  1006. pci_restore_config_space(dev);
  1007. pci_restore_pcix_state(dev);
  1008. pci_restore_msi_state(dev);
  1009. /* Restore ACS and IOV configuration state */
  1010. pci_enable_acs(dev);
  1011. pci_restore_iov_state(dev);
  1012. dev->state_saved = false;
  1013. }
  1014. EXPORT_SYMBOL(pci_restore_state);
  1015. struct pci_saved_state {
  1016. u32 config_space[16];
  1017. struct pci_cap_saved_data cap[0];
  1018. };
  1019. /**
  1020. * pci_store_saved_state - Allocate and return an opaque struct containing
  1021. * the device saved state.
  1022. * @dev: PCI device that we're dealing with
  1023. *
  1024. * Return NULL if no state or error.
  1025. */
  1026. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1027. {
  1028. struct pci_saved_state *state;
  1029. struct pci_cap_saved_state *tmp;
  1030. struct pci_cap_saved_data *cap;
  1031. size_t size;
  1032. if (!dev->state_saved)
  1033. return NULL;
  1034. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1035. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1036. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1037. state = kzalloc(size, GFP_KERNEL);
  1038. if (!state)
  1039. return NULL;
  1040. memcpy(state->config_space, dev->saved_config_space,
  1041. sizeof(state->config_space));
  1042. cap = state->cap;
  1043. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1044. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1045. memcpy(cap, &tmp->cap, len);
  1046. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1047. }
  1048. /* Empty cap_save terminates list */
  1049. return state;
  1050. }
  1051. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1052. /**
  1053. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1054. * @dev: PCI device that we're dealing with
  1055. * @state: Saved state returned from pci_store_saved_state()
  1056. */
  1057. int pci_load_saved_state(struct pci_dev *dev,
  1058. struct pci_saved_state *state)
  1059. {
  1060. struct pci_cap_saved_data *cap;
  1061. dev->state_saved = false;
  1062. if (!state)
  1063. return 0;
  1064. memcpy(dev->saved_config_space, state->config_space,
  1065. sizeof(state->config_space));
  1066. cap = state->cap;
  1067. while (cap->size) {
  1068. struct pci_cap_saved_state *tmp;
  1069. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1070. if (!tmp || tmp->cap.size != cap->size)
  1071. return -EINVAL;
  1072. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1073. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1074. sizeof(struct pci_cap_saved_data) + cap->size);
  1075. }
  1076. dev->state_saved = true;
  1077. return 0;
  1078. }
  1079. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1080. /**
  1081. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1082. * and free the memory allocated for it.
  1083. * @dev: PCI device that we're dealing with
  1084. * @state: Pointer to saved state returned from pci_store_saved_state()
  1085. */
  1086. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1087. struct pci_saved_state **state)
  1088. {
  1089. int ret = pci_load_saved_state(dev, *state);
  1090. kfree(*state);
  1091. *state = NULL;
  1092. return ret;
  1093. }
  1094. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1095. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1096. {
  1097. return pci_enable_resources(dev, bars);
  1098. }
  1099. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1100. {
  1101. int err;
  1102. struct pci_dev *bridge;
  1103. u16 cmd;
  1104. u8 pin;
  1105. err = pci_set_power_state(dev, PCI_D0);
  1106. if (err < 0 && err != -EIO)
  1107. return err;
  1108. bridge = pci_upstream_bridge(dev);
  1109. if (bridge)
  1110. pcie_aspm_powersave_config_link(bridge);
  1111. err = pcibios_enable_device(dev, bars);
  1112. if (err < 0)
  1113. return err;
  1114. pci_fixup_device(pci_fixup_enable, dev);
  1115. if (dev->msi_enabled || dev->msix_enabled)
  1116. return 0;
  1117. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1118. if (pin) {
  1119. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1120. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1121. pci_write_config_word(dev, PCI_COMMAND,
  1122. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1123. }
  1124. return 0;
  1125. }
  1126. /**
  1127. * pci_reenable_device - Resume abandoned device
  1128. * @dev: PCI device to be resumed
  1129. *
  1130. * Note this function is a backend of pci_default_resume and is not supposed
  1131. * to be called by normal code, write proper resume handler and use it instead.
  1132. */
  1133. int pci_reenable_device(struct pci_dev *dev)
  1134. {
  1135. if (pci_is_enabled(dev))
  1136. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1137. return 0;
  1138. }
  1139. EXPORT_SYMBOL(pci_reenable_device);
  1140. static void pci_enable_bridge(struct pci_dev *dev)
  1141. {
  1142. struct pci_dev *bridge;
  1143. int retval;
  1144. bridge = pci_upstream_bridge(dev);
  1145. if (bridge)
  1146. pci_enable_bridge(bridge);
  1147. if (pci_is_enabled(dev)) {
  1148. if (!dev->is_busmaster)
  1149. pci_set_master(dev);
  1150. return;
  1151. }
  1152. retval = pci_enable_device(dev);
  1153. if (retval)
  1154. pci_err(dev, "Error enabling bridge (%d), continuing\n",
  1155. retval);
  1156. pci_set_master(dev);
  1157. }
  1158. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1159. {
  1160. struct pci_dev *bridge;
  1161. int err;
  1162. int i, bars = 0;
  1163. /*
  1164. * Power state could be unknown at this point, either due to a fresh
  1165. * boot or a device removal call. So get the current power state
  1166. * so that things like MSI message writing will behave as expected
  1167. * (e.g. if the device really is in D0 at enable time).
  1168. */
  1169. if (dev->pm_cap) {
  1170. u16 pmcsr;
  1171. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1172. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1173. }
  1174. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1175. return 0; /* already enabled */
  1176. bridge = pci_upstream_bridge(dev);
  1177. if (bridge)
  1178. pci_enable_bridge(bridge);
  1179. /* only skip sriov related */
  1180. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1181. if (dev->resource[i].flags & flags)
  1182. bars |= (1 << i);
  1183. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1184. if (dev->resource[i].flags & flags)
  1185. bars |= (1 << i);
  1186. err = do_pci_enable_device(dev, bars);
  1187. if (err < 0)
  1188. atomic_dec(&dev->enable_cnt);
  1189. return err;
  1190. }
  1191. /**
  1192. * pci_enable_device_io - Initialize a device for use with IO space
  1193. * @dev: PCI device to be initialized
  1194. *
  1195. * Initialize device before it's used by a driver. Ask low-level code
  1196. * to enable I/O resources. Wake up the device if it was suspended.
  1197. * Beware, this function can fail.
  1198. */
  1199. int pci_enable_device_io(struct pci_dev *dev)
  1200. {
  1201. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1202. }
  1203. EXPORT_SYMBOL(pci_enable_device_io);
  1204. /**
  1205. * pci_enable_device_mem - Initialize a device for use with Memory space
  1206. * @dev: PCI device to be initialized
  1207. *
  1208. * Initialize device before it's used by a driver. Ask low-level code
  1209. * to enable Memory resources. Wake up the device if it was suspended.
  1210. * Beware, this function can fail.
  1211. */
  1212. int pci_enable_device_mem(struct pci_dev *dev)
  1213. {
  1214. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1215. }
  1216. EXPORT_SYMBOL(pci_enable_device_mem);
  1217. /**
  1218. * pci_enable_device - Initialize device before it's used by a driver.
  1219. * @dev: PCI device to be initialized
  1220. *
  1221. * Initialize device before it's used by a driver. Ask low-level code
  1222. * to enable I/O and memory. Wake up the device if it was suspended.
  1223. * Beware, this function can fail.
  1224. *
  1225. * Note we don't actually enable the device many times if we call
  1226. * this function repeatedly (we just increment the count).
  1227. */
  1228. int pci_enable_device(struct pci_dev *dev)
  1229. {
  1230. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1231. }
  1232. EXPORT_SYMBOL(pci_enable_device);
  1233. /*
  1234. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1235. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1236. * there's no need to track it separately. pci_devres is initialized
  1237. * when a device is enabled using managed PCI device enable interface.
  1238. */
  1239. struct pci_devres {
  1240. unsigned int enabled:1;
  1241. unsigned int pinned:1;
  1242. unsigned int orig_intx:1;
  1243. unsigned int restore_intx:1;
  1244. unsigned int mwi:1;
  1245. u32 region_mask;
  1246. };
  1247. static void pcim_release(struct device *gendev, void *res)
  1248. {
  1249. struct pci_dev *dev = to_pci_dev(gendev);
  1250. struct pci_devres *this = res;
  1251. int i;
  1252. if (dev->msi_enabled)
  1253. pci_disable_msi(dev);
  1254. if (dev->msix_enabled)
  1255. pci_disable_msix(dev);
  1256. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1257. if (this->region_mask & (1 << i))
  1258. pci_release_region(dev, i);
  1259. if (this->mwi)
  1260. pci_clear_mwi(dev);
  1261. if (this->restore_intx)
  1262. pci_intx(dev, this->orig_intx);
  1263. if (this->enabled && !this->pinned)
  1264. pci_disable_device(dev);
  1265. }
  1266. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1267. {
  1268. struct pci_devres *dr, *new_dr;
  1269. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1270. if (dr)
  1271. return dr;
  1272. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1273. if (!new_dr)
  1274. return NULL;
  1275. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1276. }
  1277. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1278. {
  1279. if (pci_is_managed(pdev))
  1280. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1281. return NULL;
  1282. }
  1283. /**
  1284. * pcim_enable_device - Managed pci_enable_device()
  1285. * @pdev: PCI device to be initialized
  1286. *
  1287. * Managed pci_enable_device().
  1288. */
  1289. int pcim_enable_device(struct pci_dev *pdev)
  1290. {
  1291. struct pci_devres *dr;
  1292. int rc;
  1293. dr = get_pci_dr(pdev);
  1294. if (unlikely(!dr))
  1295. return -ENOMEM;
  1296. if (dr->enabled)
  1297. return 0;
  1298. rc = pci_enable_device(pdev);
  1299. if (!rc) {
  1300. pdev->is_managed = 1;
  1301. dr->enabled = 1;
  1302. }
  1303. return rc;
  1304. }
  1305. EXPORT_SYMBOL(pcim_enable_device);
  1306. /**
  1307. * pcim_pin_device - Pin managed PCI device
  1308. * @pdev: PCI device to pin
  1309. *
  1310. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1311. * driver detach. @pdev must have been enabled with
  1312. * pcim_enable_device().
  1313. */
  1314. void pcim_pin_device(struct pci_dev *pdev)
  1315. {
  1316. struct pci_devres *dr;
  1317. dr = find_pci_dr(pdev);
  1318. WARN_ON(!dr || !dr->enabled);
  1319. if (dr)
  1320. dr->pinned = 1;
  1321. }
  1322. EXPORT_SYMBOL(pcim_pin_device);
  1323. /*
  1324. * pcibios_add_device - provide arch specific hooks when adding device dev
  1325. * @dev: the PCI device being added
  1326. *
  1327. * Permits the platform to provide architecture specific functionality when
  1328. * devices are added. This is the default implementation. Architecture
  1329. * implementations can override this.
  1330. */
  1331. int __weak pcibios_add_device(struct pci_dev *dev)
  1332. {
  1333. return 0;
  1334. }
  1335. /**
  1336. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1337. * @dev: the PCI device being released
  1338. *
  1339. * Permits the platform to provide architecture specific functionality when
  1340. * devices are released. This is the default implementation. Architecture
  1341. * implementations can override this.
  1342. */
  1343. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1344. /**
  1345. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1346. * @dev: the PCI device to disable
  1347. *
  1348. * Disables architecture specific PCI resources for the device. This
  1349. * is the default implementation. Architecture implementations can
  1350. * override this.
  1351. */
  1352. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1353. /**
  1354. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1355. * @irq: ISA IRQ to penalize
  1356. * @active: IRQ active or not
  1357. *
  1358. * Permits the platform to provide architecture-specific functionality when
  1359. * penalizing ISA IRQs. This is the default implementation. Architecture
  1360. * implementations can override this.
  1361. */
  1362. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1363. static void do_pci_disable_device(struct pci_dev *dev)
  1364. {
  1365. u16 pci_command;
  1366. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1367. if (pci_command & PCI_COMMAND_MASTER) {
  1368. pci_command &= ~PCI_COMMAND_MASTER;
  1369. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1370. }
  1371. pcibios_disable_device(dev);
  1372. }
  1373. /**
  1374. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1375. * @dev: PCI device to disable
  1376. *
  1377. * NOTE: This function is a backend of PCI power management routines and is
  1378. * not supposed to be called drivers.
  1379. */
  1380. void pci_disable_enabled_device(struct pci_dev *dev)
  1381. {
  1382. if (pci_is_enabled(dev))
  1383. do_pci_disable_device(dev);
  1384. }
  1385. /**
  1386. * pci_disable_device - Disable PCI device after use
  1387. * @dev: PCI device to be disabled
  1388. *
  1389. * Signal to the system that the PCI device is not in use by the system
  1390. * anymore. This only involves disabling PCI bus-mastering, if active.
  1391. *
  1392. * Note we don't actually disable the device until all callers of
  1393. * pci_enable_device() have called pci_disable_device().
  1394. */
  1395. void pci_disable_device(struct pci_dev *dev)
  1396. {
  1397. struct pci_devres *dr;
  1398. dr = find_pci_dr(dev);
  1399. if (dr)
  1400. dr->enabled = 0;
  1401. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1402. "disabling already-disabled device");
  1403. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1404. return;
  1405. do_pci_disable_device(dev);
  1406. dev->is_busmaster = 0;
  1407. }
  1408. EXPORT_SYMBOL(pci_disable_device);
  1409. /**
  1410. * pcibios_set_pcie_reset_state - set reset state for device dev
  1411. * @dev: the PCIe device reset
  1412. * @state: Reset state to enter into
  1413. *
  1414. *
  1415. * Sets the PCIe reset state for the device. This is the default
  1416. * implementation. Architecture implementations can override this.
  1417. */
  1418. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1419. enum pcie_reset_state state)
  1420. {
  1421. return -EINVAL;
  1422. }
  1423. /**
  1424. * pci_set_pcie_reset_state - set reset state for device dev
  1425. * @dev: the PCIe device reset
  1426. * @state: Reset state to enter into
  1427. *
  1428. *
  1429. * Sets the PCI reset state for the device.
  1430. */
  1431. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1432. {
  1433. return pcibios_set_pcie_reset_state(dev, state);
  1434. }
  1435. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1436. /**
  1437. * pci_check_pme_status - Check if given device has generated PME.
  1438. * @dev: Device to check.
  1439. *
  1440. * Check the PME status of the device and if set, clear it and clear PME enable
  1441. * (if set). Return 'true' if PME status and PME enable were both set or
  1442. * 'false' otherwise.
  1443. */
  1444. bool pci_check_pme_status(struct pci_dev *dev)
  1445. {
  1446. int pmcsr_pos;
  1447. u16 pmcsr;
  1448. bool ret = false;
  1449. if (!dev->pm_cap)
  1450. return false;
  1451. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1452. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1453. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1454. return false;
  1455. /* Clear PME status. */
  1456. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1457. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1458. /* Disable PME to avoid interrupt flood. */
  1459. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1460. ret = true;
  1461. }
  1462. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1463. return ret;
  1464. }
  1465. /**
  1466. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1467. * @dev: Device to handle.
  1468. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1469. *
  1470. * Check if @dev has generated PME and queue a resume request for it in that
  1471. * case.
  1472. */
  1473. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1474. {
  1475. if (pme_poll_reset && dev->pme_poll)
  1476. dev->pme_poll = false;
  1477. if (pci_check_pme_status(dev)) {
  1478. pci_wakeup_event(dev);
  1479. pm_request_resume(&dev->dev);
  1480. }
  1481. return 0;
  1482. }
  1483. /**
  1484. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1485. * @bus: Top bus of the subtree to walk.
  1486. */
  1487. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1488. {
  1489. if (bus)
  1490. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1491. }
  1492. /**
  1493. * pci_pme_capable - check the capability of PCI device to generate PME#
  1494. * @dev: PCI device to handle.
  1495. * @state: PCI state from which device will issue PME#.
  1496. */
  1497. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1498. {
  1499. if (!dev->pm_cap)
  1500. return false;
  1501. return !!(dev->pme_support & (1 << state));
  1502. }
  1503. EXPORT_SYMBOL(pci_pme_capable);
  1504. static void pci_pme_list_scan(struct work_struct *work)
  1505. {
  1506. struct pci_pme_device *pme_dev, *n;
  1507. mutex_lock(&pci_pme_list_mutex);
  1508. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1509. if (pme_dev->dev->pme_poll) {
  1510. struct pci_dev *bridge;
  1511. bridge = pme_dev->dev->bus->self;
  1512. /*
  1513. * If bridge is in low power state, the
  1514. * configuration space of subordinate devices
  1515. * may be not accessible
  1516. */
  1517. if (bridge && bridge->current_state != PCI_D0)
  1518. continue;
  1519. pci_pme_wakeup(pme_dev->dev, NULL);
  1520. } else {
  1521. list_del(&pme_dev->list);
  1522. kfree(pme_dev);
  1523. }
  1524. }
  1525. if (!list_empty(&pci_pme_list))
  1526. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1527. msecs_to_jiffies(PME_TIMEOUT));
  1528. mutex_unlock(&pci_pme_list_mutex);
  1529. }
  1530. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1531. {
  1532. u16 pmcsr;
  1533. if (!dev->pme_support)
  1534. return;
  1535. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1536. /* Clear PME_Status by writing 1 to it and enable PME# */
  1537. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1538. if (!enable)
  1539. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1540. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1541. }
  1542. /**
  1543. * pci_pme_restore - Restore PME configuration after config space restore.
  1544. * @dev: PCI device to update.
  1545. */
  1546. void pci_pme_restore(struct pci_dev *dev)
  1547. {
  1548. u16 pmcsr;
  1549. if (!dev->pme_support)
  1550. return;
  1551. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1552. if (dev->wakeup_prepared) {
  1553. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1554. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1555. } else {
  1556. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1557. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1558. }
  1559. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1560. }
  1561. /**
  1562. * pci_pme_active - enable or disable PCI device's PME# function
  1563. * @dev: PCI device to handle.
  1564. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1565. *
  1566. * The caller must verify that the device is capable of generating PME# before
  1567. * calling this function with @enable equal to 'true'.
  1568. */
  1569. void pci_pme_active(struct pci_dev *dev, bool enable)
  1570. {
  1571. __pci_pme_active(dev, enable);
  1572. /*
  1573. * PCI (as opposed to PCIe) PME requires that the device have
  1574. * its PME# line hooked up correctly. Not all hardware vendors
  1575. * do this, so the PME never gets delivered and the device
  1576. * remains asleep. The easiest way around this is to
  1577. * periodically walk the list of suspended devices and check
  1578. * whether any have their PME flag set. The assumption is that
  1579. * we'll wake up often enough anyway that this won't be a huge
  1580. * hit, and the power savings from the devices will still be a
  1581. * win.
  1582. *
  1583. * Although PCIe uses in-band PME message instead of PME# line
  1584. * to report PME, PME does not work for some PCIe devices in
  1585. * reality. For example, there are devices that set their PME
  1586. * status bits, but don't really bother to send a PME message;
  1587. * there are PCI Express Root Ports that don't bother to
  1588. * trigger interrupts when they receive PME messages from the
  1589. * devices below. So PME poll is used for PCIe devices too.
  1590. */
  1591. if (dev->pme_poll) {
  1592. struct pci_pme_device *pme_dev;
  1593. if (enable) {
  1594. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1595. GFP_KERNEL);
  1596. if (!pme_dev) {
  1597. pci_warn(dev, "can't enable PME#\n");
  1598. return;
  1599. }
  1600. pme_dev->dev = dev;
  1601. mutex_lock(&pci_pme_list_mutex);
  1602. list_add(&pme_dev->list, &pci_pme_list);
  1603. if (list_is_singular(&pci_pme_list))
  1604. queue_delayed_work(system_freezable_wq,
  1605. &pci_pme_work,
  1606. msecs_to_jiffies(PME_TIMEOUT));
  1607. mutex_unlock(&pci_pme_list_mutex);
  1608. } else {
  1609. mutex_lock(&pci_pme_list_mutex);
  1610. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1611. if (pme_dev->dev == dev) {
  1612. list_del(&pme_dev->list);
  1613. kfree(pme_dev);
  1614. break;
  1615. }
  1616. }
  1617. mutex_unlock(&pci_pme_list_mutex);
  1618. }
  1619. }
  1620. pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1621. }
  1622. EXPORT_SYMBOL(pci_pme_active);
  1623. /**
  1624. * pci_enable_wake - enable PCI device as wakeup event source
  1625. * @dev: PCI device affected
  1626. * @state: PCI state from which device will issue wakeup events
  1627. * @enable: True to enable event generation; false to disable
  1628. *
  1629. * This enables the device as a wakeup event source, or disables it.
  1630. * When such events involves platform-specific hooks, those hooks are
  1631. * called automatically by this routine.
  1632. *
  1633. * Devices with legacy power management (no standard PCI PM capabilities)
  1634. * always require such platform hooks.
  1635. *
  1636. * RETURN VALUE:
  1637. * 0 is returned on success
  1638. * -EINVAL is returned if device is not supposed to wake up the system
  1639. * Error code depending on the platform is returned if both the platform and
  1640. * the native mechanism fail to enable the generation of wake-up events
  1641. */
  1642. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1643. {
  1644. int ret = 0;
  1645. /*
  1646. * Bridges can only signal wakeup on behalf of subordinate devices,
  1647. * but that is set up elsewhere, so skip them.
  1648. */
  1649. if (pci_has_subordinate(dev))
  1650. return 0;
  1651. /* Don't do the same thing twice in a row for one device. */
  1652. if (!!enable == !!dev->wakeup_prepared)
  1653. return 0;
  1654. /*
  1655. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1656. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1657. * enable. To disable wake-up we call the platform first, for symmetry.
  1658. */
  1659. if (enable) {
  1660. int error;
  1661. if (pci_pme_capable(dev, state))
  1662. pci_pme_active(dev, true);
  1663. else
  1664. ret = 1;
  1665. error = platform_pci_set_wakeup(dev, true);
  1666. if (ret)
  1667. ret = error;
  1668. if (!ret)
  1669. dev->wakeup_prepared = true;
  1670. } else {
  1671. platform_pci_set_wakeup(dev, false);
  1672. pci_pme_active(dev, false);
  1673. dev->wakeup_prepared = false;
  1674. }
  1675. return ret;
  1676. }
  1677. EXPORT_SYMBOL(pci_enable_wake);
  1678. /**
  1679. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1680. * @dev: PCI device to prepare
  1681. * @enable: True to enable wake-up event generation; false to disable
  1682. *
  1683. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1684. * and this function allows them to set that up cleanly - pci_enable_wake()
  1685. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1686. * ordering constraints.
  1687. *
  1688. * This function only returns error code if the device is not capable of
  1689. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1690. * enable wake-up power for it.
  1691. */
  1692. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1693. {
  1694. return pci_pme_capable(dev, PCI_D3cold) ?
  1695. pci_enable_wake(dev, PCI_D3cold, enable) :
  1696. pci_enable_wake(dev, PCI_D3hot, enable);
  1697. }
  1698. EXPORT_SYMBOL(pci_wake_from_d3);
  1699. /**
  1700. * pci_target_state - find an appropriate low power state for a given PCI dev
  1701. * @dev: PCI device
  1702. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1703. *
  1704. * Use underlying platform code to find a supported low power state for @dev.
  1705. * If the platform can't manage @dev, return the deepest state from which it
  1706. * can generate wake events, based on any available PME info.
  1707. */
  1708. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1709. {
  1710. pci_power_t target_state = PCI_D3hot;
  1711. if (platform_pci_power_manageable(dev)) {
  1712. /*
  1713. * Call the platform to choose the target state of the device
  1714. * and enable wake-up from this state if supported.
  1715. */
  1716. pci_power_t state = platform_pci_choose_state(dev);
  1717. switch (state) {
  1718. case PCI_POWER_ERROR:
  1719. case PCI_UNKNOWN:
  1720. break;
  1721. case PCI_D1:
  1722. case PCI_D2:
  1723. if (pci_no_d1d2(dev))
  1724. break;
  1725. default:
  1726. target_state = state;
  1727. }
  1728. return target_state;
  1729. }
  1730. if (!dev->pm_cap)
  1731. target_state = PCI_D0;
  1732. /*
  1733. * If the device is in D3cold even though it's not power-manageable by
  1734. * the platform, it may have been powered down by non-standard means.
  1735. * Best to let it slumber.
  1736. */
  1737. if (dev->current_state == PCI_D3cold)
  1738. target_state = PCI_D3cold;
  1739. if (wakeup) {
  1740. /*
  1741. * Find the deepest state from which the device can generate
  1742. * wake-up events, make it the target state and enable device
  1743. * to generate PME#.
  1744. */
  1745. if (dev->pme_support) {
  1746. while (target_state
  1747. && !(dev->pme_support & (1 << target_state)))
  1748. target_state--;
  1749. }
  1750. }
  1751. return target_state;
  1752. }
  1753. /**
  1754. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1755. * @dev: Device to handle.
  1756. *
  1757. * Choose the power state appropriate for the device depending on whether
  1758. * it can wake up the system and/or is power manageable by the platform
  1759. * (PCI_D3hot is the default) and put the device into that state.
  1760. */
  1761. int pci_prepare_to_sleep(struct pci_dev *dev)
  1762. {
  1763. bool wakeup = device_may_wakeup(&dev->dev);
  1764. pci_power_t target_state = pci_target_state(dev, wakeup);
  1765. int error;
  1766. if (target_state == PCI_POWER_ERROR)
  1767. return -EIO;
  1768. pci_enable_wake(dev, target_state, wakeup);
  1769. error = pci_set_power_state(dev, target_state);
  1770. if (error)
  1771. pci_enable_wake(dev, target_state, false);
  1772. return error;
  1773. }
  1774. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1775. /**
  1776. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1777. * @dev: Device to handle.
  1778. *
  1779. * Disable device's system wake-up capability and put it into D0.
  1780. */
  1781. int pci_back_from_sleep(struct pci_dev *dev)
  1782. {
  1783. pci_enable_wake(dev, PCI_D0, false);
  1784. return pci_set_power_state(dev, PCI_D0);
  1785. }
  1786. EXPORT_SYMBOL(pci_back_from_sleep);
  1787. /**
  1788. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1789. * @dev: PCI device being suspended.
  1790. *
  1791. * Prepare @dev to generate wake-up events at run time and put it into a low
  1792. * power state.
  1793. */
  1794. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1795. {
  1796. pci_power_t target_state;
  1797. int error;
  1798. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1799. if (target_state == PCI_POWER_ERROR)
  1800. return -EIO;
  1801. dev->runtime_d3cold = target_state == PCI_D3cold;
  1802. pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1803. error = pci_set_power_state(dev, target_state);
  1804. if (error) {
  1805. pci_enable_wake(dev, target_state, false);
  1806. dev->runtime_d3cold = false;
  1807. }
  1808. return error;
  1809. }
  1810. /**
  1811. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1812. * @dev: Device to check.
  1813. *
  1814. * Return true if the device itself is capable of generating wake-up events
  1815. * (through the platform or using the native PCIe PME) or if the device supports
  1816. * PME and one of its upstream bridges can generate wake-up events.
  1817. */
  1818. bool pci_dev_run_wake(struct pci_dev *dev)
  1819. {
  1820. struct pci_bus *bus = dev->bus;
  1821. if (device_can_wakeup(&dev->dev))
  1822. return true;
  1823. if (!dev->pme_support)
  1824. return false;
  1825. /* PME-capable in principle, but not from the target power state */
  1826. if (!pci_pme_capable(dev, pci_target_state(dev, false)))
  1827. return false;
  1828. while (bus->parent) {
  1829. struct pci_dev *bridge = bus->self;
  1830. if (device_can_wakeup(&bridge->dev))
  1831. return true;
  1832. bus = bus->parent;
  1833. }
  1834. /* We have reached the root bus. */
  1835. if (bus->bridge)
  1836. return device_can_wakeup(bus->bridge);
  1837. return false;
  1838. }
  1839. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1840. /**
  1841. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1842. * @pci_dev: Device to check.
  1843. *
  1844. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1845. * reconfigured due to wakeup settings difference between system and runtime
  1846. * suspend and the current power state of it is suitable for the upcoming
  1847. * (system) transition.
  1848. *
  1849. * If the device is not configured for system wakeup, disable PME for it before
  1850. * returning 'true' to prevent it from waking up the system unnecessarily.
  1851. */
  1852. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1853. {
  1854. struct device *dev = &pci_dev->dev;
  1855. bool wakeup = device_may_wakeup(dev);
  1856. if (!pm_runtime_suspended(dev)
  1857. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1858. || platform_pci_need_resume(pci_dev))
  1859. return false;
  1860. /*
  1861. * At this point the device is good to go unless it's been configured
  1862. * to generate PME at the runtime suspend time, but it is not supposed
  1863. * to wake up the system. In that case, simply disable PME for it
  1864. * (it will have to be re-enabled on exit from system resume).
  1865. *
  1866. * If the device's power state is D3cold and the platform check above
  1867. * hasn't triggered, the device's configuration is suitable and we don't
  1868. * need to manipulate it at all.
  1869. */
  1870. spin_lock_irq(&dev->power.lock);
  1871. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1872. !wakeup)
  1873. __pci_pme_active(pci_dev, false);
  1874. spin_unlock_irq(&dev->power.lock);
  1875. return true;
  1876. }
  1877. /**
  1878. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1879. * @pci_dev: Device to handle.
  1880. *
  1881. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1882. * it might have been disabled during the prepare phase of system suspend if
  1883. * the device was not configured for system wakeup.
  1884. */
  1885. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1886. {
  1887. struct device *dev = &pci_dev->dev;
  1888. if (!pci_dev_run_wake(pci_dev))
  1889. return;
  1890. spin_lock_irq(&dev->power.lock);
  1891. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1892. __pci_pme_active(pci_dev, true);
  1893. spin_unlock_irq(&dev->power.lock);
  1894. }
  1895. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1896. {
  1897. struct device *dev = &pdev->dev;
  1898. struct device *parent = dev->parent;
  1899. if (parent)
  1900. pm_runtime_get_sync(parent);
  1901. pm_runtime_get_noresume(dev);
  1902. /*
  1903. * pdev->current_state is set to PCI_D3cold during suspending,
  1904. * so wait until suspending completes
  1905. */
  1906. pm_runtime_barrier(dev);
  1907. /*
  1908. * Only need to resume devices in D3cold, because config
  1909. * registers are still accessible for devices suspended but
  1910. * not in D3cold.
  1911. */
  1912. if (pdev->current_state == PCI_D3cold)
  1913. pm_runtime_resume(dev);
  1914. }
  1915. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1916. {
  1917. struct device *dev = &pdev->dev;
  1918. struct device *parent = dev->parent;
  1919. pm_runtime_put(dev);
  1920. if (parent)
  1921. pm_runtime_put_sync(parent);
  1922. }
  1923. /**
  1924. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1925. * @bridge: Bridge to check
  1926. *
  1927. * This function checks if it is possible to move the bridge to D3.
  1928. * Currently we only allow D3 for recent enough PCIe ports.
  1929. */
  1930. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1931. {
  1932. unsigned int year;
  1933. if (!pci_is_pcie(bridge))
  1934. return false;
  1935. switch (pci_pcie_type(bridge)) {
  1936. case PCI_EXP_TYPE_ROOT_PORT:
  1937. case PCI_EXP_TYPE_UPSTREAM:
  1938. case PCI_EXP_TYPE_DOWNSTREAM:
  1939. if (pci_bridge_d3_disable)
  1940. return false;
  1941. /*
  1942. * Hotplug interrupts cannot be delivered if the link is down,
  1943. * so parents of a hotplug port must stay awake. In addition,
  1944. * hotplug ports handled by firmware in System Management Mode
  1945. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1946. * For simplicity, disallow in general for now.
  1947. */
  1948. if (bridge->is_hotplug_bridge)
  1949. return false;
  1950. if (pci_bridge_d3_force)
  1951. return true;
  1952. /*
  1953. * It should be safe to put PCIe ports from 2015 or newer
  1954. * to D3.
  1955. */
  1956. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1957. year >= 2015) {
  1958. return true;
  1959. }
  1960. break;
  1961. }
  1962. return false;
  1963. }
  1964. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1965. {
  1966. bool *d3cold_ok = data;
  1967. if (/* The device needs to be allowed to go D3cold ... */
  1968. dev->no_d3cold || !dev->d3cold_allowed ||
  1969. /* ... and if it is wakeup capable to do so from D3cold. */
  1970. (device_may_wakeup(&dev->dev) &&
  1971. !pci_pme_capable(dev, PCI_D3cold)) ||
  1972. /* If it is a bridge it must be allowed to go to D3. */
  1973. !pci_power_manageable(dev))
  1974. *d3cold_ok = false;
  1975. return !*d3cold_ok;
  1976. }
  1977. /*
  1978. * pci_bridge_d3_update - Update bridge D3 capabilities
  1979. * @dev: PCI device which is changed
  1980. *
  1981. * Update upstream bridge PM capabilities accordingly depending on if the
  1982. * device PM configuration was changed or the device is being removed. The
  1983. * change is also propagated upstream.
  1984. */
  1985. void pci_bridge_d3_update(struct pci_dev *dev)
  1986. {
  1987. bool remove = !device_is_registered(&dev->dev);
  1988. struct pci_dev *bridge;
  1989. bool d3cold_ok = true;
  1990. bridge = pci_upstream_bridge(dev);
  1991. if (!bridge || !pci_bridge_d3_possible(bridge))
  1992. return;
  1993. /*
  1994. * If D3 is currently allowed for the bridge, removing one of its
  1995. * children won't change that.
  1996. */
  1997. if (remove && bridge->bridge_d3)
  1998. return;
  1999. /*
  2000. * If D3 is currently allowed for the bridge and a child is added or
  2001. * changed, disallowance of D3 can only be caused by that child, so
  2002. * we only need to check that single device, not any of its siblings.
  2003. *
  2004. * If D3 is currently not allowed for the bridge, checking the device
  2005. * first may allow us to skip checking its siblings.
  2006. */
  2007. if (!remove)
  2008. pci_dev_check_d3cold(dev, &d3cold_ok);
  2009. /*
  2010. * If D3 is currently not allowed for the bridge, this may be caused
  2011. * either by the device being changed/removed or any of its siblings,
  2012. * so we need to go through all children to find out if one of them
  2013. * continues to block D3.
  2014. */
  2015. if (d3cold_ok && !bridge->bridge_d3)
  2016. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2017. &d3cold_ok);
  2018. if (bridge->bridge_d3 != d3cold_ok) {
  2019. bridge->bridge_d3 = d3cold_ok;
  2020. /* Propagate change to upstream bridges */
  2021. pci_bridge_d3_update(bridge);
  2022. }
  2023. }
  2024. /**
  2025. * pci_d3cold_enable - Enable D3cold for device
  2026. * @dev: PCI device to handle
  2027. *
  2028. * This function can be used in drivers to enable D3cold from the device
  2029. * they handle. It also updates upstream PCI bridge PM capabilities
  2030. * accordingly.
  2031. */
  2032. void pci_d3cold_enable(struct pci_dev *dev)
  2033. {
  2034. if (dev->no_d3cold) {
  2035. dev->no_d3cold = false;
  2036. pci_bridge_d3_update(dev);
  2037. }
  2038. }
  2039. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2040. /**
  2041. * pci_d3cold_disable - Disable D3cold for device
  2042. * @dev: PCI device to handle
  2043. *
  2044. * This function can be used in drivers to disable D3cold from the device
  2045. * they handle. It also updates upstream PCI bridge PM capabilities
  2046. * accordingly.
  2047. */
  2048. void pci_d3cold_disable(struct pci_dev *dev)
  2049. {
  2050. if (!dev->no_d3cold) {
  2051. dev->no_d3cold = true;
  2052. pci_bridge_d3_update(dev);
  2053. }
  2054. }
  2055. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2056. /**
  2057. * pci_pm_init - Initialize PM functions of given PCI device
  2058. * @dev: PCI device to handle.
  2059. */
  2060. void pci_pm_init(struct pci_dev *dev)
  2061. {
  2062. int pm;
  2063. u16 pmc;
  2064. pm_runtime_forbid(&dev->dev);
  2065. pm_runtime_set_active(&dev->dev);
  2066. pm_runtime_enable(&dev->dev);
  2067. device_enable_async_suspend(&dev->dev);
  2068. dev->wakeup_prepared = false;
  2069. dev->pm_cap = 0;
  2070. dev->pme_support = 0;
  2071. /* find PCI PM capability in list */
  2072. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2073. if (!pm)
  2074. return;
  2075. /* Check device's ability to generate PME# */
  2076. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2077. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2078. pci_err(dev, "unsupported PM cap regs version (%u)\n",
  2079. pmc & PCI_PM_CAP_VER_MASK);
  2080. return;
  2081. }
  2082. dev->pm_cap = pm;
  2083. dev->d3_delay = PCI_PM_D3_WAIT;
  2084. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2085. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2086. dev->d3cold_allowed = true;
  2087. dev->d1_support = false;
  2088. dev->d2_support = false;
  2089. if (!pci_no_d1d2(dev)) {
  2090. if (pmc & PCI_PM_CAP_D1)
  2091. dev->d1_support = true;
  2092. if (pmc & PCI_PM_CAP_D2)
  2093. dev->d2_support = true;
  2094. if (dev->d1_support || dev->d2_support)
  2095. pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
  2096. dev->d1_support ? " D1" : "",
  2097. dev->d2_support ? " D2" : "");
  2098. }
  2099. pmc &= PCI_PM_CAP_PME_MASK;
  2100. if (pmc) {
  2101. pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
  2102. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2103. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2104. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2105. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2106. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2107. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2108. dev->pme_poll = true;
  2109. /*
  2110. * Make device's PM flags reflect the wake-up capability, but
  2111. * let the user space enable it to wake up the system as needed.
  2112. */
  2113. device_set_wakeup_capable(&dev->dev, true);
  2114. /* Disable the PME# generation functionality */
  2115. pci_pme_active(dev, false);
  2116. }
  2117. }
  2118. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2119. {
  2120. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2121. switch (prop) {
  2122. case PCI_EA_P_MEM:
  2123. case PCI_EA_P_VF_MEM:
  2124. flags |= IORESOURCE_MEM;
  2125. break;
  2126. case PCI_EA_P_MEM_PREFETCH:
  2127. case PCI_EA_P_VF_MEM_PREFETCH:
  2128. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2129. break;
  2130. case PCI_EA_P_IO:
  2131. flags |= IORESOURCE_IO;
  2132. break;
  2133. default:
  2134. return 0;
  2135. }
  2136. return flags;
  2137. }
  2138. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2139. u8 prop)
  2140. {
  2141. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2142. return &dev->resource[bei];
  2143. #ifdef CONFIG_PCI_IOV
  2144. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2145. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2146. return &dev->resource[PCI_IOV_RESOURCES +
  2147. bei - PCI_EA_BEI_VF_BAR0];
  2148. #endif
  2149. else if (bei == PCI_EA_BEI_ROM)
  2150. return &dev->resource[PCI_ROM_RESOURCE];
  2151. else
  2152. return NULL;
  2153. }
  2154. /* Read an Enhanced Allocation (EA) entry */
  2155. static int pci_ea_read(struct pci_dev *dev, int offset)
  2156. {
  2157. struct resource *res;
  2158. int ent_size, ent_offset = offset;
  2159. resource_size_t start, end;
  2160. unsigned long flags;
  2161. u32 dw0, bei, base, max_offset;
  2162. u8 prop;
  2163. bool support_64 = (sizeof(resource_size_t) >= 8);
  2164. pci_read_config_dword(dev, ent_offset, &dw0);
  2165. ent_offset += 4;
  2166. /* Entry size field indicates DWORDs after 1st */
  2167. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2168. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2169. goto out;
  2170. bei = (dw0 & PCI_EA_BEI) >> 4;
  2171. prop = (dw0 & PCI_EA_PP) >> 8;
  2172. /*
  2173. * If the Property is in the reserved range, try the Secondary
  2174. * Property instead.
  2175. */
  2176. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2177. prop = (dw0 & PCI_EA_SP) >> 16;
  2178. if (prop > PCI_EA_P_BRIDGE_IO)
  2179. goto out;
  2180. res = pci_ea_get_resource(dev, bei, prop);
  2181. if (!res) {
  2182. pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
  2183. goto out;
  2184. }
  2185. flags = pci_ea_flags(dev, prop);
  2186. if (!flags) {
  2187. pci_err(dev, "Unsupported EA properties: %#x\n", prop);
  2188. goto out;
  2189. }
  2190. /* Read Base */
  2191. pci_read_config_dword(dev, ent_offset, &base);
  2192. start = (base & PCI_EA_FIELD_MASK);
  2193. ent_offset += 4;
  2194. /* Read MaxOffset */
  2195. pci_read_config_dword(dev, ent_offset, &max_offset);
  2196. ent_offset += 4;
  2197. /* Read Base MSBs (if 64-bit entry) */
  2198. if (base & PCI_EA_IS_64) {
  2199. u32 base_upper;
  2200. pci_read_config_dword(dev, ent_offset, &base_upper);
  2201. ent_offset += 4;
  2202. flags |= IORESOURCE_MEM_64;
  2203. /* entry starts above 32-bit boundary, can't use */
  2204. if (!support_64 && base_upper)
  2205. goto out;
  2206. if (support_64)
  2207. start |= ((u64)base_upper << 32);
  2208. }
  2209. end = start + (max_offset | 0x03);
  2210. /* Read MaxOffset MSBs (if 64-bit entry) */
  2211. if (max_offset & PCI_EA_IS_64) {
  2212. u32 max_offset_upper;
  2213. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2214. ent_offset += 4;
  2215. flags |= IORESOURCE_MEM_64;
  2216. /* entry too big, can't use */
  2217. if (!support_64 && max_offset_upper)
  2218. goto out;
  2219. if (support_64)
  2220. end += ((u64)max_offset_upper << 32);
  2221. }
  2222. if (end < start) {
  2223. pci_err(dev, "EA Entry crosses address boundary\n");
  2224. goto out;
  2225. }
  2226. if (ent_size != ent_offset - offset) {
  2227. pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
  2228. ent_size, ent_offset - offset);
  2229. goto out;
  2230. }
  2231. res->name = pci_name(dev);
  2232. res->start = start;
  2233. res->end = end;
  2234. res->flags = flags;
  2235. if (bei <= PCI_EA_BEI_BAR5)
  2236. pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2237. bei, res, prop);
  2238. else if (bei == PCI_EA_BEI_ROM)
  2239. pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2240. res, prop);
  2241. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2242. pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2243. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2244. else
  2245. pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2246. bei, res, prop);
  2247. out:
  2248. return offset + ent_size;
  2249. }
  2250. /* Enhanced Allocation Initialization */
  2251. void pci_ea_init(struct pci_dev *dev)
  2252. {
  2253. int ea;
  2254. u8 num_ent;
  2255. int offset;
  2256. int i;
  2257. /* find PCI EA capability in list */
  2258. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2259. if (!ea)
  2260. return;
  2261. /* determine the number of entries */
  2262. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2263. &num_ent);
  2264. num_ent &= PCI_EA_NUM_ENT_MASK;
  2265. offset = ea + PCI_EA_FIRST_ENT;
  2266. /* Skip DWORD 2 for type 1 functions */
  2267. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2268. offset += 4;
  2269. /* parse each EA entry */
  2270. for (i = 0; i < num_ent; ++i)
  2271. offset = pci_ea_read(dev, offset);
  2272. }
  2273. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2274. struct pci_cap_saved_state *new_cap)
  2275. {
  2276. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2277. }
  2278. /**
  2279. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2280. * capability registers
  2281. * @dev: the PCI device
  2282. * @cap: the capability to allocate the buffer for
  2283. * @extended: Standard or Extended capability ID
  2284. * @size: requested size of the buffer
  2285. */
  2286. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2287. bool extended, unsigned int size)
  2288. {
  2289. int pos;
  2290. struct pci_cap_saved_state *save_state;
  2291. if (extended)
  2292. pos = pci_find_ext_capability(dev, cap);
  2293. else
  2294. pos = pci_find_capability(dev, cap);
  2295. if (!pos)
  2296. return 0;
  2297. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2298. if (!save_state)
  2299. return -ENOMEM;
  2300. save_state->cap.cap_nr = cap;
  2301. save_state->cap.cap_extended = extended;
  2302. save_state->cap.size = size;
  2303. pci_add_saved_cap(dev, save_state);
  2304. return 0;
  2305. }
  2306. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2307. {
  2308. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2309. }
  2310. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2311. {
  2312. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2313. }
  2314. /**
  2315. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2316. * @dev: the PCI device
  2317. */
  2318. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2319. {
  2320. int error;
  2321. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2322. PCI_EXP_SAVE_REGS * sizeof(u16));
  2323. if (error)
  2324. pci_err(dev, "unable to preallocate PCI Express save buffer\n");
  2325. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2326. if (error)
  2327. pci_err(dev, "unable to preallocate PCI-X save buffer\n");
  2328. pci_allocate_vc_save_buffers(dev);
  2329. }
  2330. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2331. {
  2332. struct pci_cap_saved_state *tmp;
  2333. struct hlist_node *n;
  2334. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2335. kfree(tmp);
  2336. }
  2337. /**
  2338. * pci_configure_ari - enable or disable ARI forwarding
  2339. * @dev: the PCI device
  2340. *
  2341. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2342. * bridge. Otherwise, disable ARI in the bridge.
  2343. */
  2344. void pci_configure_ari(struct pci_dev *dev)
  2345. {
  2346. u32 cap;
  2347. struct pci_dev *bridge;
  2348. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2349. return;
  2350. bridge = dev->bus->self;
  2351. if (!bridge)
  2352. return;
  2353. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2354. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2355. return;
  2356. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2357. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2358. PCI_EXP_DEVCTL2_ARI);
  2359. bridge->ari_enabled = 1;
  2360. } else {
  2361. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2362. PCI_EXP_DEVCTL2_ARI);
  2363. bridge->ari_enabled = 0;
  2364. }
  2365. }
  2366. static int pci_acs_enable;
  2367. /**
  2368. * pci_request_acs - ask for ACS to be enabled if supported
  2369. */
  2370. void pci_request_acs(void)
  2371. {
  2372. pci_acs_enable = 1;
  2373. }
  2374. /**
  2375. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2376. * @dev: the PCI device
  2377. */
  2378. static void pci_std_enable_acs(struct pci_dev *dev)
  2379. {
  2380. int pos;
  2381. u16 cap;
  2382. u16 ctrl;
  2383. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2384. if (!pos)
  2385. return;
  2386. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2387. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2388. /* Source Validation */
  2389. ctrl |= (cap & PCI_ACS_SV);
  2390. /* P2P Request Redirect */
  2391. ctrl |= (cap & PCI_ACS_RR);
  2392. /* P2P Completion Redirect */
  2393. ctrl |= (cap & PCI_ACS_CR);
  2394. /* Upstream Forwarding */
  2395. ctrl |= (cap & PCI_ACS_UF);
  2396. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2397. }
  2398. /**
  2399. * pci_enable_acs - enable ACS if hardware support it
  2400. * @dev: the PCI device
  2401. */
  2402. void pci_enable_acs(struct pci_dev *dev)
  2403. {
  2404. if (!pci_acs_enable)
  2405. return;
  2406. if (!pci_dev_specific_enable_acs(dev))
  2407. return;
  2408. pci_std_enable_acs(dev);
  2409. }
  2410. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2411. {
  2412. int pos;
  2413. u16 cap, ctrl;
  2414. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2415. if (!pos)
  2416. return false;
  2417. /*
  2418. * Except for egress control, capabilities are either required
  2419. * or only required if controllable. Features missing from the
  2420. * capability field can therefore be assumed as hard-wired enabled.
  2421. */
  2422. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2423. acs_flags &= (cap | PCI_ACS_EC);
  2424. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2425. return (ctrl & acs_flags) == acs_flags;
  2426. }
  2427. /**
  2428. * pci_acs_enabled - test ACS against required flags for a given device
  2429. * @pdev: device to test
  2430. * @acs_flags: required PCI ACS flags
  2431. *
  2432. * Return true if the device supports the provided flags. Automatically
  2433. * filters out flags that are not implemented on multifunction devices.
  2434. *
  2435. * Note that this interface checks the effective ACS capabilities of the
  2436. * device rather than the actual capabilities. For instance, most single
  2437. * function endpoints are not required to support ACS because they have no
  2438. * opportunity for peer-to-peer access. We therefore return 'true'
  2439. * regardless of whether the device exposes an ACS capability. This makes
  2440. * it much easier for callers of this function to ignore the actual type
  2441. * or topology of the device when testing ACS support.
  2442. */
  2443. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2444. {
  2445. int ret;
  2446. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2447. if (ret >= 0)
  2448. return ret > 0;
  2449. /*
  2450. * Conventional PCI and PCI-X devices never support ACS, either
  2451. * effectively or actually. The shared bus topology implies that
  2452. * any device on the bus can receive or snoop DMA.
  2453. */
  2454. if (!pci_is_pcie(pdev))
  2455. return false;
  2456. switch (pci_pcie_type(pdev)) {
  2457. /*
  2458. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2459. * but since their primary interface is PCI/X, we conservatively
  2460. * handle them as we would a non-PCIe device.
  2461. */
  2462. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2463. /*
  2464. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2465. * applicable... must never implement an ACS Extended Capability...".
  2466. * This seems arbitrary, but we take a conservative interpretation
  2467. * of this statement.
  2468. */
  2469. case PCI_EXP_TYPE_PCI_BRIDGE:
  2470. case PCI_EXP_TYPE_RC_EC:
  2471. return false;
  2472. /*
  2473. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2474. * implement ACS in order to indicate their peer-to-peer capabilities,
  2475. * regardless of whether they are single- or multi-function devices.
  2476. */
  2477. case PCI_EXP_TYPE_DOWNSTREAM:
  2478. case PCI_EXP_TYPE_ROOT_PORT:
  2479. return pci_acs_flags_enabled(pdev, acs_flags);
  2480. /*
  2481. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2482. * implemented by the remaining PCIe types to indicate peer-to-peer
  2483. * capabilities, but only when they are part of a multifunction
  2484. * device. The footnote for section 6.12 indicates the specific
  2485. * PCIe types included here.
  2486. */
  2487. case PCI_EXP_TYPE_ENDPOINT:
  2488. case PCI_EXP_TYPE_UPSTREAM:
  2489. case PCI_EXP_TYPE_LEG_END:
  2490. case PCI_EXP_TYPE_RC_END:
  2491. if (!pdev->multifunction)
  2492. break;
  2493. return pci_acs_flags_enabled(pdev, acs_flags);
  2494. }
  2495. /*
  2496. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2497. * to single function devices with the exception of downstream ports.
  2498. */
  2499. return true;
  2500. }
  2501. /**
  2502. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2503. * @start: starting downstream device
  2504. * @end: ending upstream device or NULL to search to the root bus
  2505. * @acs_flags: required flags
  2506. *
  2507. * Walk up a device tree from start to end testing PCI ACS support. If
  2508. * any step along the way does not support the required flags, return false.
  2509. */
  2510. bool pci_acs_path_enabled(struct pci_dev *start,
  2511. struct pci_dev *end, u16 acs_flags)
  2512. {
  2513. struct pci_dev *pdev, *parent = start;
  2514. do {
  2515. pdev = parent;
  2516. if (!pci_acs_enabled(pdev, acs_flags))
  2517. return false;
  2518. if (pci_is_root_bus(pdev->bus))
  2519. return (end == NULL);
  2520. parent = pdev->bus->self;
  2521. } while (pdev != end);
  2522. return true;
  2523. }
  2524. /**
  2525. * pci_rebar_find_pos - find position of resize ctrl reg for BAR
  2526. * @pdev: PCI device
  2527. * @bar: BAR to find
  2528. *
  2529. * Helper to find the position of the ctrl register for a BAR.
  2530. * Returns -ENOTSUPP if resizable BARs are not supported at all.
  2531. * Returns -ENOENT if no ctrl register for the BAR could be found.
  2532. */
  2533. static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
  2534. {
  2535. unsigned int pos, nbars, i;
  2536. u32 ctrl;
  2537. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
  2538. if (!pos)
  2539. return -ENOTSUPP;
  2540. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2541. nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
  2542. PCI_REBAR_CTRL_NBAR_SHIFT;
  2543. for (i = 0; i < nbars; i++, pos += 8) {
  2544. int bar_idx;
  2545. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2546. bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
  2547. if (bar_idx == bar)
  2548. return pos;
  2549. }
  2550. return -ENOENT;
  2551. }
  2552. /**
  2553. * pci_rebar_get_possible_sizes - get possible sizes for BAR
  2554. * @pdev: PCI device
  2555. * @bar: BAR to query
  2556. *
  2557. * Get the possible sizes of a resizable BAR as bitmask defined in the spec
  2558. * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
  2559. */
  2560. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
  2561. {
  2562. int pos;
  2563. u32 cap;
  2564. pos = pci_rebar_find_pos(pdev, bar);
  2565. if (pos < 0)
  2566. return 0;
  2567. pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
  2568. return (cap & PCI_REBAR_CAP_SIZES) >> 4;
  2569. }
  2570. /**
  2571. * pci_rebar_get_current_size - get the current size of a BAR
  2572. * @pdev: PCI device
  2573. * @bar: BAR to set size to
  2574. *
  2575. * Read the size of a BAR from the resizable BAR config.
  2576. * Returns size if found or negative error code.
  2577. */
  2578. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
  2579. {
  2580. int pos;
  2581. u32 ctrl;
  2582. pos = pci_rebar_find_pos(pdev, bar);
  2583. if (pos < 0)
  2584. return pos;
  2585. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2586. return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
  2587. }
  2588. /**
  2589. * pci_rebar_set_size - set a new size for a BAR
  2590. * @pdev: PCI device
  2591. * @bar: BAR to set size to
  2592. * @size: new size as defined in the spec (0=1MB, 19=512GB)
  2593. *
  2594. * Set the new size of a BAR as defined in the spec.
  2595. * Returns zero if resizing was successful, error code otherwise.
  2596. */
  2597. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
  2598. {
  2599. int pos;
  2600. u32 ctrl;
  2601. pos = pci_rebar_find_pos(pdev, bar);
  2602. if (pos < 0)
  2603. return pos;
  2604. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2605. ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
  2606. ctrl |= size << 8;
  2607. pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
  2608. return 0;
  2609. }
  2610. /**
  2611. * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
  2612. * @dev: the PCI device
  2613. * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
  2614. * PCI_EXP_DEVCAP2_ATOMIC_COMP32
  2615. * PCI_EXP_DEVCAP2_ATOMIC_COMP64
  2616. * PCI_EXP_DEVCAP2_ATOMIC_COMP128
  2617. *
  2618. * Return 0 if all upstream bridges support AtomicOp routing, egress
  2619. * blocking is disabled on all upstream ports, and the root port supports
  2620. * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
  2621. * AtomicOp completion), or negative otherwise.
  2622. */
  2623. int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
  2624. {
  2625. struct pci_bus *bus = dev->bus;
  2626. struct pci_dev *bridge;
  2627. u32 cap, ctl2;
  2628. if (!pci_is_pcie(dev))
  2629. return -EINVAL;
  2630. /*
  2631. * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
  2632. * AtomicOp requesters. For now, we only support endpoints as
  2633. * requesters and root ports as completers. No endpoints as
  2634. * completers, and no peer-to-peer.
  2635. */
  2636. switch (pci_pcie_type(dev)) {
  2637. case PCI_EXP_TYPE_ENDPOINT:
  2638. case PCI_EXP_TYPE_LEG_END:
  2639. case PCI_EXP_TYPE_RC_END:
  2640. break;
  2641. default:
  2642. return -EINVAL;
  2643. }
  2644. while (bus->parent) {
  2645. bridge = bus->self;
  2646. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2647. switch (pci_pcie_type(bridge)) {
  2648. /* Ensure switch ports support AtomicOp routing */
  2649. case PCI_EXP_TYPE_UPSTREAM:
  2650. case PCI_EXP_TYPE_DOWNSTREAM:
  2651. if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
  2652. return -EINVAL;
  2653. break;
  2654. /* Ensure root port supports all the sizes we care about */
  2655. case PCI_EXP_TYPE_ROOT_PORT:
  2656. if ((cap & cap_mask) != cap_mask)
  2657. return -EINVAL;
  2658. break;
  2659. }
  2660. /* Ensure upstream ports don't block AtomicOps on egress */
  2661. if (!bridge->has_secondary_link) {
  2662. pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
  2663. &ctl2);
  2664. if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
  2665. return -EINVAL;
  2666. }
  2667. bus = bus->parent;
  2668. }
  2669. pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
  2670. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  2671. return 0;
  2672. }
  2673. EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
  2674. /**
  2675. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2676. * @dev: the PCI device
  2677. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2678. *
  2679. * Perform INTx swizzling for a device behind one level of bridge. This is
  2680. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2681. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2682. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2683. * the PCI Express Base Specification, Revision 2.1)
  2684. */
  2685. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2686. {
  2687. int slot;
  2688. if (pci_ari_enabled(dev->bus))
  2689. slot = 0;
  2690. else
  2691. slot = PCI_SLOT(dev->devfn);
  2692. return (((pin - 1) + slot) % 4) + 1;
  2693. }
  2694. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2695. {
  2696. u8 pin;
  2697. pin = dev->pin;
  2698. if (!pin)
  2699. return -1;
  2700. while (!pci_is_root_bus(dev->bus)) {
  2701. pin = pci_swizzle_interrupt_pin(dev, pin);
  2702. dev = dev->bus->self;
  2703. }
  2704. *bridge = dev;
  2705. return pin;
  2706. }
  2707. /**
  2708. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2709. * @dev: the PCI device
  2710. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2711. *
  2712. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2713. * bridges all the way up to a PCI root bus.
  2714. */
  2715. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2716. {
  2717. u8 pin = *pinp;
  2718. while (!pci_is_root_bus(dev->bus)) {
  2719. pin = pci_swizzle_interrupt_pin(dev, pin);
  2720. dev = dev->bus->self;
  2721. }
  2722. *pinp = pin;
  2723. return PCI_SLOT(dev->devfn);
  2724. }
  2725. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2726. /**
  2727. * pci_release_region - Release a PCI bar
  2728. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2729. * @bar: BAR to release
  2730. *
  2731. * Releases the PCI I/O and memory resources previously reserved by a
  2732. * successful call to pci_request_region. Call this function only
  2733. * after all use of the PCI regions has ceased.
  2734. */
  2735. void pci_release_region(struct pci_dev *pdev, int bar)
  2736. {
  2737. struct pci_devres *dr;
  2738. if (pci_resource_len(pdev, bar) == 0)
  2739. return;
  2740. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2741. release_region(pci_resource_start(pdev, bar),
  2742. pci_resource_len(pdev, bar));
  2743. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2744. release_mem_region(pci_resource_start(pdev, bar),
  2745. pci_resource_len(pdev, bar));
  2746. dr = find_pci_dr(pdev);
  2747. if (dr)
  2748. dr->region_mask &= ~(1 << bar);
  2749. }
  2750. EXPORT_SYMBOL(pci_release_region);
  2751. /**
  2752. * __pci_request_region - Reserved PCI I/O and memory resource
  2753. * @pdev: PCI device whose resources are to be reserved
  2754. * @bar: BAR to be reserved
  2755. * @res_name: Name to be associated with resource.
  2756. * @exclusive: whether the region access is exclusive or not
  2757. *
  2758. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2759. * being reserved by owner @res_name. Do not access any
  2760. * address inside the PCI regions unless this call returns
  2761. * successfully.
  2762. *
  2763. * If @exclusive is set, then the region is marked so that userspace
  2764. * is explicitly not allowed to map the resource via /dev/mem or
  2765. * sysfs MMIO access.
  2766. *
  2767. * Returns 0 on success, or %EBUSY on error. A warning
  2768. * message is also printed on failure.
  2769. */
  2770. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2771. const char *res_name, int exclusive)
  2772. {
  2773. struct pci_devres *dr;
  2774. if (pci_resource_len(pdev, bar) == 0)
  2775. return 0;
  2776. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2777. if (!request_region(pci_resource_start(pdev, bar),
  2778. pci_resource_len(pdev, bar), res_name))
  2779. goto err_out;
  2780. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2781. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2782. pci_resource_len(pdev, bar), res_name,
  2783. exclusive))
  2784. goto err_out;
  2785. }
  2786. dr = find_pci_dr(pdev);
  2787. if (dr)
  2788. dr->region_mask |= 1 << bar;
  2789. return 0;
  2790. err_out:
  2791. pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
  2792. &pdev->resource[bar]);
  2793. return -EBUSY;
  2794. }
  2795. /**
  2796. * pci_request_region - Reserve PCI I/O and memory resource
  2797. * @pdev: PCI device whose resources are to be reserved
  2798. * @bar: BAR to be reserved
  2799. * @res_name: Name to be associated with resource
  2800. *
  2801. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2802. * being reserved by owner @res_name. Do not access any
  2803. * address inside the PCI regions unless this call returns
  2804. * successfully.
  2805. *
  2806. * Returns 0 on success, or %EBUSY on error. A warning
  2807. * message is also printed on failure.
  2808. */
  2809. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2810. {
  2811. return __pci_request_region(pdev, bar, res_name, 0);
  2812. }
  2813. EXPORT_SYMBOL(pci_request_region);
  2814. /**
  2815. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2816. * @pdev: PCI device whose resources are to be reserved
  2817. * @bar: BAR to be reserved
  2818. * @res_name: Name to be associated with resource.
  2819. *
  2820. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2821. * being reserved by owner @res_name. Do not access any
  2822. * address inside the PCI regions unless this call returns
  2823. * successfully.
  2824. *
  2825. * Returns 0 on success, or %EBUSY on error. A warning
  2826. * message is also printed on failure.
  2827. *
  2828. * The key difference that _exclusive makes it that userspace is
  2829. * explicitly not allowed to map the resource via /dev/mem or
  2830. * sysfs.
  2831. */
  2832. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2833. const char *res_name)
  2834. {
  2835. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2836. }
  2837. EXPORT_SYMBOL(pci_request_region_exclusive);
  2838. /**
  2839. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2840. * @pdev: PCI device whose resources were previously reserved
  2841. * @bars: Bitmask of BARs to be released
  2842. *
  2843. * Release selected PCI I/O and memory resources previously reserved.
  2844. * Call this function only after all use of the PCI regions has ceased.
  2845. */
  2846. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2847. {
  2848. int i;
  2849. for (i = 0; i < 6; i++)
  2850. if (bars & (1 << i))
  2851. pci_release_region(pdev, i);
  2852. }
  2853. EXPORT_SYMBOL(pci_release_selected_regions);
  2854. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2855. const char *res_name, int excl)
  2856. {
  2857. int i;
  2858. for (i = 0; i < 6; i++)
  2859. if (bars & (1 << i))
  2860. if (__pci_request_region(pdev, i, res_name, excl))
  2861. goto err_out;
  2862. return 0;
  2863. err_out:
  2864. while (--i >= 0)
  2865. if (bars & (1 << i))
  2866. pci_release_region(pdev, i);
  2867. return -EBUSY;
  2868. }
  2869. /**
  2870. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2871. * @pdev: PCI device whose resources are to be reserved
  2872. * @bars: Bitmask of BARs to be requested
  2873. * @res_name: Name to be associated with resource
  2874. */
  2875. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2876. const char *res_name)
  2877. {
  2878. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2879. }
  2880. EXPORT_SYMBOL(pci_request_selected_regions);
  2881. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2882. const char *res_name)
  2883. {
  2884. return __pci_request_selected_regions(pdev, bars, res_name,
  2885. IORESOURCE_EXCLUSIVE);
  2886. }
  2887. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2888. /**
  2889. * pci_release_regions - Release reserved PCI I/O and memory resources
  2890. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2891. *
  2892. * Releases all PCI I/O and memory resources previously reserved by a
  2893. * successful call to pci_request_regions. Call this function only
  2894. * after all use of the PCI regions has ceased.
  2895. */
  2896. void pci_release_regions(struct pci_dev *pdev)
  2897. {
  2898. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2899. }
  2900. EXPORT_SYMBOL(pci_release_regions);
  2901. /**
  2902. * pci_request_regions - Reserved PCI I/O and memory resources
  2903. * @pdev: PCI device whose resources are to be reserved
  2904. * @res_name: Name to be associated with resource.
  2905. *
  2906. * Mark all PCI regions associated with PCI device @pdev as
  2907. * being reserved by owner @res_name. Do not access any
  2908. * address inside the PCI regions unless this call returns
  2909. * successfully.
  2910. *
  2911. * Returns 0 on success, or %EBUSY on error. A warning
  2912. * message is also printed on failure.
  2913. */
  2914. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2915. {
  2916. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2917. }
  2918. EXPORT_SYMBOL(pci_request_regions);
  2919. /**
  2920. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2921. * @pdev: PCI device whose resources are to be reserved
  2922. * @res_name: Name to be associated with resource.
  2923. *
  2924. * Mark all PCI regions associated with PCI device @pdev as
  2925. * being reserved by owner @res_name. Do not access any
  2926. * address inside the PCI regions unless this call returns
  2927. * successfully.
  2928. *
  2929. * pci_request_regions_exclusive() will mark the region so that
  2930. * /dev/mem and the sysfs MMIO access will not be allowed.
  2931. *
  2932. * Returns 0 on success, or %EBUSY on error. A warning
  2933. * message is also printed on failure.
  2934. */
  2935. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2936. {
  2937. return pci_request_selected_regions_exclusive(pdev,
  2938. ((1 << 6) - 1), res_name);
  2939. }
  2940. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2941. #ifdef PCI_IOBASE
  2942. struct io_range {
  2943. struct list_head list;
  2944. phys_addr_t start;
  2945. resource_size_t size;
  2946. };
  2947. static LIST_HEAD(io_range_list);
  2948. static DEFINE_SPINLOCK(io_range_lock);
  2949. #endif
  2950. /*
  2951. * Record the PCI IO range (expressed as CPU physical address + size).
  2952. * Return a negative value if an error has occured, zero otherwise
  2953. */
  2954. int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
  2955. {
  2956. int err = 0;
  2957. #ifdef PCI_IOBASE
  2958. struct io_range *range;
  2959. resource_size_t allocated_size = 0;
  2960. /* check if the range hasn't been previously recorded */
  2961. spin_lock(&io_range_lock);
  2962. list_for_each_entry(range, &io_range_list, list) {
  2963. if (addr >= range->start && addr + size <= range->start + size) {
  2964. /* range already registered, bail out */
  2965. goto end_register;
  2966. }
  2967. allocated_size += range->size;
  2968. }
  2969. /* range not registed yet, check for available space */
  2970. if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
  2971. /* if it's too big check if 64K space can be reserved */
  2972. if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
  2973. err = -E2BIG;
  2974. goto end_register;
  2975. }
  2976. size = SZ_64K;
  2977. pr_warn("Requested IO range too big, new size set to 64K\n");
  2978. }
  2979. /* add the range to the list */
  2980. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2981. if (!range) {
  2982. err = -ENOMEM;
  2983. goto end_register;
  2984. }
  2985. range->start = addr;
  2986. range->size = size;
  2987. list_add_tail(&range->list, &io_range_list);
  2988. end_register:
  2989. spin_unlock(&io_range_lock);
  2990. #endif
  2991. return err;
  2992. }
  2993. phys_addr_t pci_pio_to_address(unsigned long pio)
  2994. {
  2995. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2996. #ifdef PCI_IOBASE
  2997. struct io_range *range;
  2998. resource_size_t allocated_size = 0;
  2999. if (pio > IO_SPACE_LIMIT)
  3000. return address;
  3001. spin_lock(&io_range_lock);
  3002. list_for_each_entry(range, &io_range_list, list) {
  3003. if (pio >= allocated_size && pio < allocated_size + range->size) {
  3004. address = range->start + pio - allocated_size;
  3005. break;
  3006. }
  3007. allocated_size += range->size;
  3008. }
  3009. spin_unlock(&io_range_lock);
  3010. #endif
  3011. return address;
  3012. }
  3013. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  3014. {
  3015. #ifdef PCI_IOBASE
  3016. struct io_range *res;
  3017. resource_size_t offset = 0;
  3018. unsigned long addr = -1;
  3019. spin_lock(&io_range_lock);
  3020. list_for_each_entry(res, &io_range_list, list) {
  3021. if (address >= res->start && address < res->start + res->size) {
  3022. addr = address - res->start + offset;
  3023. break;
  3024. }
  3025. offset += res->size;
  3026. }
  3027. spin_unlock(&io_range_lock);
  3028. return addr;
  3029. #else
  3030. if (address > IO_SPACE_LIMIT)
  3031. return (unsigned long)-1;
  3032. return (unsigned long) address;
  3033. #endif
  3034. }
  3035. /**
  3036. * pci_remap_iospace - Remap the memory mapped I/O space
  3037. * @res: Resource describing the I/O space
  3038. * @phys_addr: physical address of range to be mapped
  3039. *
  3040. * Remap the memory mapped I/O space described by the @res
  3041. * and the CPU physical address @phys_addr into virtual address space.
  3042. * Only architectures that have memory mapped IO functions defined
  3043. * (and the PCI_IOBASE value defined) should call this function.
  3044. */
  3045. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  3046. {
  3047. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3048. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3049. if (!(res->flags & IORESOURCE_IO))
  3050. return -EINVAL;
  3051. if (res->end > IO_SPACE_LIMIT)
  3052. return -EINVAL;
  3053. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  3054. pgprot_device(PAGE_KERNEL));
  3055. #else
  3056. /* this architecture does not have memory mapped I/O space,
  3057. so this function should never be called */
  3058. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  3059. return -ENODEV;
  3060. #endif
  3061. }
  3062. EXPORT_SYMBOL(pci_remap_iospace);
  3063. /**
  3064. * pci_unmap_iospace - Unmap the memory mapped I/O space
  3065. * @res: resource to be unmapped
  3066. *
  3067. * Unmap the CPU virtual address @res from virtual address space.
  3068. * Only architectures that have memory mapped IO functions defined
  3069. * (and the PCI_IOBASE value defined) should call this function.
  3070. */
  3071. void pci_unmap_iospace(struct resource *res)
  3072. {
  3073. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3074. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3075. unmap_kernel_range(vaddr, resource_size(res));
  3076. #endif
  3077. }
  3078. EXPORT_SYMBOL(pci_unmap_iospace);
  3079. /**
  3080. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  3081. * @dev: Generic device to remap IO address for
  3082. * @offset: Resource address to map
  3083. * @size: Size of map
  3084. *
  3085. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  3086. * detach.
  3087. */
  3088. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3089. resource_size_t offset,
  3090. resource_size_t size)
  3091. {
  3092. void __iomem **ptr, *addr;
  3093. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3094. if (!ptr)
  3095. return NULL;
  3096. addr = pci_remap_cfgspace(offset, size);
  3097. if (addr) {
  3098. *ptr = addr;
  3099. devres_add(dev, ptr);
  3100. } else
  3101. devres_free(ptr);
  3102. return addr;
  3103. }
  3104. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3105. /**
  3106. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3107. * @dev: generic device to handle the resource for
  3108. * @res: configuration space resource to be handled
  3109. *
  3110. * Checks that a resource is a valid memory region, requests the memory
  3111. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3112. * proper PCI configuration space memory attributes are guaranteed.
  3113. *
  3114. * All operations are managed and will be undone on driver detach.
  3115. *
  3116. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3117. * on failure. Usage example::
  3118. *
  3119. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3120. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3121. * if (IS_ERR(base))
  3122. * return PTR_ERR(base);
  3123. */
  3124. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3125. struct resource *res)
  3126. {
  3127. resource_size_t size;
  3128. const char *name;
  3129. void __iomem *dest_ptr;
  3130. BUG_ON(!dev);
  3131. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3132. dev_err(dev, "invalid resource\n");
  3133. return IOMEM_ERR_PTR(-EINVAL);
  3134. }
  3135. size = resource_size(res);
  3136. name = res->name ?: dev_name(dev);
  3137. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3138. dev_err(dev, "can't request region for resource %pR\n", res);
  3139. return IOMEM_ERR_PTR(-EBUSY);
  3140. }
  3141. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3142. if (!dest_ptr) {
  3143. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3144. devm_release_mem_region(dev, res->start, size);
  3145. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3146. }
  3147. return dest_ptr;
  3148. }
  3149. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3150. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3151. {
  3152. u16 old_cmd, cmd;
  3153. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3154. if (enable)
  3155. cmd = old_cmd | PCI_COMMAND_MASTER;
  3156. else
  3157. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3158. if (cmd != old_cmd) {
  3159. pci_dbg(dev, "%s bus mastering\n",
  3160. enable ? "enabling" : "disabling");
  3161. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3162. }
  3163. dev->is_busmaster = enable;
  3164. }
  3165. /**
  3166. * pcibios_setup - process "pci=" kernel boot arguments
  3167. * @str: string used to pass in "pci=" kernel boot arguments
  3168. *
  3169. * Process kernel boot arguments. This is the default implementation.
  3170. * Architecture specific implementations can override this as necessary.
  3171. */
  3172. char * __weak __init pcibios_setup(char *str)
  3173. {
  3174. return str;
  3175. }
  3176. /**
  3177. * pcibios_set_master - enable PCI bus-mastering for device dev
  3178. * @dev: the PCI device to enable
  3179. *
  3180. * Enables PCI bus-mastering for the device. This is the default
  3181. * implementation. Architecture specific implementations can override
  3182. * this if necessary.
  3183. */
  3184. void __weak pcibios_set_master(struct pci_dev *dev)
  3185. {
  3186. u8 lat;
  3187. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3188. if (pci_is_pcie(dev))
  3189. return;
  3190. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3191. if (lat < 16)
  3192. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3193. else if (lat > pcibios_max_latency)
  3194. lat = pcibios_max_latency;
  3195. else
  3196. return;
  3197. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3198. }
  3199. /**
  3200. * pci_set_master - enables bus-mastering for device dev
  3201. * @dev: the PCI device to enable
  3202. *
  3203. * Enables bus-mastering on the device and calls pcibios_set_master()
  3204. * to do the needed arch specific settings.
  3205. */
  3206. void pci_set_master(struct pci_dev *dev)
  3207. {
  3208. __pci_set_master(dev, true);
  3209. pcibios_set_master(dev);
  3210. }
  3211. EXPORT_SYMBOL(pci_set_master);
  3212. /**
  3213. * pci_clear_master - disables bus-mastering for device dev
  3214. * @dev: the PCI device to disable
  3215. */
  3216. void pci_clear_master(struct pci_dev *dev)
  3217. {
  3218. __pci_set_master(dev, false);
  3219. }
  3220. EXPORT_SYMBOL(pci_clear_master);
  3221. /**
  3222. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3223. * @dev: the PCI device for which MWI is to be enabled
  3224. *
  3225. * Helper function for pci_set_mwi.
  3226. * Originally copied from drivers/net/acenic.c.
  3227. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3228. *
  3229. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3230. */
  3231. int pci_set_cacheline_size(struct pci_dev *dev)
  3232. {
  3233. u8 cacheline_size;
  3234. if (!pci_cache_line_size)
  3235. return -EINVAL;
  3236. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3237. equal to or multiple of the right value. */
  3238. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3239. if (cacheline_size >= pci_cache_line_size &&
  3240. (cacheline_size % pci_cache_line_size) == 0)
  3241. return 0;
  3242. /* Write the correct value. */
  3243. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3244. /* Read it back. */
  3245. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3246. if (cacheline_size == pci_cache_line_size)
  3247. return 0;
  3248. pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
  3249. pci_cache_line_size << 2);
  3250. return -EINVAL;
  3251. }
  3252. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3253. /**
  3254. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3255. * @dev: the PCI device for which MWI is enabled
  3256. *
  3257. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3258. *
  3259. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3260. */
  3261. int pci_set_mwi(struct pci_dev *dev)
  3262. {
  3263. #ifdef PCI_DISABLE_MWI
  3264. return 0;
  3265. #else
  3266. int rc;
  3267. u16 cmd;
  3268. rc = pci_set_cacheline_size(dev);
  3269. if (rc)
  3270. return rc;
  3271. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3272. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3273. pci_dbg(dev, "enabling Mem-Wr-Inval\n");
  3274. cmd |= PCI_COMMAND_INVALIDATE;
  3275. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3276. }
  3277. return 0;
  3278. #endif
  3279. }
  3280. EXPORT_SYMBOL(pci_set_mwi);
  3281. /**
  3282. * pcim_set_mwi - a device-managed pci_set_mwi()
  3283. * @dev: the PCI device for which MWI is enabled
  3284. *
  3285. * Managed pci_set_mwi().
  3286. *
  3287. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3288. */
  3289. int pcim_set_mwi(struct pci_dev *dev)
  3290. {
  3291. struct pci_devres *dr;
  3292. dr = find_pci_dr(dev);
  3293. if (!dr)
  3294. return -ENOMEM;
  3295. dr->mwi = 1;
  3296. return pci_set_mwi(dev);
  3297. }
  3298. EXPORT_SYMBOL(pcim_set_mwi);
  3299. /**
  3300. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3301. * @dev: the PCI device for which MWI is enabled
  3302. *
  3303. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3304. * Callers are not required to check the return value.
  3305. *
  3306. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3307. */
  3308. int pci_try_set_mwi(struct pci_dev *dev)
  3309. {
  3310. #ifdef PCI_DISABLE_MWI
  3311. return 0;
  3312. #else
  3313. return pci_set_mwi(dev);
  3314. #endif
  3315. }
  3316. EXPORT_SYMBOL(pci_try_set_mwi);
  3317. /**
  3318. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3319. * @dev: the PCI device to disable
  3320. *
  3321. * Disables PCI Memory-Write-Invalidate transaction on the device
  3322. */
  3323. void pci_clear_mwi(struct pci_dev *dev)
  3324. {
  3325. #ifndef PCI_DISABLE_MWI
  3326. u16 cmd;
  3327. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3328. if (cmd & PCI_COMMAND_INVALIDATE) {
  3329. cmd &= ~PCI_COMMAND_INVALIDATE;
  3330. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3331. }
  3332. #endif
  3333. }
  3334. EXPORT_SYMBOL(pci_clear_mwi);
  3335. /**
  3336. * pci_intx - enables/disables PCI INTx for device dev
  3337. * @pdev: the PCI device to operate on
  3338. * @enable: boolean: whether to enable or disable PCI INTx
  3339. *
  3340. * Enables/disables PCI INTx for device dev
  3341. */
  3342. void pci_intx(struct pci_dev *pdev, int enable)
  3343. {
  3344. u16 pci_command, new;
  3345. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3346. if (enable)
  3347. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3348. else
  3349. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3350. if (new != pci_command) {
  3351. struct pci_devres *dr;
  3352. pci_write_config_word(pdev, PCI_COMMAND, new);
  3353. dr = find_pci_dr(pdev);
  3354. if (dr && !dr->restore_intx) {
  3355. dr->restore_intx = 1;
  3356. dr->orig_intx = !enable;
  3357. }
  3358. }
  3359. }
  3360. EXPORT_SYMBOL_GPL(pci_intx);
  3361. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3362. {
  3363. struct pci_bus *bus = dev->bus;
  3364. bool mask_updated = true;
  3365. u32 cmd_status_dword;
  3366. u16 origcmd, newcmd;
  3367. unsigned long flags;
  3368. bool irq_pending;
  3369. /*
  3370. * We do a single dword read to retrieve both command and status.
  3371. * Document assumptions that make this possible.
  3372. */
  3373. BUILD_BUG_ON(PCI_COMMAND % 4);
  3374. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3375. raw_spin_lock_irqsave(&pci_lock, flags);
  3376. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3377. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3378. /*
  3379. * Check interrupt status register to see whether our device
  3380. * triggered the interrupt (when masking) or the next IRQ is
  3381. * already pending (when unmasking).
  3382. */
  3383. if (mask != irq_pending) {
  3384. mask_updated = false;
  3385. goto done;
  3386. }
  3387. origcmd = cmd_status_dword;
  3388. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3389. if (mask)
  3390. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3391. if (newcmd != origcmd)
  3392. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3393. done:
  3394. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3395. return mask_updated;
  3396. }
  3397. /**
  3398. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3399. * @dev: the PCI device to operate on
  3400. *
  3401. * Check if the device dev has its INTx line asserted, mask it and
  3402. * return true in that case. False is returned if no interrupt was
  3403. * pending.
  3404. */
  3405. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3406. {
  3407. return pci_check_and_set_intx_mask(dev, true);
  3408. }
  3409. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3410. /**
  3411. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3412. * @dev: the PCI device to operate on
  3413. *
  3414. * Check if the device dev has its INTx line asserted, unmask it if not
  3415. * and return true. False is returned and the mask remains active if
  3416. * there was still an interrupt pending.
  3417. */
  3418. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3419. {
  3420. return pci_check_and_set_intx_mask(dev, false);
  3421. }
  3422. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3423. /**
  3424. * pci_wait_for_pending_transaction - waits for pending transaction
  3425. * @dev: the PCI device to operate on
  3426. *
  3427. * Return 0 if transaction is pending 1 otherwise.
  3428. */
  3429. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3430. {
  3431. if (!pci_is_pcie(dev))
  3432. return 1;
  3433. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3434. PCI_EXP_DEVSTA_TRPND);
  3435. }
  3436. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3437. static void pci_flr_wait(struct pci_dev *dev)
  3438. {
  3439. int delay = 1, timeout = 60000;
  3440. u32 id;
  3441. /*
  3442. * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
  3443. * 100ms, but may silently discard requests while the FLR is in
  3444. * progress. Wait 100ms before trying to access the device.
  3445. */
  3446. msleep(100);
  3447. /*
  3448. * After 100ms, the device should not silently discard config
  3449. * requests, but it may still indicate that it needs more time by
  3450. * responding to them with CRS completions. The Root Port will
  3451. * generally synthesize ~0 data to complete the read (except when
  3452. * CRS SV is enabled and the read was for the Vendor ID; in that
  3453. * case it synthesizes 0x0001 data).
  3454. *
  3455. * Wait for the device to return a non-CRS completion. Read the
  3456. * Command register instead of Vendor ID so we don't have to
  3457. * contend with the CRS SV value.
  3458. */
  3459. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3460. while (id == ~0) {
  3461. if (delay > timeout) {
  3462. pci_warn(dev, "not ready %dms after FLR; giving up\n",
  3463. 100 + delay - 1);
  3464. return;
  3465. }
  3466. if (delay > 1000)
  3467. pci_info(dev, "not ready %dms after FLR; waiting\n",
  3468. 100 + delay - 1);
  3469. msleep(delay);
  3470. delay *= 2;
  3471. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3472. }
  3473. if (delay > 1000)
  3474. pci_info(dev, "ready %dms after FLR\n", 100 + delay - 1);
  3475. }
  3476. /**
  3477. * pcie_has_flr - check if a device supports function level resets
  3478. * @dev: device to check
  3479. *
  3480. * Returns true if the device advertises support for PCIe function level
  3481. * resets.
  3482. */
  3483. static bool pcie_has_flr(struct pci_dev *dev)
  3484. {
  3485. u32 cap;
  3486. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3487. return false;
  3488. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3489. return cap & PCI_EXP_DEVCAP_FLR;
  3490. }
  3491. /**
  3492. * pcie_flr - initiate a PCIe function level reset
  3493. * @dev: device to reset
  3494. *
  3495. * Initiate a function level reset on @dev. The caller should ensure the
  3496. * device supports FLR before calling this function, e.g. by using the
  3497. * pcie_has_flr() helper.
  3498. */
  3499. void pcie_flr(struct pci_dev *dev)
  3500. {
  3501. if (!pci_wait_for_pending_transaction(dev))
  3502. pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3503. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3504. pci_flr_wait(dev);
  3505. }
  3506. EXPORT_SYMBOL_GPL(pcie_flr);
  3507. static int pci_af_flr(struct pci_dev *dev, int probe)
  3508. {
  3509. int pos;
  3510. u8 cap;
  3511. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3512. if (!pos)
  3513. return -ENOTTY;
  3514. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3515. return -ENOTTY;
  3516. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3517. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3518. return -ENOTTY;
  3519. if (probe)
  3520. return 0;
  3521. /*
  3522. * Wait for Transaction Pending bit to clear. A word-aligned test
  3523. * is used, so we use the conrol offset rather than status and shift
  3524. * the test bit to match.
  3525. */
  3526. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3527. PCI_AF_STATUS_TP << 8))
  3528. pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3529. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3530. pci_flr_wait(dev);
  3531. return 0;
  3532. }
  3533. /**
  3534. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3535. * @dev: Device to reset.
  3536. * @probe: If set, only check if the device can be reset this way.
  3537. *
  3538. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3539. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3540. * PCI_D0. If that's the case and the device is not in a low-power state
  3541. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3542. *
  3543. * NOTE: This causes the caller to sleep for twice the device power transition
  3544. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3545. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3546. * Moreover, only devices in D0 can be reset by this function.
  3547. */
  3548. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3549. {
  3550. u16 csr;
  3551. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3552. return -ENOTTY;
  3553. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3554. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3555. return -ENOTTY;
  3556. if (probe)
  3557. return 0;
  3558. if (dev->current_state != PCI_D0)
  3559. return -EINVAL;
  3560. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3561. csr |= PCI_D3hot;
  3562. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3563. pci_dev_d3_sleep(dev);
  3564. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3565. csr |= PCI_D0;
  3566. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3567. pci_dev_d3_sleep(dev);
  3568. return 0;
  3569. }
  3570. void pci_reset_secondary_bus(struct pci_dev *dev)
  3571. {
  3572. u16 ctrl;
  3573. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3574. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3575. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3576. /*
  3577. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3578. * this to 2ms to ensure that we meet the minimum requirement.
  3579. */
  3580. msleep(2);
  3581. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3582. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3583. /*
  3584. * Trhfa for conventional PCI is 2^25 clock cycles.
  3585. * Assuming a minimum 33MHz clock this results in a 1s
  3586. * delay before we can consider subordinate devices to
  3587. * be re-initialized. PCIe has some ways to shorten this,
  3588. * but we don't make use of them yet.
  3589. */
  3590. ssleep(1);
  3591. }
  3592. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3593. {
  3594. pci_reset_secondary_bus(dev);
  3595. }
  3596. /**
  3597. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3598. * @dev: Bridge device
  3599. *
  3600. * Use the bridge control register to assert reset on the secondary bus.
  3601. * Devices on the secondary bus are left in power-on state.
  3602. */
  3603. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3604. {
  3605. pcibios_reset_secondary_bus(dev);
  3606. }
  3607. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3608. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3609. {
  3610. struct pci_dev *pdev;
  3611. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3612. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3613. return -ENOTTY;
  3614. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3615. if (pdev != dev)
  3616. return -ENOTTY;
  3617. if (probe)
  3618. return 0;
  3619. pci_reset_bridge_secondary_bus(dev->bus->self);
  3620. return 0;
  3621. }
  3622. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3623. {
  3624. int rc = -ENOTTY;
  3625. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3626. return rc;
  3627. if (hotplug->ops->reset_slot)
  3628. rc = hotplug->ops->reset_slot(hotplug, probe);
  3629. module_put(hotplug->ops->owner);
  3630. return rc;
  3631. }
  3632. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3633. {
  3634. struct pci_dev *pdev;
  3635. if (dev->subordinate || !dev->slot ||
  3636. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3637. return -ENOTTY;
  3638. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3639. if (pdev != dev && pdev->slot == dev->slot)
  3640. return -ENOTTY;
  3641. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3642. }
  3643. static void pci_dev_lock(struct pci_dev *dev)
  3644. {
  3645. pci_cfg_access_lock(dev);
  3646. /* block PM suspend, driver probe, etc. */
  3647. device_lock(&dev->dev);
  3648. }
  3649. /* Return 1 on successful lock, 0 on contention */
  3650. static int pci_dev_trylock(struct pci_dev *dev)
  3651. {
  3652. if (pci_cfg_access_trylock(dev)) {
  3653. if (device_trylock(&dev->dev))
  3654. return 1;
  3655. pci_cfg_access_unlock(dev);
  3656. }
  3657. return 0;
  3658. }
  3659. static void pci_dev_unlock(struct pci_dev *dev)
  3660. {
  3661. device_unlock(&dev->dev);
  3662. pci_cfg_access_unlock(dev);
  3663. }
  3664. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3665. {
  3666. const struct pci_error_handlers *err_handler =
  3667. dev->driver ? dev->driver->err_handler : NULL;
  3668. /*
  3669. * dev->driver->err_handler->reset_prepare() is protected against
  3670. * races with ->remove() by the device lock, which must be held by
  3671. * the caller.
  3672. */
  3673. if (err_handler && err_handler->reset_prepare)
  3674. err_handler->reset_prepare(dev);
  3675. /*
  3676. * Wake-up device prior to save. PM registers default to D0 after
  3677. * reset and a simple register restore doesn't reliably return
  3678. * to a non-D0 state anyway.
  3679. */
  3680. pci_set_power_state(dev, PCI_D0);
  3681. pci_save_state(dev);
  3682. /*
  3683. * Disable the device by clearing the Command register, except for
  3684. * INTx-disable which is set. This not only disables MMIO and I/O port
  3685. * BARs, but also prevents the device from being Bus Master, preventing
  3686. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3687. * compliant devices, INTx-disable prevents legacy interrupts.
  3688. */
  3689. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3690. }
  3691. static void pci_dev_restore(struct pci_dev *dev)
  3692. {
  3693. const struct pci_error_handlers *err_handler =
  3694. dev->driver ? dev->driver->err_handler : NULL;
  3695. pci_restore_state(dev);
  3696. /*
  3697. * dev->driver->err_handler->reset_done() is protected against
  3698. * races with ->remove() by the device lock, which must be held by
  3699. * the caller.
  3700. */
  3701. if (err_handler && err_handler->reset_done)
  3702. err_handler->reset_done(dev);
  3703. }
  3704. /**
  3705. * __pci_reset_function_locked - reset a PCI device function while holding
  3706. * the @dev mutex lock.
  3707. * @dev: PCI device to reset
  3708. *
  3709. * Some devices allow an individual function to be reset without affecting
  3710. * other functions in the same device. The PCI device must be responsive
  3711. * to PCI config space in order to use this function.
  3712. *
  3713. * The device function is presumed to be unused and the caller is holding
  3714. * the device mutex lock when this function is called.
  3715. * Resetting the device will make the contents of PCI configuration space
  3716. * random, so any caller of this must be prepared to reinitialise the
  3717. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3718. * etc.
  3719. *
  3720. * Returns 0 if the device function was successfully reset or negative if the
  3721. * device doesn't support resetting a single function.
  3722. */
  3723. int __pci_reset_function_locked(struct pci_dev *dev)
  3724. {
  3725. int rc;
  3726. might_sleep();
  3727. /*
  3728. * A reset method returns -ENOTTY if it doesn't support this device
  3729. * and we should try the next method.
  3730. *
  3731. * If it returns 0 (success), we're finished. If it returns any
  3732. * other error, we're also finished: this indicates that further
  3733. * reset mechanisms might be broken on the device.
  3734. */
  3735. rc = pci_dev_specific_reset(dev, 0);
  3736. if (rc != -ENOTTY)
  3737. return rc;
  3738. if (pcie_has_flr(dev)) {
  3739. pcie_flr(dev);
  3740. return 0;
  3741. }
  3742. rc = pci_af_flr(dev, 0);
  3743. if (rc != -ENOTTY)
  3744. return rc;
  3745. rc = pci_pm_reset(dev, 0);
  3746. if (rc != -ENOTTY)
  3747. return rc;
  3748. rc = pci_dev_reset_slot_function(dev, 0);
  3749. if (rc != -ENOTTY)
  3750. return rc;
  3751. return pci_parent_bus_reset(dev, 0);
  3752. }
  3753. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3754. /**
  3755. * pci_probe_reset_function - check whether the device can be safely reset
  3756. * @dev: PCI device to reset
  3757. *
  3758. * Some devices allow an individual function to be reset without affecting
  3759. * other functions in the same device. The PCI device must be responsive
  3760. * to PCI config space in order to use this function.
  3761. *
  3762. * Returns 0 if the device function can be reset or negative if the
  3763. * device doesn't support resetting a single function.
  3764. */
  3765. int pci_probe_reset_function(struct pci_dev *dev)
  3766. {
  3767. int rc;
  3768. might_sleep();
  3769. rc = pci_dev_specific_reset(dev, 1);
  3770. if (rc != -ENOTTY)
  3771. return rc;
  3772. if (pcie_has_flr(dev))
  3773. return 0;
  3774. rc = pci_af_flr(dev, 1);
  3775. if (rc != -ENOTTY)
  3776. return rc;
  3777. rc = pci_pm_reset(dev, 1);
  3778. if (rc != -ENOTTY)
  3779. return rc;
  3780. rc = pci_dev_reset_slot_function(dev, 1);
  3781. if (rc != -ENOTTY)
  3782. return rc;
  3783. return pci_parent_bus_reset(dev, 1);
  3784. }
  3785. /**
  3786. * pci_reset_function - quiesce and reset a PCI device function
  3787. * @dev: PCI device to reset
  3788. *
  3789. * Some devices allow an individual function to be reset without affecting
  3790. * other functions in the same device. The PCI device must be responsive
  3791. * to PCI config space in order to use this function.
  3792. *
  3793. * This function does not just reset the PCI portion of a device, but
  3794. * clears all the state associated with the device. This function differs
  3795. * from __pci_reset_function_locked() in that it saves and restores device state
  3796. * over the reset and takes the PCI device lock.
  3797. *
  3798. * Returns 0 if the device function was successfully reset or negative if the
  3799. * device doesn't support resetting a single function.
  3800. */
  3801. int pci_reset_function(struct pci_dev *dev)
  3802. {
  3803. int rc;
  3804. rc = pci_probe_reset_function(dev);
  3805. if (rc)
  3806. return rc;
  3807. pci_dev_lock(dev);
  3808. pci_dev_save_and_disable(dev);
  3809. rc = __pci_reset_function_locked(dev);
  3810. pci_dev_restore(dev);
  3811. pci_dev_unlock(dev);
  3812. return rc;
  3813. }
  3814. EXPORT_SYMBOL_GPL(pci_reset_function);
  3815. /**
  3816. * pci_reset_function_locked - quiesce and reset a PCI device function
  3817. * @dev: PCI device to reset
  3818. *
  3819. * Some devices allow an individual function to be reset without affecting
  3820. * other functions in the same device. The PCI device must be responsive
  3821. * to PCI config space in order to use this function.
  3822. *
  3823. * This function does not just reset the PCI portion of a device, but
  3824. * clears all the state associated with the device. This function differs
  3825. * from __pci_reset_function_locked() in that it saves and restores device state
  3826. * over the reset. It also differs from pci_reset_function() in that it
  3827. * requires the PCI device lock to be held.
  3828. *
  3829. * Returns 0 if the device function was successfully reset or negative if the
  3830. * device doesn't support resetting a single function.
  3831. */
  3832. int pci_reset_function_locked(struct pci_dev *dev)
  3833. {
  3834. int rc;
  3835. rc = pci_probe_reset_function(dev);
  3836. if (rc)
  3837. return rc;
  3838. pci_dev_save_and_disable(dev);
  3839. rc = __pci_reset_function_locked(dev);
  3840. pci_dev_restore(dev);
  3841. return rc;
  3842. }
  3843. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  3844. /**
  3845. * pci_try_reset_function - quiesce and reset a PCI device function
  3846. * @dev: PCI device to reset
  3847. *
  3848. * Same as above, except return -EAGAIN if unable to lock device.
  3849. */
  3850. int pci_try_reset_function(struct pci_dev *dev)
  3851. {
  3852. int rc;
  3853. rc = pci_probe_reset_function(dev);
  3854. if (rc)
  3855. return rc;
  3856. if (!pci_dev_trylock(dev))
  3857. return -EAGAIN;
  3858. pci_dev_save_and_disable(dev);
  3859. rc = __pci_reset_function_locked(dev);
  3860. pci_dev_unlock(dev);
  3861. pci_dev_restore(dev);
  3862. return rc;
  3863. }
  3864. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3865. /* Do any devices on or below this bus prevent a bus reset? */
  3866. static bool pci_bus_resetable(struct pci_bus *bus)
  3867. {
  3868. struct pci_dev *dev;
  3869. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3870. return false;
  3871. list_for_each_entry(dev, &bus->devices, bus_list) {
  3872. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3873. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3874. return false;
  3875. }
  3876. return true;
  3877. }
  3878. /* Lock devices from the top of the tree down */
  3879. static void pci_bus_lock(struct pci_bus *bus)
  3880. {
  3881. struct pci_dev *dev;
  3882. list_for_each_entry(dev, &bus->devices, bus_list) {
  3883. pci_dev_lock(dev);
  3884. if (dev->subordinate)
  3885. pci_bus_lock(dev->subordinate);
  3886. }
  3887. }
  3888. /* Unlock devices from the bottom of the tree up */
  3889. static void pci_bus_unlock(struct pci_bus *bus)
  3890. {
  3891. struct pci_dev *dev;
  3892. list_for_each_entry(dev, &bus->devices, bus_list) {
  3893. if (dev->subordinate)
  3894. pci_bus_unlock(dev->subordinate);
  3895. pci_dev_unlock(dev);
  3896. }
  3897. }
  3898. /* Return 1 on successful lock, 0 on contention */
  3899. static int pci_bus_trylock(struct pci_bus *bus)
  3900. {
  3901. struct pci_dev *dev;
  3902. list_for_each_entry(dev, &bus->devices, bus_list) {
  3903. if (!pci_dev_trylock(dev))
  3904. goto unlock;
  3905. if (dev->subordinate) {
  3906. if (!pci_bus_trylock(dev->subordinate)) {
  3907. pci_dev_unlock(dev);
  3908. goto unlock;
  3909. }
  3910. }
  3911. }
  3912. return 1;
  3913. unlock:
  3914. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3915. if (dev->subordinate)
  3916. pci_bus_unlock(dev->subordinate);
  3917. pci_dev_unlock(dev);
  3918. }
  3919. return 0;
  3920. }
  3921. /* Do any devices on or below this slot prevent a bus reset? */
  3922. static bool pci_slot_resetable(struct pci_slot *slot)
  3923. {
  3924. struct pci_dev *dev;
  3925. if (slot->bus->self &&
  3926. (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3927. return false;
  3928. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3929. if (!dev->slot || dev->slot != slot)
  3930. continue;
  3931. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3932. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3933. return false;
  3934. }
  3935. return true;
  3936. }
  3937. /* Lock devices from the top of the tree down */
  3938. static void pci_slot_lock(struct pci_slot *slot)
  3939. {
  3940. struct pci_dev *dev;
  3941. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3942. if (!dev->slot || dev->slot != slot)
  3943. continue;
  3944. pci_dev_lock(dev);
  3945. if (dev->subordinate)
  3946. pci_bus_lock(dev->subordinate);
  3947. }
  3948. }
  3949. /* Unlock devices from the bottom of the tree up */
  3950. static void pci_slot_unlock(struct pci_slot *slot)
  3951. {
  3952. struct pci_dev *dev;
  3953. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3954. if (!dev->slot || dev->slot != slot)
  3955. continue;
  3956. if (dev->subordinate)
  3957. pci_bus_unlock(dev->subordinate);
  3958. pci_dev_unlock(dev);
  3959. }
  3960. }
  3961. /* Return 1 on successful lock, 0 on contention */
  3962. static int pci_slot_trylock(struct pci_slot *slot)
  3963. {
  3964. struct pci_dev *dev;
  3965. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3966. if (!dev->slot || dev->slot != slot)
  3967. continue;
  3968. if (!pci_dev_trylock(dev))
  3969. goto unlock;
  3970. if (dev->subordinate) {
  3971. if (!pci_bus_trylock(dev->subordinate)) {
  3972. pci_dev_unlock(dev);
  3973. goto unlock;
  3974. }
  3975. }
  3976. }
  3977. return 1;
  3978. unlock:
  3979. list_for_each_entry_continue_reverse(dev,
  3980. &slot->bus->devices, bus_list) {
  3981. if (!dev->slot || dev->slot != slot)
  3982. continue;
  3983. if (dev->subordinate)
  3984. pci_bus_unlock(dev->subordinate);
  3985. pci_dev_unlock(dev);
  3986. }
  3987. return 0;
  3988. }
  3989. /* Save and disable devices from the top of the tree down */
  3990. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3991. {
  3992. struct pci_dev *dev;
  3993. list_for_each_entry(dev, &bus->devices, bus_list) {
  3994. pci_dev_lock(dev);
  3995. pci_dev_save_and_disable(dev);
  3996. pci_dev_unlock(dev);
  3997. if (dev->subordinate)
  3998. pci_bus_save_and_disable(dev->subordinate);
  3999. }
  4000. }
  4001. /*
  4002. * Restore devices from top of the tree down - parent bridges need to be
  4003. * restored before we can get to subordinate devices.
  4004. */
  4005. static void pci_bus_restore(struct pci_bus *bus)
  4006. {
  4007. struct pci_dev *dev;
  4008. list_for_each_entry(dev, &bus->devices, bus_list) {
  4009. pci_dev_lock(dev);
  4010. pci_dev_restore(dev);
  4011. pci_dev_unlock(dev);
  4012. if (dev->subordinate)
  4013. pci_bus_restore(dev->subordinate);
  4014. }
  4015. }
  4016. /* Save and disable devices from the top of the tree down */
  4017. static void pci_slot_save_and_disable(struct pci_slot *slot)
  4018. {
  4019. struct pci_dev *dev;
  4020. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4021. if (!dev->slot || dev->slot != slot)
  4022. continue;
  4023. pci_dev_save_and_disable(dev);
  4024. if (dev->subordinate)
  4025. pci_bus_save_and_disable(dev->subordinate);
  4026. }
  4027. }
  4028. /*
  4029. * Restore devices from top of the tree down - parent bridges need to be
  4030. * restored before we can get to subordinate devices.
  4031. */
  4032. static void pci_slot_restore(struct pci_slot *slot)
  4033. {
  4034. struct pci_dev *dev;
  4035. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4036. if (!dev->slot || dev->slot != slot)
  4037. continue;
  4038. pci_dev_restore(dev);
  4039. if (dev->subordinate)
  4040. pci_bus_restore(dev->subordinate);
  4041. }
  4042. }
  4043. static int pci_slot_reset(struct pci_slot *slot, int probe)
  4044. {
  4045. int rc;
  4046. if (!slot || !pci_slot_resetable(slot))
  4047. return -ENOTTY;
  4048. if (!probe)
  4049. pci_slot_lock(slot);
  4050. might_sleep();
  4051. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  4052. if (!probe)
  4053. pci_slot_unlock(slot);
  4054. return rc;
  4055. }
  4056. /**
  4057. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  4058. * @slot: PCI slot to probe
  4059. *
  4060. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  4061. */
  4062. int pci_probe_reset_slot(struct pci_slot *slot)
  4063. {
  4064. return pci_slot_reset(slot, 1);
  4065. }
  4066. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  4067. /**
  4068. * pci_reset_slot - reset a PCI slot
  4069. * @slot: PCI slot to reset
  4070. *
  4071. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  4072. * independent of other slots. For instance, some slots may support slot power
  4073. * control. In the case of a 1:1 bus to slot architecture, this function may
  4074. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  4075. * Generally a slot reset should be attempted before a bus reset. All of the
  4076. * function of the slot and any subordinate buses behind the slot are reset
  4077. * through this function. PCI config space of all devices in the slot and
  4078. * behind the slot is saved before and restored after reset.
  4079. *
  4080. * Return 0 on success, non-zero on error.
  4081. */
  4082. int pci_reset_slot(struct pci_slot *slot)
  4083. {
  4084. int rc;
  4085. rc = pci_slot_reset(slot, 1);
  4086. if (rc)
  4087. return rc;
  4088. pci_slot_save_and_disable(slot);
  4089. rc = pci_slot_reset(slot, 0);
  4090. pci_slot_restore(slot);
  4091. return rc;
  4092. }
  4093. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4094. /**
  4095. * pci_try_reset_slot - Try to reset a PCI slot
  4096. * @slot: PCI slot to reset
  4097. *
  4098. * Same as above except return -EAGAIN if the slot cannot be locked
  4099. */
  4100. int pci_try_reset_slot(struct pci_slot *slot)
  4101. {
  4102. int rc;
  4103. rc = pci_slot_reset(slot, 1);
  4104. if (rc)
  4105. return rc;
  4106. pci_slot_save_and_disable(slot);
  4107. if (pci_slot_trylock(slot)) {
  4108. might_sleep();
  4109. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4110. pci_slot_unlock(slot);
  4111. } else
  4112. rc = -EAGAIN;
  4113. pci_slot_restore(slot);
  4114. return rc;
  4115. }
  4116. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4117. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4118. {
  4119. if (!bus->self || !pci_bus_resetable(bus))
  4120. return -ENOTTY;
  4121. if (probe)
  4122. return 0;
  4123. pci_bus_lock(bus);
  4124. might_sleep();
  4125. pci_reset_bridge_secondary_bus(bus->self);
  4126. pci_bus_unlock(bus);
  4127. return 0;
  4128. }
  4129. /**
  4130. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4131. * @bus: PCI bus to probe
  4132. *
  4133. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4134. */
  4135. int pci_probe_reset_bus(struct pci_bus *bus)
  4136. {
  4137. return pci_bus_reset(bus, 1);
  4138. }
  4139. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4140. /**
  4141. * pci_reset_bus - reset a PCI bus
  4142. * @bus: top level PCI bus to reset
  4143. *
  4144. * Do a bus reset on the given bus and any subordinate buses, saving
  4145. * and restoring state of all devices.
  4146. *
  4147. * Return 0 on success, non-zero on error.
  4148. */
  4149. int pci_reset_bus(struct pci_bus *bus)
  4150. {
  4151. int rc;
  4152. rc = pci_bus_reset(bus, 1);
  4153. if (rc)
  4154. return rc;
  4155. pci_bus_save_and_disable(bus);
  4156. rc = pci_bus_reset(bus, 0);
  4157. pci_bus_restore(bus);
  4158. return rc;
  4159. }
  4160. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4161. /**
  4162. * pci_try_reset_bus - Try to reset a PCI bus
  4163. * @bus: top level PCI bus to reset
  4164. *
  4165. * Same as above except return -EAGAIN if the bus cannot be locked
  4166. */
  4167. int pci_try_reset_bus(struct pci_bus *bus)
  4168. {
  4169. int rc;
  4170. rc = pci_bus_reset(bus, 1);
  4171. if (rc)
  4172. return rc;
  4173. pci_bus_save_and_disable(bus);
  4174. if (pci_bus_trylock(bus)) {
  4175. might_sleep();
  4176. pci_reset_bridge_secondary_bus(bus->self);
  4177. pci_bus_unlock(bus);
  4178. } else
  4179. rc = -EAGAIN;
  4180. pci_bus_restore(bus);
  4181. return rc;
  4182. }
  4183. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4184. /**
  4185. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4186. * @dev: PCI device to query
  4187. *
  4188. * Returns mmrbc: maximum designed memory read count in bytes
  4189. * or appropriate error value.
  4190. */
  4191. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4192. {
  4193. int cap;
  4194. u32 stat;
  4195. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4196. if (!cap)
  4197. return -EINVAL;
  4198. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4199. return -EINVAL;
  4200. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4201. }
  4202. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4203. /**
  4204. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4205. * @dev: PCI device to query
  4206. *
  4207. * Returns mmrbc: maximum memory read count in bytes
  4208. * or appropriate error value.
  4209. */
  4210. int pcix_get_mmrbc(struct pci_dev *dev)
  4211. {
  4212. int cap;
  4213. u16 cmd;
  4214. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4215. if (!cap)
  4216. return -EINVAL;
  4217. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4218. return -EINVAL;
  4219. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4220. }
  4221. EXPORT_SYMBOL(pcix_get_mmrbc);
  4222. /**
  4223. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4224. * @dev: PCI device to query
  4225. * @mmrbc: maximum memory read count in bytes
  4226. * valid values are 512, 1024, 2048, 4096
  4227. *
  4228. * If possible sets maximum memory read byte count, some bridges have erratas
  4229. * that prevent this.
  4230. */
  4231. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4232. {
  4233. int cap;
  4234. u32 stat, v, o;
  4235. u16 cmd;
  4236. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4237. return -EINVAL;
  4238. v = ffs(mmrbc) - 10;
  4239. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4240. if (!cap)
  4241. return -EINVAL;
  4242. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4243. return -EINVAL;
  4244. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4245. return -E2BIG;
  4246. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4247. return -EINVAL;
  4248. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4249. if (o != v) {
  4250. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4251. return -EIO;
  4252. cmd &= ~PCI_X_CMD_MAX_READ;
  4253. cmd |= v << 2;
  4254. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4255. return -EIO;
  4256. }
  4257. return 0;
  4258. }
  4259. EXPORT_SYMBOL(pcix_set_mmrbc);
  4260. /**
  4261. * pcie_get_readrq - get PCI Express read request size
  4262. * @dev: PCI device to query
  4263. *
  4264. * Returns maximum memory read request in bytes
  4265. * or appropriate error value.
  4266. */
  4267. int pcie_get_readrq(struct pci_dev *dev)
  4268. {
  4269. u16 ctl;
  4270. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4271. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4272. }
  4273. EXPORT_SYMBOL(pcie_get_readrq);
  4274. /**
  4275. * pcie_set_readrq - set PCI Express maximum memory read request
  4276. * @dev: PCI device to query
  4277. * @rq: maximum memory read count in bytes
  4278. * valid values are 128, 256, 512, 1024, 2048, 4096
  4279. *
  4280. * If possible sets maximum memory read request in bytes
  4281. */
  4282. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4283. {
  4284. u16 v;
  4285. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4286. return -EINVAL;
  4287. /*
  4288. * If using the "performance" PCIe config, we clamp the
  4289. * read rq size to the max packet size to prevent the
  4290. * host bridge generating requests larger than we can
  4291. * cope with
  4292. */
  4293. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4294. int mps = pcie_get_mps(dev);
  4295. if (mps < rq)
  4296. rq = mps;
  4297. }
  4298. v = (ffs(rq) - 8) << 12;
  4299. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4300. PCI_EXP_DEVCTL_READRQ, v);
  4301. }
  4302. EXPORT_SYMBOL(pcie_set_readrq);
  4303. /**
  4304. * pcie_get_mps - get PCI Express maximum payload size
  4305. * @dev: PCI device to query
  4306. *
  4307. * Returns maximum payload size in bytes
  4308. */
  4309. int pcie_get_mps(struct pci_dev *dev)
  4310. {
  4311. u16 ctl;
  4312. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4313. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4314. }
  4315. EXPORT_SYMBOL(pcie_get_mps);
  4316. /**
  4317. * pcie_set_mps - set PCI Express maximum payload size
  4318. * @dev: PCI device to query
  4319. * @mps: maximum payload size in bytes
  4320. * valid values are 128, 256, 512, 1024, 2048, 4096
  4321. *
  4322. * If possible sets maximum payload size
  4323. */
  4324. int pcie_set_mps(struct pci_dev *dev, int mps)
  4325. {
  4326. u16 v;
  4327. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4328. return -EINVAL;
  4329. v = ffs(mps) - 8;
  4330. if (v > dev->pcie_mpss)
  4331. return -EINVAL;
  4332. v <<= 5;
  4333. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4334. PCI_EXP_DEVCTL_PAYLOAD, v);
  4335. }
  4336. EXPORT_SYMBOL(pcie_set_mps);
  4337. /**
  4338. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4339. * @dev: PCI device to query
  4340. * @speed: storage for minimum speed
  4341. * @width: storage for minimum width
  4342. *
  4343. * This function will walk up the PCI device chain and determine the minimum
  4344. * link width and speed of the device.
  4345. */
  4346. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4347. enum pcie_link_width *width)
  4348. {
  4349. int ret;
  4350. *speed = PCI_SPEED_UNKNOWN;
  4351. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4352. while (dev) {
  4353. u16 lnksta;
  4354. enum pci_bus_speed next_speed;
  4355. enum pcie_link_width next_width;
  4356. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4357. if (ret)
  4358. return ret;
  4359. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4360. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4361. PCI_EXP_LNKSTA_NLW_SHIFT;
  4362. if (next_speed < *speed)
  4363. *speed = next_speed;
  4364. if (next_width < *width)
  4365. *width = next_width;
  4366. dev = dev->bus->self;
  4367. }
  4368. return 0;
  4369. }
  4370. EXPORT_SYMBOL(pcie_get_minimum_link);
  4371. /**
  4372. * pci_select_bars - Make BAR mask from the type of resource
  4373. * @dev: the PCI device for which BAR mask is made
  4374. * @flags: resource type mask to be selected
  4375. *
  4376. * This helper routine makes bar mask from the type of resource.
  4377. */
  4378. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4379. {
  4380. int i, bars = 0;
  4381. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4382. if (pci_resource_flags(dev, i) & flags)
  4383. bars |= (1 << i);
  4384. return bars;
  4385. }
  4386. EXPORT_SYMBOL(pci_select_bars);
  4387. /* Some architectures require additional programming to enable VGA */
  4388. static arch_set_vga_state_t arch_set_vga_state;
  4389. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4390. {
  4391. arch_set_vga_state = func; /* NULL disables */
  4392. }
  4393. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4394. unsigned int command_bits, u32 flags)
  4395. {
  4396. if (arch_set_vga_state)
  4397. return arch_set_vga_state(dev, decode, command_bits,
  4398. flags);
  4399. return 0;
  4400. }
  4401. /**
  4402. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4403. * @dev: the PCI device
  4404. * @decode: true = enable decoding, false = disable decoding
  4405. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4406. * @flags: traverse ancestors and change bridges
  4407. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4408. */
  4409. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4410. unsigned int command_bits, u32 flags)
  4411. {
  4412. struct pci_bus *bus;
  4413. struct pci_dev *bridge;
  4414. u16 cmd;
  4415. int rc;
  4416. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4417. /* ARCH specific VGA enables */
  4418. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4419. if (rc)
  4420. return rc;
  4421. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4422. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4423. if (decode == true)
  4424. cmd |= command_bits;
  4425. else
  4426. cmd &= ~command_bits;
  4427. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4428. }
  4429. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4430. return 0;
  4431. bus = dev->bus;
  4432. while (bus) {
  4433. bridge = bus->self;
  4434. if (bridge) {
  4435. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4436. &cmd);
  4437. if (decode == true)
  4438. cmd |= PCI_BRIDGE_CTL_VGA;
  4439. else
  4440. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4441. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4442. cmd);
  4443. }
  4444. bus = bus->parent;
  4445. }
  4446. return 0;
  4447. }
  4448. /**
  4449. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4450. * @dev: the PCI device for which alias is added
  4451. * @devfn: alias slot and function
  4452. *
  4453. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4454. * It should be called early, preferably as PCI fixup header quirk.
  4455. */
  4456. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4457. {
  4458. if (!dev->dma_alias_mask)
  4459. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4460. sizeof(long), GFP_KERNEL);
  4461. if (!dev->dma_alias_mask) {
  4462. pci_warn(dev, "Unable to allocate DMA alias mask\n");
  4463. return;
  4464. }
  4465. set_bit(devfn, dev->dma_alias_mask);
  4466. pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
  4467. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4468. }
  4469. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4470. {
  4471. return (dev1->dma_alias_mask &&
  4472. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4473. (dev2->dma_alias_mask &&
  4474. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4475. }
  4476. bool pci_device_is_present(struct pci_dev *pdev)
  4477. {
  4478. u32 v;
  4479. if (pci_dev_is_disconnected(pdev))
  4480. return false;
  4481. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4482. }
  4483. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4484. void pci_ignore_hotplug(struct pci_dev *dev)
  4485. {
  4486. struct pci_dev *bridge = dev->bus->self;
  4487. dev->ignore_hotplug = 1;
  4488. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4489. if (bridge)
  4490. bridge->ignore_hotplug = 1;
  4491. }
  4492. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4493. resource_size_t __weak pcibios_default_alignment(void)
  4494. {
  4495. return 0;
  4496. }
  4497. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4498. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4499. static DEFINE_SPINLOCK(resource_alignment_lock);
  4500. /**
  4501. * pci_specified_resource_alignment - get resource alignment specified by user.
  4502. * @dev: the PCI device to get
  4503. * @resize: whether or not to change resources' size when reassigning alignment
  4504. *
  4505. * RETURNS: Resource alignment if it is specified.
  4506. * Zero if it is not specified.
  4507. */
  4508. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4509. bool *resize)
  4510. {
  4511. int seg, bus, slot, func, align_order, count;
  4512. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4513. resource_size_t align = pcibios_default_alignment();
  4514. char *p;
  4515. spin_lock(&resource_alignment_lock);
  4516. p = resource_alignment_param;
  4517. if (!*p && !align)
  4518. goto out;
  4519. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4520. align = 0;
  4521. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4522. goto out;
  4523. }
  4524. while (*p) {
  4525. count = 0;
  4526. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4527. p[count] == '@') {
  4528. p += count + 1;
  4529. } else {
  4530. align_order = -1;
  4531. }
  4532. if (strncmp(p, "pci:", 4) == 0) {
  4533. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4534. p += 4;
  4535. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4536. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4537. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4538. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4539. p);
  4540. break;
  4541. }
  4542. subsystem_vendor = subsystem_device = 0;
  4543. }
  4544. p += count;
  4545. if ((!vendor || (vendor == dev->vendor)) &&
  4546. (!device || (device == dev->device)) &&
  4547. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4548. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4549. *resize = true;
  4550. if (align_order == -1)
  4551. align = PAGE_SIZE;
  4552. else
  4553. align = 1 << align_order;
  4554. /* Found */
  4555. break;
  4556. }
  4557. }
  4558. else {
  4559. if (sscanf(p, "%x:%x:%x.%x%n",
  4560. &seg, &bus, &slot, &func, &count) != 4) {
  4561. seg = 0;
  4562. if (sscanf(p, "%x:%x.%x%n",
  4563. &bus, &slot, &func, &count) != 3) {
  4564. /* Invalid format */
  4565. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4566. p);
  4567. break;
  4568. }
  4569. }
  4570. p += count;
  4571. if (seg == pci_domain_nr(dev->bus) &&
  4572. bus == dev->bus->number &&
  4573. slot == PCI_SLOT(dev->devfn) &&
  4574. func == PCI_FUNC(dev->devfn)) {
  4575. *resize = true;
  4576. if (align_order == -1)
  4577. align = PAGE_SIZE;
  4578. else
  4579. align = 1 << align_order;
  4580. /* Found */
  4581. break;
  4582. }
  4583. }
  4584. if (*p != ';' && *p != ',') {
  4585. /* End of param or invalid format */
  4586. break;
  4587. }
  4588. p++;
  4589. }
  4590. out:
  4591. spin_unlock(&resource_alignment_lock);
  4592. return align;
  4593. }
  4594. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4595. resource_size_t align, bool resize)
  4596. {
  4597. struct resource *r = &dev->resource[bar];
  4598. resource_size_t size;
  4599. if (!(r->flags & IORESOURCE_MEM))
  4600. return;
  4601. if (r->flags & IORESOURCE_PCI_FIXED) {
  4602. pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4603. bar, r, (unsigned long long)align);
  4604. return;
  4605. }
  4606. size = resource_size(r);
  4607. if (size >= align)
  4608. return;
  4609. /*
  4610. * Increase the alignment of the resource. There are two ways we
  4611. * can do this:
  4612. *
  4613. * 1) Increase the size of the resource. BARs are aligned on their
  4614. * size, so when we reallocate space for this resource, we'll
  4615. * allocate it with the larger alignment. This also prevents
  4616. * assignment of any other BARs inside the alignment region, so
  4617. * if we're requesting page alignment, this means no other BARs
  4618. * will share the page.
  4619. *
  4620. * The disadvantage is that this makes the resource larger than
  4621. * the hardware BAR, which may break drivers that compute things
  4622. * based on the resource size, e.g., to find registers at a
  4623. * fixed offset before the end of the BAR.
  4624. *
  4625. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4626. * set r->start to the desired alignment. By itself this
  4627. * doesn't prevent other BARs being put inside the alignment
  4628. * region, but if we realign *every* resource of every device in
  4629. * the system, none of them will share an alignment region.
  4630. *
  4631. * When the user has requested alignment for only some devices via
  4632. * the "pci=resource_alignment" argument, "resize" is true and we
  4633. * use the first method. Otherwise we assume we're aligning all
  4634. * devices and we use the second.
  4635. */
  4636. pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4637. bar, r, (unsigned long long)align);
  4638. if (resize) {
  4639. r->start = 0;
  4640. r->end = align - 1;
  4641. } else {
  4642. r->flags &= ~IORESOURCE_SIZEALIGN;
  4643. r->flags |= IORESOURCE_STARTALIGN;
  4644. r->start = align;
  4645. r->end = r->start + size - 1;
  4646. }
  4647. r->flags |= IORESOURCE_UNSET;
  4648. }
  4649. /*
  4650. * This function disables memory decoding and releases memory resources
  4651. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4652. * It also rounds up size to specified alignment.
  4653. * Later on, the kernel will assign page-aligned memory resource back
  4654. * to the device.
  4655. */
  4656. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4657. {
  4658. int i;
  4659. struct resource *r;
  4660. resource_size_t align;
  4661. u16 command;
  4662. bool resize = false;
  4663. /*
  4664. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4665. * 3.4.1.11. Their resources are allocated from the space
  4666. * described by the VF BARx register in the PF's SR-IOV capability.
  4667. * We can't influence their alignment here.
  4668. */
  4669. if (dev->is_virtfn)
  4670. return;
  4671. /* check if specified PCI is target device to reassign */
  4672. align = pci_specified_resource_alignment(dev, &resize);
  4673. if (!align)
  4674. return;
  4675. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4676. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4677. pci_warn(dev, "Can't reassign resources to host bridge\n");
  4678. return;
  4679. }
  4680. pci_info(dev, "Disabling memory decoding and releasing memory resources\n");
  4681. pci_read_config_word(dev, PCI_COMMAND, &command);
  4682. command &= ~PCI_COMMAND_MEMORY;
  4683. pci_write_config_word(dev, PCI_COMMAND, command);
  4684. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4685. pci_request_resource_alignment(dev, i, align, resize);
  4686. /*
  4687. * Need to disable bridge's resource window,
  4688. * to enable the kernel to reassign new resource
  4689. * window later on.
  4690. */
  4691. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4692. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4693. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4694. r = &dev->resource[i];
  4695. if (!(r->flags & IORESOURCE_MEM))
  4696. continue;
  4697. r->flags |= IORESOURCE_UNSET;
  4698. r->end = resource_size(r) - 1;
  4699. r->start = 0;
  4700. }
  4701. pci_disable_bridge_window(dev);
  4702. }
  4703. }
  4704. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4705. {
  4706. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4707. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4708. spin_lock(&resource_alignment_lock);
  4709. strncpy(resource_alignment_param, buf, count);
  4710. resource_alignment_param[count] = '\0';
  4711. spin_unlock(&resource_alignment_lock);
  4712. return count;
  4713. }
  4714. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4715. {
  4716. size_t count;
  4717. spin_lock(&resource_alignment_lock);
  4718. count = snprintf(buf, size, "%s", resource_alignment_param);
  4719. spin_unlock(&resource_alignment_lock);
  4720. return count;
  4721. }
  4722. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4723. {
  4724. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4725. }
  4726. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4727. const char *buf, size_t count)
  4728. {
  4729. return pci_set_resource_alignment_param(buf, count);
  4730. }
  4731. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4732. pci_resource_alignment_store);
  4733. static int __init pci_resource_alignment_sysfs_init(void)
  4734. {
  4735. return bus_create_file(&pci_bus_type,
  4736. &bus_attr_resource_alignment);
  4737. }
  4738. late_initcall(pci_resource_alignment_sysfs_init);
  4739. static void pci_no_domains(void)
  4740. {
  4741. #ifdef CONFIG_PCI_DOMAINS
  4742. pci_domains_supported = 0;
  4743. #endif
  4744. }
  4745. #ifdef CONFIG_PCI_DOMAINS
  4746. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4747. int pci_get_new_domain_nr(void)
  4748. {
  4749. return atomic_inc_return(&__domain_nr);
  4750. }
  4751. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4752. static int of_pci_bus_find_domain_nr(struct device *parent)
  4753. {
  4754. static int use_dt_domains = -1;
  4755. int domain = -1;
  4756. if (parent)
  4757. domain = of_get_pci_domain_nr(parent->of_node);
  4758. /*
  4759. * Check DT domain and use_dt_domains values.
  4760. *
  4761. * If DT domain property is valid (domain >= 0) and
  4762. * use_dt_domains != 0, the DT assignment is valid since this means
  4763. * we have not previously allocated a domain number by using
  4764. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4765. * 1, to indicate that we have just assigned a domain number from
  4766. * DT.
  4767. *
  4768. * If DT domain property value is not valid (ie domain < 0), and we
  4769. * have not previously assigned a domain number from DT
  4770. * (use_dt_domains != 1) we should assign a domain number by
  4771. * using the:
  4772. *
  4773. * pci_get_new_domain_nr()
  4774. *
  4775. * API and update the use_dt_domains value to keep track of method we
  4776. * are using to assign domain numbers (use_dt_domains = 0).
  4777. *
  4778. * All other combinations imply we have a platform that is trying
  4779. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4780. * which is a recipe for domain mishandling and it is prevented by
  4781. * invalidating the domain value (domain = -1) and printing a
  4782. * corresponding error.
  4783. */
  4784. if (domain >= 0 && use_dt_domains) {
  4785. use_dt_domains = 1;
  4786. } else if (domain < 0 && use_dt_domains != 1) {
  4787. use_dt_domains = 0;
  4788. domain = pci_get_new_domain_nr();
  4789. } else {
  4790. if (parent)
  4791. pr_err("Node %pOF has ", parent->of_node);
  4792. pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
  4793. domain = -1;
  4794. }
  4795. return domain;
  4796. }
  4797. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4798. {
  4799. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4800. acpi_pci_bus_find_domain_nr(bus);
  4801. }
  4802. #endif
  4803. #endif
  4804. /**
  4805. * pci_ext_cfg_avail - can we access extended PCI config space?
  4806. *
  4807. * Returns 1 if we can access PCI extended config space (offsets
  4808. * greater than 0xff). This is the default implementation. Architecture
  4809. * implementations can override this.
  4810. */
  4811. int __weak pci_ext_cfg_avail(void)
  4812. {
  4813. return 1;
  4814. }
  4815. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4816. {
  4817. }
  4818. EXPORT_SYMBOL(pci_fixup_cardbus);
  4819. static int __init pci_setup(char *str)
  4820. {
  4821. while (str) {
  4822. char *k = strchr(str, ',');
  4823. if (k)
  4824. *k++ = 0;
  4825. if (*str && (str = pcibios_setup(str)) && *str) {
  4826. if (!strcmp(str, "nomsi")) {
  4827. pci_no_msi();
  4828. } else if (!strcmp(str, "noaer")) {
  4829. pci_no_aer();
  4830. } else if (!strncmp(str, "realloc=", 8)) {
  4831. pci_realloc_get_opt(str + 8);
  4832. } else if (!strncmp(str, "realloc", 7)) {
  4833. pci_realloc_get_opt("on");
  4834. } else if (!strcmp(str, "nodomains")) {
  4835. pci_no_domains();
  4836. } else if (!strncmp(str, "noari", 5)) {
  4837. pcie_ari_disabled = true;
  4838. } else if (!strncmp(str, "cbiosize=", 9)) {
  4839. pci_cardbus_io_size = memparse(str + 9, &str);
  4840. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4841. pci_cardbus_mem_size = memparse(str + 10, &str);
  4842. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4843. pci_set_resource_alignment_param(str + 19,
  4844. strlen(str + 19));
  4845. } else if (!strncmp(str, "ecrc=", 5)) {
  4846. pcie_ecrc_get_policy(str + 5);
  4847. } else if (!strncmp(str, "hpiosize=", 9)) {
  4848. pci_hotplug_io_size = memparse(str + 9, &str);
  4849. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4850. pci_hotplug_mem_size = memparse(str + 10, &str);
  4851. } else if (!strncmp(str, "hpbussize=", 10)) {
  4852. pci_hotplug_bus_size =
  4853. simple_strtoul(str + 10, &str, 0);
  4854. if (pci_hotplug_bus_size > 0xff)
  4855. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4856. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4857. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4858. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4859. pcie_bus_config = PCIE_BUS_SAFE;
  4860. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4861. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4862. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4863. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4864. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4865. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4866. } else {
  4867. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4868. str);
  4869. }
  4870. }
  4871. str = k;
  4872. }
  4873. return 0;
  4874. }
  4875. early_param("pci", pci_setup);