intel_csr.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "i915_reg.h"
  27. /**
  28. * DOC: csr support for dmc
  29. *
  30. * Display Context Save and Restore (CSR) firmware support added from gen9
  31. * onwards to drive newly added DMC (Display microcontroller) in display
  32. * engine to save and restore the state of display engine when it enter into
  33. * low-power state and comes back to normal.
  34. *
  35. * Firmware loading status will be one of the below states: FW_UNINITIALIZED,
  36. * FW_LOADED, FW_FAILED.
  37. *
  38. * Once the firmware is written into the registers status will be moved from
  39. * FW_UNINITIALIZED to FW_LOADED and for any erroneous condition status will
  40. * be moved to FW_FAILED.
  41. */
  42. #define I915_CSR_KBL "i915/kbl_dmc_ver1.bin"
  43. MODULE_FIRMWARE(I915_CSR_KBL);
  44. #define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 1)
  45. #define I915_CSR_SKL "i915/skl_dmc_ver1.bin"
  46. MODULE_FIRMWARE(I915_CSR_SKL);
  47. #define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 23)
  48. #define I915_CSR_BXT "i915/bxt_dmc_ver1.bin"
  49. MODULE_FIRMWARE(I915_CSR_BXT);
  50. #define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
  51. #define FIRMWARE_URL "https://01.org/linuxgraphics/intel-linux-graphics-firmwares"
  52. #define CSR_MAX_FW_SIZE 0x2FFF
  53. #define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
  54. struct intel_css_header {
  55. /* 0x09 for DMC */
  56. uint32_t module_type;
  57. /* Includes the DMC specific header in dwords */
  58. uint32_t header_len;
  59. /* always value would be 0x10000 */
  60. uint32_t header_ver;
  61. /* Not used */
  62. uint32_t module_id;
  63. /* Not used */
  64. uint32_t module_vendor;
  65. /* in YYYYMMDD format */
  66. uint32_t date;
  67. /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
  68. uint32_t size;
  69. /* Not used */
  70. uint32_t key_size;
  71. /* Not used */
  72. uint32_t modulus_size;
  73. /* Not used */
  74. uint32_t exponent_size;
  75. /* Not used */
  76. uint32_t reserved1[12];
  77. /* Major Minor */
  78. uint32_t version;
  79. /* Not used */
  80. uint32_t reserved2[8];
  81. /* Not used */
  82. uint32_t kernel_header_info;
  83. } __packed;
  84. struct intel_fw_info {
  85. uint16_t reserved1;
  86. /* Stepping (A, B, C, ..., *). * is a wildcard */
  87. char stepping;
  88. /* Sub-stepping (0, 1, ..., *). * is a wildcard */
  89. char substepping;
  90. uint32_t offset;
  91. uint32_t reserved2;
  92. } __packed;
  93. struct intel_package_header {
  94. /* DMC container header length in dwords */
  95. unsigned char header_len;
  96. /* always value would be 0x01 */
  97. unsigned char header_ver;
  98. unsigned char reserved[10];
  99. /* Number of valid entries in the FWInfo array below */
  100. uint32_t num_entries;
  101. struct intel_fw_info fw_info[20];
  102. } __packed;
  103. struct intel_dmc_header {
  104. /* always value would be 0x40403E3E */
  105. uint32_t signature;
  106. /* DMC binary header length */
  107. unsigned char header_len;
  108. /* 0x01 */
  109. unsigned char header_ver;
  110. /* Reserved */
  111. uint16_t dmcc_ver;
  112. /* Major, Minor */
  113. uint32_t project;
  114. /* Firmware program size (excluding header) in dwords */
  115. uint32_t fw_size;
  116. /* Major Minor version */
  117. uint32_t fw_version;
  118. /* Number of valid MMIO cycles present. */
  119. uint32_t mmio_count;
  120. /* MMIO address */
  121. uint32_t mmioaddr[8];
  122. /* MMIO data */
  123. uint32_t mmiodata[8];
  124. /* FW filename */
  125. unsigned char dfile[32];
  126. uint32_t reserved1[2];
  127. } __packed;
  128. struct stepping_info {
  129. char stepping;
  130. char substepping;
  131. };
  132. static const struct stepping_info kbl_stepping_info[] = {
  133. {'A', '0'}, {'B', '0'}, {'C', '0'},
  134. {'D', '0'}, {'E', '0'}, {'F', '0'},
  135. {'G', '0'}, {'H', '0'}, {'I', '0'},
  136. };
  137. static const struct stepping_info skl_stepping_info[] = {
  138. {'A', '0'}, {'B', '0'}, {'C', '0'},
  139. {'D', '0'}, {'E', '0'}, {'F', '0'},
  140. {'G', '0'}, {'H', '0'}, {'I', '0'},
  141. {'J', '0'}, {'K', '0'}
  142. };
  143. static const struct stepping_info bxt_stepping_info[] = {
  144. {'A', '0'}, {'A', '1'}, {'A', '2'},
  145. {'B', '0'}, {'B', '1'}, {'B', '2'}
  146. };
  147. static const struct stepping_info no_stepping_info = { '*', '*' };
  148. static const struct stepping_info *
  149. intel_get_stepping_info(struct drm_i915_private *dev_priv)
  150. {
  151. const struct stepping_info *si;
  152. unsigned int size;
  153. if (IS_KABYLAKE(dev_priv)) {
  154. size = ARRAY_SIZE(kbl_stepping_info);
  155. si = kbl_stepping_info;
  156. } else if (IS_SKYLAKE(dev_priv)) {
  157. size = ARRAY_SIZE(skl_stepping_info);
  158. si = skl_stepping_info;
  159. } else if (IS_BROXTON(dev_priv)) {
  160. size = ARRAY_SIZE(bxt_stepping_info);
  161. si = bxt_stepping_info;
  162. } else {
  163. size = 0;
  164. }
  165. if (INTEL_REVID(dev_priv) < size)
  166. return si + INTEL_REVID(dev_priv);
  167. return &no_stepping_info;
  168. }
  169. static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
  170. {
  171. uint32_t val, mask;
  172. mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
  173. if (IS_BROXTON(dev_priv))
  174. mask |= DC_STATE_DEBUG_MASK_CORES;
  175. /* The below bit doesn't need to be cleared ever afterwards */
  176. val = I915_READ(DC_STATE_DEBUG);
  177. if ((val & mask) != mask) {
  178. val |= mask;
  179. I915_WRITE(DC_STATE_DEBUG, val);
  180. POSTING_READ(DC_STATE_DEBUG);
  181. }
  182. }
  183. /**
  184. * intel_csr_load_program() - write the firmware from memory to register.
  185. * @dev_priv: i915 drm device.
  186. *
  187. * CSR firmware is read from a .bin file and kept in internal memory one time.
  188. * Everytime display comes back from low power state this function is called to
  189. * copy the firmware from internal memory to registers.
  190. */
  191. void intel_csr_load_program(struct drm_i915_private *dev_priv)
  192. {
  193. u32 *payload = dev_priv->csr.dmc_payload;
  194. uint32_t i, fw_size;
  195. if (!IS_GEN9(dev_priv)) {
  196. DRM_ERROR("No CSR support available for this platform\n");
  197. return;
  198. }
  199. if (!dev_priv->csr.dmc_payload) {
  200. DRM_ERROR("Tried to program CSR with empty payload\n");
  201. return;
  202. }
  203. fw_size = dev_priv->csr.dmc_fw_size;
  204. for (i = 0; i < fw_size; i++)
  205. I915_WRITE(CSR_PROGRAM(i), payload[i]);
  206. for (i = 0; i < dev_priv->csr.mmio_count; i++) {
  207. I915_WRITE(dev_priv->csr.mmioaddr[i],
  208. dev_priv->csr.mmiodata[i]);
  209. }
  210. dev_priv->csr.dc_state = 0;
  211. gen9_set_dc_state_debugmask(dev_priv);
  212. }
  213. static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
  214. const struct firmware *fw)
  215. {
  216. struct intel_css_header *css_header;
  217. struct intel_package_header *package_header;
  218. struct intel_dmc_header *dmc_header;
  219. struct intel_csr *csr = &dev_priv->csr;
  220. const struct stepping_info *si = intel_get_stepping_info(dev_priv);
  221. uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
  222. uint32_t i;
  223. uint32_t *dmc_payload;
  224. uint32_t required_min_version;
  225. if (!fw)
  226. return NULL;
  227. /* Extract CSS Header information*/
  228. css_header = (struct intel_css_header *)fw->data;
  229. if (sizeof(struct intel_css_header) !=
  230. (css_header->header_len * 4)) {
  231. DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
  232. (css_header->header_len * 4));
  233. return NULL;
  234. }
  235. csr->version = css_header->version;
  236. if (IS_KABYLAKE(dev_priv)) {
  237. required_min_version = KBL_CSR_VERSION_REQUIRED;
  238. } else if (IS_SKYLAKE(dev_priv)) {
  239. required_min_version = SKL_CSR_VERSION_REQUIRED;
  240. } else if (IS_BROXTON(dev_priv)) {
  241. required_min_version = BXT_CSR_VERSION_REQUIRED;
  242. } else {
  243. MISSING_CASE(INTEL_REVID(dev_priv));
  244. required_min_version = 0;
  245. }
  246. if (csr->version < required_min_version) {
  247. DRM_INFO("Refusing to load old DMC firmware v%u.%u,"
  248. " please upgrade to v%u.%u or later"
  249. " [" FIRMWARE_URL "].\n",
  250. CSR_VERSION_MAJOR(csr->version),
  251. CSR_VERSION_MINOR(csr->version),
  252. CSR_VERSION_MAJOR(required_min_version),
  253. CSR_VERSION_MINOR(required_min_version));
  254. return NULL;
  255. }
  256. readcount += sizeof(struct intel_css_header);
  257. /* Extract Package Header information*/
  258. package_header = (struct intel_package_header *)
  259. &fw->data[readcount];
  260. if (sizeof(struct intel_package_header) !=
  261. (package_header->header_len * 4)) {
  262. DRM_ERROR("Firmware has wrong package header length %u bytes\n",
  263. (package_header->header_len * 4));
  264. return NULL;
  265. }
  266. readcount += sizeof(struct intel_package_header);
  267. /* Search for dmc_offset to find firware binary. */
  268. for (i = 0; i < package_header->num_entries; i++) {
  269. if (package_header->fw_info[i].substepping == '*' &&
  270. si->stepping == package_header->fw_info[i].stepping) {
  271. dmc_offset = package_header->fw_info[i].offset;
  272. break;
  273. } else if (si->stepping == package_header->fw_info[i].stepping &&
  274. si->substepping == package_header->fw_info[i].substepping) {
  275. dmc_offset = package_header->fw_info[i].offset;
  276. break;
  277. } else if (package_header->fw_info[i].stepping == '*' &&
  278. package_header->fw_info[i].substepping == '*')
  279. dmc_offset = package_header->fw_info[i].offset;
  280. }
  281. if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
  282. DRM_ERROR("Firmware not supported for %c stepping\n",
  283. si->stepping);
  284. return NULL;
  285. }
  286. readcount += dmc_offset;
  287. /* Extract dmc_header information. */
  288. dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
  289. if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
  290. DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
  291. (dmc_header->header_len));
  292. return NULL;
  293. }
  294. readcount += sizeof(struct intel_dmc_header);
  295. /* Cache the dmc header info. */
  296. if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
  297. DRM_ERROR("Firmware has wrong mmio count %u\n",
  298. dmc_header->mmio_count);
  299. return NULL;
  300. }
  301. csr->mmio_count = dmc_header->mmio_count;
  302. for (i = 0; i < dmc_header->mmio_count; i++) {
  303. if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
  304. dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
  305. DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
  306. dmc_header->mmioaddr[i]);
  307. return NULL;
  308. }
  309. csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
  310. csr->mmiodata[i] = dmc_header->mmiodata[i];
  311. }
  312. /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
  313. nbytes = dmc_header->fw_size * 4;
  314. if (nbytes > CSR_MAX_FW_SIZE) {
  315. DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
  316. return NULL;
  317. }
  318. csr->dmc_fw_size = dmc_header->fw_size;
  319. dmc_payload = kmalloc(nbytes, GFP_KERNEL);
  320. if (!dmc_payload) {
  321. DRM_ERROR("Memory allocation failed for dmc payload\n");
  322. return NULL;
  323. }
  324. return memcpy(dmc_payload, &fw->data[readcount], nbytes);
  325. }
  326. static void csr_load_work_fn(struct work_struct *work)
  327. {
  328. struct drm_i915_private *dev_priv;
  329. struct intel_csr *csr;
  330. const struct firmware *fw;
  331. int ret;
  332. dev_priv = container_of(work, typeof(*dev_priv), csr.work);
  333. csr = &dev_priv->csr;
  334. ret = request_firmware(&fw, dev_priv->csr.fw_path,
  335. &dev_priv->dev->pdev->dev);
  336. if (fw)
  337. dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
  338. if (dev_priv->csr.dmc_payload) {
  339. intel_csr_load_program(dev_priv);
  340. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  341. DRM_INFO("Finished loading %s (v%u.%u)\n",
  342. dev_priv->csr.fw_path,
  343. CSR_VERSION_MAJOR(csr->version),
  344. CSR_VERSION_MINOR(csr->version));
  345. } else {
  346. dev_notice(dev_priv->dev->dev,
  347. "Failed to load DMC firmware"
  348. " [" FIRMWARE_URL "],"
  349. " disabling runtime power management.\n");
  350. }
  351. release_firmware(fw);
  352. }
  353. /**
  354. * intel_csr_ucode_init() - initialize the firmware loading.
  355. * @dev_priv: i915 drm device.
  356. *
  357. * This function is called at the time of loading the display driver to read
  358. * firmware from a .bin file and copied into a internal memory.
  359. */
  360. void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
  361. {
  362. struct intel_csr *csr = &dev_priv->csr;
  363. INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
  364. if (!HAS_CSR(dev_priv))
  365. return;
  366. if (IS_KABYLAKE(dev_priv))
  367. csr->fw_path = I915_CSR_KBL;
  368. else if (IS_SKYLAKE(dev_priv))
  369. csr->fw_path = I915_CSR_SKL;
  370. else if (IS_BROXTON(dev_priv))
  371. csr->fw_path = I915_CSR_BXT;
  372. else {
  373. DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
  374. return;
  375. }
  376. DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
  377. /*
  378. * Obtain a runtime pm reference, until CSR is loaded,
  379. * to avoid entering runtime-suspend.
  380. */
  381. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  382. schedule_work(&dev_priv->csr.work);
  383. }
  384. /**
  385. * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
  386. * @dev_priv: i915 drm device
  387. *
  388. * Prepare the DMC firmware before entering system suspend. This includes
  389. * flushing pending work items and releasing any resources acquired during
  390. * init.
  391. */
  392. void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
  393. {
  394. if (!HAS_CSR(dev_priv))
  395. return;
  396. flush_work(&dev_priv->csr.work);
  397. /* Drop the reference held in case DMC isn't loaded. */
  398. if (!dev_priv->csr.dmc_payload)
  399. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  400. }
  401. /**
  402. * intel_csr_ucode_resume() - init CSR firmware during system resume
  403. * @dev_priv: i915 drm device
  404. *
  405. * Reinitialize the DMC firmware during system resume, reacquiring any
  406. * resources released in intel_csr_ucode_suspend().
  407. */
  408. void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
  409. {
  410. if (!HAS_CSR(dev_priv))
  411. return;
  412. /*
  413. * Reacquire the reference to keep RPM disabled in case DMC isn't
  414. * loaded.
  415. */
  416. if (!dev_priv->csr.dmc_payload)
  417. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  418. }
  419. /**
  420. * intel_csr_ucode_fini() - unload the CSR firmware.
  421. * @dev_priv: i915 drm device.
  422. *
  423. * Firmmware unloading includes freeing the internal memory and reset the
  424. * firmware loading status.
  425. */
  426. void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
  427. {
  428. if (!HAS_CSR(dev_priv))
  429. return;
  430. intel_csr_ucode_suspend(dev_priv);
  431. kfree(dev_priv->csr.dmc_payload);
  432. }