gfx_v8_0.c 213 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  249. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  250. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  251. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  252. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  253. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  254. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  255. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  256. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  257. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  258. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  259. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  260. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  261. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  262. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  263. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  264. };
  265. static const u32 polaris11_golden_common_all[] =
  266. {
  267. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  268. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  269. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  270. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  273. };
  274. static const u32 golden_settings_polaris10_a11[] =
  275. {
  276. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  277. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  278. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  279. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  280. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  281. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  282. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  283. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  284. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  285. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  286. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  287. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  288. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  289. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  290. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  291. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  292. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  293. };
  294. static const u32 polaris10_golden_common_all[] =
  295. {
  296. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  297. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  298. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  304. };
  305. static const u32 fiji_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  315. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  316. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  317. };
  318. static const u32 golden_settings_fiji_a10[] =
  319. {
  320. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  321. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  322. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  323. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  324. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  325. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  326. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  327. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  328. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  329. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  330. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  331. };
  332. static const u32 fiji_mgcg_cgcg_init[] =
  333. {
  334. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  335. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  336. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  341. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  345. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  356. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  359. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  360. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  361. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  364. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  365. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  366. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  367. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  368. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  369. };
  370. static const u32 golden_settings_iceland_a11[] =
  371. {
  372. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  373. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  374. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  375. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  376. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  377. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  378. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  379. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  380. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  381. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  382. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  383. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  384. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  385. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  386. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  387. };
  388. static const u32 iceland_golden_common_all[] =
  389. {
  390. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  391. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  392. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  393. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  394. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  395. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  396. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  397. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  398. };
  399. static const u32 iceland_mgcg_cgcg_init[] =
  400. {
  401. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  402. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  403. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  406. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  407. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  433. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  434. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  435. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  436. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  437. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  455. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  463. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  464. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  465. };
  466. static const u32 cz_golden_settings_a11[] =
  467. {
  468. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  469. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  470. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  471. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  472. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  473. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  474. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  475. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  476. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  477. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  478. };
  479. static const u32 cz_golden_common_all[] =
  480. {
  481. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  482. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  483. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  484. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  485. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  486. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  487. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  488. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  489. };
  490. static const u32 cz_mgcg_cgcg_init[] =
  491. {
  492. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  501. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  503. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  510. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  511. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  512. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  514. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  517. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  518. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  519. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  520. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  521. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  522. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  523. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  524. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  525. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  526. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  527. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  528. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  529. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  530. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  531. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  532. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  533. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  534. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  535. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  536. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  537. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  538. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  539. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  540. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  541. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  542. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  543. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  544. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  545. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  546. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  547. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  548. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  549. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  550. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  551. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  552. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  553. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  554. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  555. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  556. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  557. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  558. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  559. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  560. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  561. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  562. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  563. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  564. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  565. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  566. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  567. };
  568. static const u32 stoney_golden_settings_a11[] =
  569. {
  570. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  571. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  572. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  573. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  574. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  575. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  576. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  577. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  578. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  579. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  580. };
  581. static const u32 stoney_golden_common_all[] =
  582. {
  583. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  584. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  585. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  586. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  587. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  588. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  589. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  590. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  591. };
  592. static const u32 stoney_mgcg_cgcg_init[] =
  593. {
  594. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  595. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  596. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  597. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  598. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  599. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  600. };
  601. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  602. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  603. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  604. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  605. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  606. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  607. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  608. {
  609. switch (adev->asic_type) {
  610. case CHIP_TOPAZ:
  611. amdgpu_program_register_sequence(adev,
  612. iceland_mgcg_cgcg_init,
  613. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  614. amdgpu_program_register_sequence(adev,
  615. golden_settings_iceland_a11,
  616. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  617. amdgpu_program_register_sequence(adev,
  618. iceland_golden_common_all,
  619. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  620. break;
  621. case CHIP_FIJI:
  622. amdgpu_program_register_sequence(adev,
  623. fiji_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_fiji_a10,
  627. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  628. amdgpu_program_register_sequence(adev,
  629. fiji_golden_common_all,
  630. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  631. break;
  632. case CHIP_TONGA:
  633. amdgpu_program_register_sequence(adev,
  634. tonga_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_tonga_a11,
  638. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  639. amdgpu_program_register_sequence(adev,
  640. tonga_golden_common_all,
  641. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  642. break;
  643. case CHIP_POLARIS11:
  644. amdgpu_program_register_sequence(adev,
  645. golden_settings_polaris11_a11,
  646. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  647. amdgpu_program_register_sequence(adev,
  648. polaris11_golden_common_all,
  649. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  650. break;
  651. case CHIP_POLARIS10:
  652. amdgpu_program_register_sequence(adev,
  653. golden_settings_polaris10_a11,
  654. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  655. amdgpu_program_register_sequence(adev,
  656. polaris10_golden_common_all,
  657. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  658. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  659. if (adev->pdev->revision == 0xc7) {
  660. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  661. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  662. }
  663. break;
  664. case CHIP_CARRIZO:
  665. amdgpu_program_register_sequence(adev,
  666. cz_mgcg_cgcg_init,
  667. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  668. amdgpu_program_register_sequence(adev,
  669. cz_golden_settings_a11,
  670. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  671. amdgpu_program_register_sequence(adev,
  672. cz_golden_common_all,
  673. (const u32)ARRAY_SIZE(cz_golden_common_all));
  674. break;
  675. case CHIP_STONEY:
  676. amdgpu_program_register_sequence(adev,
  677. stoney_mgcg_cgcg_init,
  678. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  679. amdgpu_program_register_sequence(adev,
  680. stoney_golden_settings_a11,
  681. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  682. amdgpu_program_register_sequence(adev,
  683. stoney_golden_common_all,
  684. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  685. break;
  686. default:
  687. break;
  688. }
  689. }
  690. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  691. {
  692. int i;
  693. adev->gfx.scratch.num_reg = 7;
  694. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  695. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  696. adev->gfx.scratch.free[i] = true;
  697. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  698. }
  699. }
  700. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  701. {
  702. struct amdgpu_device *adev = ring->adev;
  703. uint32_t scratch;
  704. uint32_t tmp = 0;
  705. unsigned i;
  706. int r;
  707. r = amdgpu_gfx_scratch_get(adev, &scratch);
  708. if (r) {
  709. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  710. return r;
  711. }
  712. WREG32(scratch, 0xCAFEDEAD);
  713. r = amdgpu_ring_alloc(ring, 3);
  714. if (r) {
  715. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  716. ring->idx, r);
  717. amdgpu_gfx_scratch_free(adev, scratch);
  718. return r;
  719. }
  720. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  721. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  722. amdgpu_ring_write(ring, 0xDEADBEEF);
  723. amdgpu_ring_commit(ring);
  724. for (i = 0; i < adev->usec_timeout; i++) {
  725. tmp = RREG32(scratch);
  726. if (tmp == 0xDEADBEEF)
  727. break;
  728. DRM_UDELAY(1);
  729. }
  730. if (i < adev->usec_timeout) {
  731. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  732. ring->idx, i);
  733. } else {
  734. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  735. ring->idx, scratch, tmp);
  736. r = -EINVAL;
  737. }
  738. amdgpu_gfx_scratch_free(adev, scratch);
  739. return r;
  740. }
  741. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  742. {
  743. struct amdgpu_device *adev = ring->adev;
  744. struct amdgpu_ib ib;
  745. struct fence *f = NULL;
  746. uint32_t scratch;
  747. uint32_t tmp = 0;
  748. unsigned i;
  749. int r;
  750. r = amdgpu_gfx_scratch_get(adev, &scratch);
  751. if (r) {
  752. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  753. return r;
  754. }
  755. WREG32(scratch, 0xCAFEDEAD);
  756. memset(&ib, 0, sizeof(ib));
  757. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  758. if (r) {
  759. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  760. goto err1;
  761. }
  762. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  763. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  764. ib.ptr[2] = 0xDEADBEEF;
  765. ib.length_dw = 3;
  766. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  767. if (r)
  768. goto err2;
  769. r = fence_wait(f, false);
  770. if (r) {
  771. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  772. goto err2;
  773. }
  774. for (i = 0; i < adev->usec_timeout; i++) {
  775. tmp = RREG32(scratch);
  776. if (tmp == 0xDEADBEEF)
  777. break;
  778. DRM_UDELAY(1);
  779. }
  780. if (i < adev->usec_timeout) {
  781. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  782. ring->idx, i);
  783. goto err2;
  784. } else {
  785. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  786. scratch, tmp);
  787. r = -EINVAL;
  788. }
  789. err2:
  790. fence_put(f);
  791. amdgpu_ib_free(adev, &ib, NULL);
  792. fence_put(f);
  793. err1:
  794. amdgpu_gfx_scratch_free(adev, scratch);
  795. return r;
  796. }
  797. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  798. release_firmware(adev->gfx.pfp_fw);
  799. adev->gfx.pfp_fw = NULL;
  800. release_firmware(adev->gfx.me_fw);
  801. adev->gfx.me_fw = NULL;
  802. release_firmware(adev->gfx.ce_fw);
  803. adev->gfx.ce_fw = NULL;
  804. release_firmware(adev->gfx.rlc_fw);
  805. adev->gfx.rlc_fw = NULL;
  806. release_firmware(adev->gfx.mec_fw);
  807. adev->gfx.mec_fw = NULL;
  808. if ((adev->asic_type != CHIP_STONEY) &&
  809. (adev->asic_type != CHIP_TOPAZ))
  810. release_firmware(adev->gfx.mec2_fw);
  811. adev->gfx.mec2_fw = NULL;
  812. kfree(adev->gfx.rlc.register_list_format);
  813. }
  814. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  815. {
  816. const char *chip_name;
  817. char fw_name[30];
  818. int err;
  819. struct amdgpu_firmware_info *info = NULL;
  820. const struct common_firmware_header *header = NULL;
  821. const struct gfx_firmware_header_v1_0 *cp_hdr;
  822. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  823. unsigned int *tmp = NULL, i;
  824. DRM_DEBUG("\n");
  825. switch (adev->asic_type) {
  826. case CHIP_TOPAZ:
  827. chip_name = "topaz";
  828. break;
  829. case CHIP_TONGA:
  830. chip_name = "tonga";
  831. break;
  832. case CHIP_CARRIZO:
  833. chip_name = "carrizo";
  834. break;
  835. case CHIP_FIJI:
  836. chip_name = "fiji";
  837. break;
  838. case CHIP_POLARIS11:
  839. chip_name = "polaris11";
  840. break;
  841. case CHIP_POLARIS10:
  842. chip_name = "polaris10";
  843. break;
  844. case CHIP_STONEY:
  845. chip_name = "stoney";
  846. break;
  847. default:
  848. BUG();
  849. }
  850. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  851. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  852. if (err)
  853. goto out;
  854. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  855. if (err)
  856. goto out;
  857. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  858. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  859. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  860. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  861. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  862. if (err)
  863. goto out;
  864. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  865. if (err)
  866. goto out;
  867. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  868. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  869. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  870. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  871. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  872. if (err)
  873. goto out;
  874. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  875. if (err)
  876. goto out;
  877. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  878. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  879. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  881. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  882. if (err)
  883. goto out;
  884. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  885. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  886. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  887. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  888. adev->gfx.rlc.save_and_restore_offset =
  889. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  890. adev->gfx.rlc.clear_state_descriptor_offset =
  891. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  892. adev->gfx.rlc.avail_scratch_ram_locations =
  893. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  894. adev->gfx.rlc.reg_restore_list_size =
  895. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  896. adev->gfx.rlc.reg_list_format_start =
  897. le32_to_cpu(rlc_hdr->reg_list_format_start);
  898. adev->gfx.rlc.reg_list_format_separate_start =
  899. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  900. adev->gfx.rlc.starting_offsets_start =
  901. le32_to_cpu(rlc_hdr->starting_offsets_start);
  902. adev->gfx.rlc.reg_list_format_size_bytes =
  903. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  904. adev->gfx.rlc.reg_list_size_bytes =
  905. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  906. adev->gfx.rlc.register_list_format =
  907. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  908. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  909. if (!adev->gfx.rlc.register_list_format) {
  910. err = -ENOMEM;
  911. goto out;
  912. }
  913. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  914. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  915. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  916. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  917. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  918. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  919. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  920. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  921. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  922. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  923. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  924. if (err)
  925. goto out;
  926. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  927. if (err)
  928. goto out;
  929. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  930. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  931. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  932. if ((adev->asic_type != CHIP_STONEY) &&
  933. (adev->asic_type != CHIP_TOPAZ)) {
  934. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (!err) {
  937. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  938. if (err)
  939. goto out;
  940. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  941. adev->gfx.mec2_fw->data;
  942. adev->gfx.mec2_fw_version =
  943. le32_to_cpu(cp_hdr->header.ucode_version);
  944. adev->gfx.mec2_feature_version =
  945. le32_to_cpu(cp_hdr->ucode_feature_version);
  946. } else {
  947. err = 0;
  948. adev->gfx.mec2_fw = NULL;
  949. }
  950. }
  951. if (adev->firmware.smu_load) {
  952. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  953. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  954. info->fw = adev->gfx.pfp_fw;
  955. header = (const struct common_firmware_header *)info->fw->data;
  956. adev->firmware.fw_size +=
  957. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  958. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  959. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  960. info->fw = adev->gfx.me_fw;
  961. header = (const struct common_firmware_header *)info->fw->data;
  962. adev->firmware.fw_size +=
  963. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  964. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  965. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  966. info->fw = adev->gfx.ce_fw;
  967. header = (const struct common_firmware_header *)info->fw->data;
  968. adev->firmware.fw_size +=
  969. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  970. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  971. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  972. info->fw = adev->gfx.rlc_fw;
  973. header = (const struct common_firmware_header *)info->fw->data;
  974. adev->firmware.fw_size +=
  975. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  978. info->fw = adev->gfx.mec_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. if (adev->gfx.mec2_fw) {
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  985. info->fw = adev->gfx.mec2_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. }
  990. }
  991. out:
  992. if (err) {
  993. dev_err(adev->dev,
  994. "gfx8: Failed to load firmware \"%s\"\n",
  995. fw_name);
  996. release_firmware(adev->gfx.pfp_fw);
  997. adev->gfx.pfp_fw = NULL;
  998. release_firmware(adev->gfx.me_fw);
  999. adev->gfx.me_fw = NULL;
  1000. release_firmware(adev->gfx.ce_fw);
  1001. adev->gfx.ce_fw = NULL;
  1002. release_firmware(adev->gfx.rlc_fw);
  1003. adev->gfx.rlc_fw = NULL;
  1004. release_firmware(adev->gfx.mec_fw);
  1005. adev->gfx.mec_fw = NULL;
  1006. release_firmware(adev->gfx.mec2_fw);
  1007. adev->gfx.mec2_fw = NULL;
  1008. }
  1009. return err;
  1010. }
  1011. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1012. volatile u32 *buffer)
  1013. {
  1014. u32 count = 0, i;
  1015. const struct cs_section_def *sect = NULL;
  1016. const struct cs_extent_def *ext = NULL;
  1017. if (adev->gfx.rlc.cs_data == NULL)
  1018. return;
  1019. if (buffer == NULL)
  1020. return;
  1021. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1022. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1023. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1024. buffer[count++] = cpu_to_le32(0x80000000);
  1025. buffer[count++] = cpu_to_le32(0x80000000);
  1026. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1027. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1028. if (sect->id == SECT_CONTEXT) {
  1029. buffer[count++] =
  1030. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1031. buffer[count++] = cpu_to_le32(ext->reg_index -
  1032. PACKET3_SET_CONTEXT_REG_START);
  1033. for (i = 0; i < ext->reg_count; i++)
  1034. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1035. } else {
  1036. return;
  1037. }
  1038. }
  1039. }
  1040. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1041. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1042. PACKET3_SET_CONTEXT_REG_START);
  1043. switch (adev->asic_type) {
  1044. case CHIP_TONGA:
  1045. case CHIP_POLARIS10:
  1046. buffer[count++] = cpu_to_le32(0x16000012);
  1047. buffer[count++] = cpu_to_le32(0x0000002A);
  1048. break;
  1049. case CHIP_POLARIS11:
  1050. buffer[count++] = cpu_to_le32(0x16000012);
  1051. buffer[count++] = cpu_to_le32(0x00000000);
  1052. break;
  1053. case CHIP_FIJI:
  1054. buffer[count++] = cpu_to_le32(0x3a00161a);
  1055. buffer[count++] = cpu_to_le32(0x0000002e);
  1056. break;
  1057. case CHIP_TOPAZ:
  1058. case CHIP_CARRIZO:
  1059. buffer[count++] = cpu_to_le32(0x00000002);
  1060. buffer[count++] = cpu_to_le32(0x00000000);
  1061. break;
  1062. case CHIP_STONEY:
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. buffer[count++] = cpu_to_le32(0x00000000);
  1065. break;
  1066. default:
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. buffer[count++] = cpu_to_le32(0x00000000);
  1069. break;
  1070. }
  1071. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1072. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1073. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1074. buffer[count++] = cpu_to_le32(0);
  1075. }
  1076. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1077. {
  1078. int r;
  1079. /* clear state block */
  1080. if (adev->gfx.rlc.clear_state_obj) {
  1081. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1082. if (unlikely(r != 0))
  1083. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1084. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1085. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1086. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1087. adev->gfx.rlc.clear_state_obj = NULL;
  1088. }
  1089. }
  1090. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1091. {
  1092. volatile u32 *dst_ptr;
  1093. u32 dws;
  1094. const struct cs_section_def *cs_data;
  1095. int r;
  1096. adev->gfx.rlc.cs_data = vi_cs_data;
  1097. cs_data = adev->gfx.rlc.cs_data;
  1098. if (cs_data) {
  1099. /* clear state block */
  1100. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1101. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1102. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1103. AMDGPU_GEM_DOMAIN_VRAM,
  1104. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1105. NULL, NULL,
  1106. &adev->gfx.rlc.clear_state_obj);
  1107. if (r) {
  1108. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1109. gfx_v8_0_rlc_fini(adev);
  1110. return r;
  1111. }
  1112. }
  1113. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1114. if (unlikely(r != 0)) {
  1115. gfx_v8_0_rlc_fini(adev);
  1116. return r;
  1117. }
  1118. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1119. &adev->gfx.rlc.clear_state_gpu_addr);
  1120. if (r) {
  1121. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1122. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1123. gfx_v8_0_rlc_fini(adev);
  1124. return r;
  1125. }
  1126. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1127. if (r) {
  1128. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1129. gfx_v8_0_rlc_fini(adev);
  1130. return r;
  1131. }
  1132. /* set up the cs buffer */
  1133. dst_ptr = adev->gfx.rlc.cs_ptr;
  1134. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1135. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1136. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1137. }
  1138. return 0;
  1139. }
  1140. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. if (adev->gfx.mec.hpd_eop_obj) {
  1144. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1145. if (unlikely(r != 0))
  1146. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1147. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1148. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1149. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1150. adev->gfx.mec.hpd_eop_obj = NULL;
  1151. }
  1152. }
  1153. #define MEC_HPD_SIZE 2048
  1154. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1155. {
  1156. int r;
  1157. u32 *hpd;
  1158. /*
  1159. * we assign only 1 pipe because all other pipes will
  1160. * be handled by KFD
  1161. */
  1162. adev->gfx.mec.num_mec = 1;
  1163. adev->gfx.mec.num_pipe = 1;
  1164. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1165. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1166. r = amdgpu_bo_create(adev,
  1167. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1168. PAGE_SIZE, true,
  1169. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1170. &adev->gfx.mec.hpd_eop_obj);
  1171. if (r) {
  1172. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1173. return r;
  1174. }
  1175. }
  1176. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1177. if (unlikely(r != 0)) {
  1178. gfx_v8_0_mec_fini(adev);
  1179. return r;
  1180. }
  1181. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1182. &adev->gfx.mec.hpd_eop_gpu_addr);
  1183. if (r) {
  1184. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1185. gfx_v8_0_mec_fini(adev);
  1186. return r;
  1187. }
  1188. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1189. if (r) {
  1190. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1191. gfx_v8_0_mec_fini(adev);
  1192. return r;
  1193. }
  1194. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1195. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1196. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1197. return 0;
  1198. }
  1199. static const u32 vgpr_init_compute_shader[] =
  1200. {
  1201. 0x7e000209, 0x7e020208,
  1202. 0x7e040207, 0x7e060206,
  1203. 0x7e080205, 0x7e0a0204,
  1204. 0x7e0c0203, 0x7e0e0202,
  1205. 0x7e100201, 0x7e120200,
  1206. 0x7e140209, 0x7e160208,
  1207. 0x7e180207, 0x7e1a0206,
  1208. 0x7e1c0205, 0x7e1e0204,
  1209. 0x7e200203, 0x7e220202,
  1210. 0x7e240201, 0x7e260200,
  1211. 0x7e280209, 0x7e2a0208,
  1212. 0x7e2c0207, 0x7e2e0206,
  1213. 0x7e300205, 0x7e320204,
  1214. 0x7e340203, 0x7e360202,
  1215. 0x7e380201, 0x7e3a0200,
  1216. 0x7e3c0209, 0x7e3e0208,
  1217. 0x7e400207, 0x7e420206,
  1218. 0x7e440205, 0x7e460204,
  1219. 0x7e480203, 0x7e4a0202,
  1220. 0x7e4c0201, 0x7e4e0200,
  1221. 0x7e500209, 0x7e520208,
  1222. 0x7e540207, 0x7e560206,
  1223. 0x7e580205, 0x7e5a0204,
  1224. 0x7e5c0203, 0x7e5e0202,
  1225. 0x7e600201, 0x7e620200,
  1226. 0x7e640209, 0x7e660208,
  1227. 0x7e680207, 0x7e6a0206,
  1228. 0x7e6c0205, 0x7e6e0204,
  1229. 0x7e700203, 0x7e720202,
  1230. 0x7e740201, 0x7e760200,
  1231. 0x7e780209, 0x7e7a0208,
  1232. 0x7e7c0207, 0x7e7e0206,
  1233. 0xbf8a0000, 0xbf810000,
  1234. };
  1235. static const u32 sgpr_init_compute_shader[] =
  1236. {
  1237. 0xbe8a0100, 0xbe8c0102,
  1238. 0xbe8e0104, 0xbe900106,
  1239. 0xbe920108, 0xbe940100,
  1240. 0xbe960102, 0xbe980104,
  1241. 0xbe9a0106, 0xbe9c0108,
  1242. 0xbe9e0100, 0xbea00102,
  1243. 0xbea20104, 0xbea40106,
  1244. 0xbea60108, 0xbea80100,
  1245. 0xbeaa0102, 0xbeac0104,
  1246. 0xbeae0106, 0xbeb00108,
  1247. 0xbeb20100, 0xbeb40102,
  1248. 0xbeb60104, 0xbeb80106,
  1249. 0xbeba0108, 0xbebc0100,
  1250. 0xbebe0102, 0xbec00104,
  1251. 0xbec20106, 0xbec40108,
  1252. 0xbec60100, 0xbec80102,
  1253. 0xbee60004, 0xbee70005,
  1254. 0xbeea0006, 0xbeeb0007,
  1255. 0xbee80008, 0xbee90009,
  1256. 0xbefc0000, 0xbf8a0000,
  1257. 0xbf810000, 0x00000000,
  1258. };
  1259. static const u32 vgpr_init_regs[] =
  1260. {
  1261. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1262. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1263. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1264. mmCOMPUTE_NUM_THREAD_Y, 1,
  1265. mmCOMPUTE_NUM_THREAD_Z, 1,
  1266. mmCOMPUTE_PGM_RSRC2, 20,
  1267. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1268. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1269. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1270. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1271. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1272. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1273. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1274. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1275. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1276. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1277. };
  1278. static const u32 sgpr1_init_regs[] =
  1279. {
  1280. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1281. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1282. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1283. mmCOMPUTE_NUM_THREAD_Y, 1,
  1284. mmCOMPUTE_NUM_THREAD_Z, 1,
  1285. mmCOMPUTE_PGM_RSRC2, 20,
  1286. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1287. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1288. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1289. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1290. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1291. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1292. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1293. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1294. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1295. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1296. };
  1297. static const u32 sgpr2_init_regs[] =
  1298. {
  1299. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1300. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1301. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1302. mmCOMPUTE_NUM_THREAD_Y, 1,
  1303. mmCOMPUTE_NUM_THREAD_Z, 1,
  1304. mmCOMPUTE_PGM_RSRC2, 20,
  1305. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1306. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1307. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1308. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1309. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1310. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1311. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1312. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1313. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1314. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1315. };
  1316. static const u32 sec_ded_counter_registers[] =
  1317. {
  1318. mmCPC_EDC_ATC_CNT,
  1319. mmCPC_EDC_SCRATCH_CNT,
  1320. mmCPC_EDC_UCODE_CNT,
  1321. mmCPF_EDC_ATC_CNT,
  1322. mmCPF_EDC_ROQ_CNT,
  1323. mmCPF_EDC_TAG_CNT,
  1324. mmCPG_EDC_ATC_CNT,
  1325. mmCPG_EDC_DMA_CNT,
  1326. mmCPG_EDC_TAG_CNT,
  1327. mmDC_EDC_CSINVOC_CNT,
  1328. mmDC_EDC_RESTORE_CNT,
  1329. mmDC_EDC_STATE_CNT,
  1330. mmGDS_EDC_CNT,
  1331. mmGDS_EDC_GRBM_CNT,
  1332. mmGDS_EDC_OA_DED,
  1333. mmSPI_EDC_CNT,
  1334. mmSQC_ATC_EDC_GATCL1_CNT,
  1335. mmSQC_EDC_CNT,
  1336. mmSQ_EDC_DED_CNT,
  1337. mmSQ_EDC_INFO,
  1338. mmSQ_EDC_SEC_CNT,
  1339. mmTCC_EDC_CNT,
  1340. mmTCP_ATC_EDC_GATCL1_CNT,
  1341. mmTCP_EDC_CNT,
  1342. mmTD_EDC_CNT
  1343. };
  1344. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1345. {
  1346. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1347. struct amdgpu_ib ib;
  1348. struct fence *f = NULL;
  1349. int r, i;
  1350. u32 tmp;
  1351. unsigned total_size, vgpr_offset, sgpr_offset;
  1352. u64 gpu_addr;
  1353. /* only supported on CZ */
  1354. if (adev->asic_type != CHIP_CARRIZO)
  1355. return 0;
  1356. /* bail if the compute ring is not ready */
  1357. if (!ring->ready)
  1358. return 0;
  1359. tmp = RREG32(mmGB_EDC_MODE);
  1360. WREG32(mmGB_EDC_MODE, 0);
  1361. total_size =
  1362. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1363. total_size +=
  1364. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1365. total_size +=
  1366. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1367. total_size = ALIGN(total_size, 256);
  1368. vgpr_offset = total_size;
  1369. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1370. sgpr_offset = total_size;
  1371. total_size += sizeof(sgpr_init_compute_shader);
  1372. /* allocate an indirect buffer to put the commands in */
  1373. memset(&ib, 0, sizeof(ib));
  1374. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1375. if (r) {
  1376. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1377. return r;
  1378. }
  1379. /* load the compute shaders */
  1380. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1381. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1382. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1383. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1384. /* init the ib length to 0 */
  1385. ib.length_dw = 0;
  1386. /* VGPR */
  1387. /* write the register state for the compute dispatch */
  1388. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1389. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1390. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1391. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1392. }
  1393. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1394. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1395. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1396. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1397. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1398. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1399. /* write dispatch packet */
  1400. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1401. ib.ptr[ib.length_dw++] = 8; /* x */
  1402. ib.ptr[ib.length_dw++] = 1; /* y */
  1403. ib.ptr[ib.length_dw++] = 1; /* z */
  1404. ib.ptr[ib.length_dw++] =
  1405. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1406. /* write CS partial flush packet */
  1407. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1408. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1409. /* SGPR1 */
  1410. /* write the register state for the compute dispatch */
  1411. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1412. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1413. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1414. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1415. }
  1416. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1417. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1418. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1419. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1420. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1421. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1422. /* write dispatch packet */
  1423. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1424. ib.ptr[ib.length_dw++] = 8; /* x */
  1425. ib.ptr[ib.length_dw++] = 1; /* y */
  1426. ib.ptr[ib.length_dw++] = 1; /* z */
  1427. ib.ptr[ib.length_dw++] =
  1428. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1429. /* write CS partial flush packet */
  1430. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1431. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1432. /* SGPR2 */
  1433. /* write the register state for the compute dispatch */
  1434. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1435. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1436. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1437. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1438. }
  1439. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1440. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1441. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1442. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1443. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1444. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1445. /* write dispatch packet */
  1446. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1447. ib.ptr[ib.length_dw++] = 8; /* x */
  1448. ib.ptr[ib.length_dw++] = 1; /* y */
  1449. ib.ptr[ib.length_dw++] = 1; /* z */
  1450. ib.ptr[ib.length_dw++] =
  1451. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1452. /* write CS partial flush packet */
  1453. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1454. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1455. /* shedule the ib on the ring */
  1456. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1457. if (r) {
  1458. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1459. goto fail;
  1460. }
  1461. /* wait for the GPU to finish processing the IB */
  1462. r = fence_wait(f, false);
  1463. if (r) {
  1464. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1465. goto fail;
  1466. }
  1467. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1468. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1469. WREG32(mmGB_EDC_MODE, tmp);
  1470. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1471. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1472. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1473. /* read back registers to clear the counters */
  1474. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1475. RREG32(sec_ded_counter_registers[i]);
  1476. fail:
  1477. fence_put(f);
  1478. amdgpu_ib_free(adev, &ib, NULL);
  1479. fence_put(f);
  1480. return r;
  1481. }
  1482. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1483. {
  1484. u32 gb_addr_config;
  1485. u32 mc_shared_chmap, mc_arb_ramcfg;
  1486. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1487. u32 tmp;
  1488. int ret;
  1489. switch (adev->asic_type) {
  1490. case CHIP_TOPAZ:
  1491. adev->gfx.config.max_shader_engines = 1;
  1492. adev->gfx.config.max_tile_pipes = 2;
  1493. adev->gfx.config.max_cu_per_sh = 6;
  1494. adev->gfx.config.max_sh_per_se = 1;
  1495. adev->gfx.config.max_backends_per_se = 2;
  1496. adev->gfx.config.max_texture_channel_caches = 2;
  1497. adev->gfx.config.max_gprs = 256;
  1498. adev->gfx.config.max_gs_threads = 32;
  1499. adev->gfx.config.max_hw_contexts = 8;
  1500. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1501. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1502. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1503. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1504. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1505. break;
  1506. case CHIP_FIJI:
  1507. adev->gfx.config.max_shader_engines = 4;
  1508. adev->gfx.config.max_tile_pipes = 16;
  1509. adev->gfx.config.max_cu_per_sh = 16;
  1510. adev->gfx.config.max_sh_per_se = 1;
  1511. adev->gfx.config.max_backends_per_se = 4;
  1512. adev->gfx.config.max_texture_channel_caches = 16;
  1513. adev->gfx.config.max_gprs = 256;
  1514. adev->gfx.config.max_gs_threads = 32;
  1515. adev->gfx.config.max_hw_contexts = 8;
  1516. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1517. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1518. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1519. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1520. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1521. break;
  1522. case CHIP_POLARIS11:
  1523. ret = amdgpu_atombios_get_gfx_info(adev);
  1524. if (ret)
  1525. return ret;
  1526. adev->gfx.config.max_gprs = 256;
  1527. adev->gfx.config.max_gs_threads = 32;
  1528. adev->gfx.config.max_hw_contexts = 8;
  1529. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1530. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1531. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1532. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1533. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1534. break;
  1535. case CHIP_POLARIS10:
  1536. ret = amdgpu_atombios_get_gfx_info(adev);
  1537. if (ret)
  1538. return ret;
  1539. adev->gfx.config.max_gprs = 256;
  1540. adev->gfx.config.max_gs_threads = 32;
  1541. adev->gfx.config.max_hw_contexts = 8;
  1542. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1543. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1544. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1545. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1546. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1547. break;
  1548. case CHIP_TONGA:
  1549. adev->gfx.config.max_shader_engines = 4;
  1550. adev->gfx.config.max_tile_pipes = 8;
  1551. adev->gfx.config.max_cu_per_sh = 8;
  1552. adev->gfx.config.max_sh_per_se = 1;
  1553. adev->gfx.config.max_backends_per_se = 2;
  1554. adev->gfx.config.max_texture_channel_caches = 8;
  1555. adev->gfx.config.max_gprs = 256;
  1556. adev->gfx.config.max_gs_threads = 32;
  1557. adev->gfx.config.max_hw_contexts = 8;
  1558. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1559. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1560. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1561. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1562. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1563. break;
  1564. case CHIP_CARRIZO:
  1565. adev->gfx.config.max_shader_engines = 1;
  1566. adev->gfx.config.max_tile_pipes = 2;
  1567. adev->gfx.config.max_sh_per_se = 1;
  1568. adev->gfx.config.max_backends_per_se = 2;
  1569. switch (adev->pdev->revision) {
  1570. case 0xc4:
  1571. case 0x84:
  1572. case 0xc8:
  1573. case 0xcc:
  1574. case 0xe1:
  1575. case 0xe3:
  1576. /* B10 */
  1577. adev->gfx.config.max_cu_per_sh = 8;
  1578. break;
  1579. case 0xc5:
  1580. case 0x81:
  1581. case 0x85:
  1582. case 0xc9:
  1583. case 0xcd:
  1584. case 0xe2:
  1585. case 0xe4:
  1586. /* B8 */
  1587. adev->gfx.config.max_cu_per_sh = 6;
  1588. break;
  1589. case 0xc6:
  1590. case 0xca:
  1591. case 0xce:
  1592. case 0x88:
  1593. /* B6 */
  1594. adev->gfx.config.max_cu_per_sh = 6;
  1595. break;
  1596. case 0xc7:
  1597. case 0x87:
  1598. case 0xcb:
  1599. case 0xe5:
  1600. case 0x89:
  1601. default:
  1602. /* B4 */
  1603. adev->gfx.config.max_cu_per_sh = 4;
  1604. break;
  1605. }
  1606. adev->gfx.config.max_texture_channel_caches = 2;
  1607. adev->gfx.config.max_gprs = 256;
  1608. adev->gfx.config.max_gs_threads = 32;
  1609. adev->gfx.config.max_hw_contexts = 8;
  1610. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1611. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1612. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1613. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1614. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1615. break;
  1616. case CHIP_STONEY:
  1617. adev->gfx.config.max_shader_engines = 1;
  1618. adev->gfx.config.max_tile_pipes = 2;
  1619. adev->gfx.config.max_sh_per_se = 1;
  1620. adev->gfx.config.max_backends_per_se = 1;
  1621. switch (adev->pdev->revision) {
  1622. case 0xc0:
  1623. case 0xc1:
  1624. case 0xc2:
  1625. case 0xc4:
  1626. case 0xc8:
  1627. case 0xc9:
  1628. adev->gfx.config.max_cu_per_sh = 3;
  1629. break;
  1630. case 0xd0:
  1631. case 0xd1:
  1632. case 0xd2:
  1633. default:
  1634. adev->gfx.config.max_cu_per_sh = 2;
  1635. break;
  1636. }
  1637. adev->gfx.config.max_texture_channel_caches = 2;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 16;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. default:
  1648. adev->gfx.config.max_shader_engines = 2;
  1649. adev->gfx.config.max_tile_pipes = 4;
  1650. adev->gfx.config.max_cu_per_sh = 2;
  1651. adev->gfx.config.max_sh_per_se = 1;
  1652. adev->gfx.config.max_backends_per_se = 2;
  1653. adev->gfx.config.max_texture_channel_caches = 4;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 32;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. }
  1664. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1665. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1666. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1667. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1668. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1669. if (adev->flags & AMD_IS_APU) {
  1670. /* Get memory bank mapping mode. */
  1671. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1672. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1673. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1674. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1675. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1676. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1677. /* Validate settings in case only one DIMM installed. */
  1678. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1679. dimm00_addr_map = 0;
  1680. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1681. dimm01_addr_map = 0;
  1682. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1683. dimm10_addr_map = 0;
  1684. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1685. dimm11_addr_map = 0;
  1686. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1687. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1688. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1689. adev->gfx.config.mem_row_size_in_kb = 2;
  1690. else
  1691. adev->gfx.config.mem_row_size_in_kb = 1;
  1692. } else {
  1693. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1694. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1695. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1696. adev->gfx.config.mem_row_size_in_kb = 4;
  1697. }
  1698. adev->gfx.config.shader_engine_tile_size = 32;
  1699. adev->gfx.config.num_gpus = 1;
  1700. adev->gfx.config.multi_gpu_tile_size = 64;
  1701. /* fix up row size */
  1702. switch (adev->gfx.config.mem_row_size_in_kb) {
  1703. case 1:
  1704. default:
  1705. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1706. break;
  1707. case 2:
  1708. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1709. break;
  1710. case 4:
  1711. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1712. break;
  1713. }
  1714. adev->gfx.config.gb_addr_config = gb_addr_config;
  1715. return 0;
  1716. }
  1717. static int gfx_v8_0_sw_init(void *handle)
  1718. {
  1719. int i, r;
  1720. struct amdgpu_ring *ring;
  1721. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1722. /* EOP Event */
  1723. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1724. if (r)
  1725. return r;
  1726. /* Privileged reg */
  1727. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1728. if (r)
  1729. return r;
  1730. /* Privileged inst */
  1731. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1732. if (r)
  1733. return r;
  1734. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1735. gfx_v8_0_scratch_init(adev);
  1736. r = gfx_v8_0_init_microcode(adev);
  1737. if (r) {
  1738. DRM_ERROR("Failed to load gfx firmware!\n");
  1739. return r;
  1740. }
  1741. r = gfx_v8_0_rlc_init(adev);
  1742. if (r) {
  1743. DRM_ERROR("Failed to init rlc BOs!\n");
  1744. return r;
  1745. }
  1746. r = gfx_v8_0_mec_init(adev);
  1747. if (r) {
  1748. DRM_ERROR("Failed to init MEC BOs!\n");
  1749. return r;
  1750. }
  1751. /* set up the gfx ring */
  1752. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1753. ring = &adev->gfx.gfx_ring[i];
  1754. ring->ring_obj = NULL;
  1755. sprintf(ring->name, "gfx");
  1756. /* no gfx doorbells on iceland */
  1757. if (adev->asic_type != CHIP_TOPAZ) {
  1758. ring->use_doorbell = true;
  1759. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1760. }
  1761. r = amdgpu_ring_init(adev, ring, 1024,
  1762. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1763. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1764. AMDGPU_RING_TYPE_GFX);
  1765. if (r)
  1766. return r;
  1767. }
  1768. /* set up the compute queues */
  1769. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1770. unsigned irq_type;
  1771. /* max 32 queues per MEC */
  1772. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1773. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1774. break;
  1775. }
  1776. ring = &adev->gfx.compute_ring[i];
  1777. ring->ring_obj = NULL;
  1778. ring->use_doorbell = true;
  1779. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1780. ring->me = 1; /* first MEC */
  1781. ring->pipe = i / 8;
  1782. ring->queue = i % 8;
  1783. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1784. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1785. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1786. r = amdgpu_ring_init(adev, ring, 1024,
  1787. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1788. &adev->gfx.eop_irq, irq_type,
  1789. AMDGPU_RING_TYPE_COMPUTE);
  1790. if (r)
  1791. return r;
  1792. }
  1793. /* reserve GDS, GWS and OA resource for gfx */
  1794. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1795. PAGE_SIZE, true,
  1796. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1797. NULL, &adev->gds.gds_gfx_bo);
  1798. if (r)
  1799. return r;
  1800. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1801. PAGE_SIZE, true,
  1802. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1803. NULL, &adev->gds.gws_gfx_bo);
  1804. if (r)
  1805. return r;
  1806. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1807. PAGE_SIZE, true,
  1808. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1809. NULL, &adev->gds.oa_gfx_bo);
  1810. if (r)
  1811. return r;
  1812. adev->gfx.ce_ram_size = 0x8000;
  1813. r = gfx_v8_0_gpu_early_init(adev);
  1814. if (r)
  1815. return r;
  1816. return 0;
  1817. }
  1818. static int gfx_v8_0_sw_fini(void *handle)
  1819. {
  1820. int i;
  1821. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1822. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1823. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1824. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1825. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1826. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1827. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1828. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1829. gfx_v8_0_mec_fini(adev);
  1830. gfx_v8_0_rlc_fini(adev);
  1831. gfx_v8_0_free_microcode(adev);
  1832. return 0;
  1833. }
  1834. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1835. {
  1836. uint32_t *modearray, *mod2array;
  1837. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1838. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1839. u32 reg_offset;
  1840. modearray = adev->gfx.config.tile_mode_array;
  1841. mod2array = adev->gfx.config.macrotile_mode_array;
  1842. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1843. modearray[reg_offset] = 0;
  1844. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1845. mod2array[reg_offset] = 0;
  1846. switch (adev->asic_type) {
  1847. case CHIP_TOPAZ:
  1848. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1849. PIPE_CONFIG(ADDR_SURF_P2) |
  1850. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1851. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1852. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1853. PIPE_CONFIG(ADDR_SURF_P2) |
  1854. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1855. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1856. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1857. PIPE_CONFIG(ADDR_SURF_P2) |
  1858. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1859. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1860. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1861. PIPE_CONFIG(ADDR_SURF_P2) |
  1862. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1863. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1864. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1865. PIPE_CONFIG(ADDR_SURF_P2) |
  1866. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1867. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1868. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1869. PIPE_CONFIG(ADDR_SURF_P2) |
  1870. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1871. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1872. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1873. PIPE_CONFIG(ADDR_SURF_P2) |
  1874. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1875. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1876. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1877. PIPE_CONFIG(ADDR_SURF_P2));
  1878. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1879. PIPE_CONFIG(ADDR_SURF_P2) |
  1880. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1881. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1882. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1883. PIPE_CONFIG(ADDR_SURF_P2) |
  1884. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1885. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1886. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1887. PIPE_CONFIG(ADDR_SURF_P2) |
  1888. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1889. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1890. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1891. PIPE_CONFIG(ADDR_SURF_P2) |
  1892. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1893. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1894. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1895. PIPE_CONFIG(ADDR_SURF_P2) |
  1896. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1897. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1898. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1899. PIPE_CONFIG(ADDR_SURF_P2) |
  1900. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1901. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1902. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1903. PIPE_CONFIG(ADDR_SURF_P2) |
  1904. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1906. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1907. PIPE_CONFIG(ADDR_SURF_P2) |
  1908. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1909. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1910. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1911. PIPE_CONFIG(ADDR_SURF_P2) |
  1912. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1914. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1915. PIPE_CONFIG(ADDR_SURF_P2) |
  1916. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1918. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1919. PIPE_CONFIG(ADDR_SURF_P2) |
  1920. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1921. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1922. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1923. PIPE_CONFIG(ADDR_SURF_P2) |
  1924. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1925. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1926. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1927. PIPE_CONFIG(ADDR_SURF_P2) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1930. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1931. PIPE_CONFIG(ADDR_SURF_P2) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1934. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1935. PIPE_CONFIG(ADDR_SURF_P2) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1938. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1939. PIPE_CONFIG(ADDR_SURF_P2) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1942. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1946. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1950. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1953. NUM_BANKS(ADDR_SURF_8_BANK));
  1954. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1955. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1956. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1957. NUM_BANKS(ADDR_SURF_8_BANK));
  1958. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1959. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1960. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1961. NUM_BANKS(ADDR_SURF_8_BANK));
  1962. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1965. NUM_BANKS(ADDR_SURF_8_BANK));
  1966. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1967. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1968. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1969. NUM_BANKS(ADDR_SURF_8_BANK));
  1970. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1971. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1972. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1973. NUM_BANKS(ADDR_SURF_8_BANK));
  1974. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1977. NUM_BANKS(ADDR_SURF_8_BANK));
  1978. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1981. NUM_BANKS(ADDR_SURF_16_BANK));
  1982. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1985. NUM_BANKS(ADDR_SURF_16_BANK));
  1986. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1989. NUM_BANKS(ADDR_SURF_16_BANK));
  1990. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1993. NUM_BANKS(ADDR_SURF_16_BANK));
  1994. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1995. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1996. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1997. NUM_BANKS(ADDR_SURF_16_BANK));
  1998. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2001. NUM_BANKS(ADDR_SURF_16_BANK));
  2002. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2005. NUM_BANKS(ADDR_SURF_8_BANK));
  2006. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2007. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2008. reg_offset != 23)
  2009. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2010. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2011. if (reg_offset != 7)
  2012. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2013. break;
  2014. case CHIP_FIJI:
  2015. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2016. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2017. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2019. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2020. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2021. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2023. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2024. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2025. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2027. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2028. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2029. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2031. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2032. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2033. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2035. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2036. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2037. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2039. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2040. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2041. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2043. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2044. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2045. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2047. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2048. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2049. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2050. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2051. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2052. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2053. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2054. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2055. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2056. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2057. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2058. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2060. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2061. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2062. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2063. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2064. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2065. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2066. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2068. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2069. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2070. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2072. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2073. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2074. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2076. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2077. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2078. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2080. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2081. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2082. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2083. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2084. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2085. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2086. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2087. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2088. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2089. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2090. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2092. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2093. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2094. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2097. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2098. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2099. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2100. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2101. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2102. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2105. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2106. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2109. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2112. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2113. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2114. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2117. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2121. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2124. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2125. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2129. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2133. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2137. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2138. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2139. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2140. NUM_BANKS(ADDR_SURF_8_BANK));
  2141. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2142. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2143. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2144. NUM_BANKS(ADDR_SURF_8_BANK));
  2145. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2146. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2147. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2148. NUM_BANKS(ADDR_SURF_8_BANK));
  2149. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2152. NUM_BANKS(ADDR_SURF_8_BANK));
  2153. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2154. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2155. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2156. NUM_BANKS(ADDR_SURF_8_BANK));
  2157. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2158. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2159. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2160. NUM_BANKS(ADDR_SURF_8_BANK));
  2161. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2164. NUM_BANKS(ADDR_SURF_8_BANK));
  2165. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2166. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2167. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2168. NUM_BANKS(ADDR_SURF_8_BANK));
  2169. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2172. NUM_BANKS(ADDR_SURF_8_BANK));
  2173. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2176. NUM_BANKS(ADDR_SURF_8_BANK));
  2177. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2180. NUM_BANKS(ADDR_SURF_8_BANK));
  2181. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2184. NUM_BANKS(ADDR_SURF_8_BANK));
  2185. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2188. NUM_BANKS(ADDR_SURF_8_BANK));
  2189. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2192. NUM_BANKS(ADDR_SURF_4_BANK));
  2193. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2194. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2195. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2196. if (reg_offset != 7)
  2197. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2198. break;
  2199. case CHIP_TONGA:
  2200. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2202. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2204. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2206. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2208. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2212. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2214. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2216. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2220. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2222. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2224. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2226. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2228. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2232. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2233. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2234. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2235. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2238. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2246. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2250. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2254. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2258. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2259. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2262. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2266. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2270. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2271. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2274. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2275. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2278. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2279. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2282. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2283. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2286. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2287. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2290. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2291. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2294. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2298. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2299. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2302. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2306. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2310. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2318. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2322. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2325. NUM_BANKS(ADDR_SURF_16_BANK));
  2326. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2327. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2328. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2329. NUM_BANKS(ADDR_SURF_16_BANK));
  2330. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2333. NUM_BANKS(ADDR_SURF_16_BANK));
  2334. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2337. NUM_BANKS(ADDR_SURF_16_BANK));
  2338. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2341. NUM_BANKS(ADDR_SURF_16_BANK));
  2342. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2345. NUM_BANKS(ADDR_SURF_16_BANK));
  2346. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2349. NUM_BANKS(ADDR_SURF_16_BANK));
  2350. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2353. NUM_BANKS(ADDR_SURF_16_BANK));
  2354. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2357. NUM_BANKS(ADDR_SURF_16_BANK));
  2358. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2361. NUM_BANKS(ADDR_SURF_16_BANK));
  2362. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2365. NUM_BANKS(ADDR_SURF_16_BANK));
  2366. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2369. NUM_BANKS(ADDR_SURF_8_BANK));
  2370. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2373. NUM_BANKS(ADDR_SURF_4_BANK));
  2374. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2377. NUM_BANKS(ADDR_SURF_4_BANK));
  2378. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2379. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2381. if (reg_offset != 7)
  2382. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2383. break;
  2384. case CHIP_POLARIS11:
  2385. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2386. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2387. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2389. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2391. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2393. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2397. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2401. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2405. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2407. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2409. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2411. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2413. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2417. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2418. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2419. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2420. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2423. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2427. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2430. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2431. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2435. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2439. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2440. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2443. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2444. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2447. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2448. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2450. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2451. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2452. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2453. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2454. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2455. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2456. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2457. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2458. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2459. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2460. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2462. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2463. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2464. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2467. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2468. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2471. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2472. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2473. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2474. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2475. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2479. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2480. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2483. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2484. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2486. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2487. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2491. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2495. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2498. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2499. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2502. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2503. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2507. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2508. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2509. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2510. NUM_BANKS(ADDR_SURF_16_BANK));
  2511. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2514. NUM_BANKS(ADDR_SURF_16_BANK));
  2515. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2518. NUM_BANKS(ADDR_SURF_16_BANK));
  2519. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2520. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2521. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2522. NUM_BANKS(ADDR_SURF_16_BANK));
  2523. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2526. NUM_BANKS(ADDR_SURF_16_BANK));
  2527. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2528. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2529. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2530. NUM_BANKS(ADDR_SURF_16_BANK));
  2531. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2534. NUM_BANKS(ADDR_SURF_16_BANK));
  2535. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2538. NUM_BANKS(ADDR_SURF_16_BANK));
  2539. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2540. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2541. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2542. NUM_BANKS(ADDR_SURF_16_BANK));
  2543. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2544. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2545. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2546. NUM_BANKS(ADDR_SURF_16_BANK));
  2547. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2550. NUM_BANKS(ADDR_SURF_16_BANK));
  2551. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2554. NUM_BANKS(ADDR_SURF_16_BANK));
  2555. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2558. NUM_BANKS(ADDR_SURF_8_BANK));
  2559. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2562. NUM_BANKS(ADDR_SURF_4_BANK));
  2563. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2564. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2565. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2566. if (reg_offset != 7)
  2567. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2568. break;
  2569. case CHIP_POLARIS10:
  2570. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2571. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2572. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2574. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2575. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2576. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2578. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2580. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2582. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2584. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2586. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2590. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2592. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2594. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2596. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2598. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2602. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2603. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2604. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2607. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2608. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2611. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2612. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2616. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2619. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2620. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2624. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2625. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2628. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2629. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2631. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2632. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2633. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2636. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2640. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2641. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2644. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2645. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2648. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2649. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2652. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2653. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2656. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2657. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2660. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2661. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2662. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2664. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2665. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2666. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2668. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2669. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2670. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2672. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2676. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2679. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2680. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2683. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2684. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2686. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2687. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2688. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2689. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2691. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2692. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2693. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2694. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2695. NUM_BANKS(ADDR_SURF_16_BANK));
  2696. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2699. NUM_BANKS(ADDR_SURF_16_BANK));
  2700. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2701. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2702. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2703. NUM_BANKS(ADDR_SURF_16_BANK));
  2704. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2707. NUM_BANKS(ADDR_SURF_16_BANK));
  2708. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2711. NUM_BANKS(ADDR_SURF_16_BANK));
  2712. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2715. NUM_BANKS(ADDR_SURF_16_BANK));
  2716. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2719. NUM_BANKS(ADDR_SURF_16_BANK));
  2720. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2723. NUM_BANKS(ADDR_SURF_16_BANK));
  2724. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2727. NUM_BANKS(ADDR_SURF_16_BANK));
  2728. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2731. NUM_BANKS(ADDR_SURF_16_BANK));
  2732. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2733. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2734. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2735. NUM_BANKS(ADDR_SURF_16_BANK));
  2736. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2739. NUM_BANKS(ADDR_SURF_8_BANK));
  2740. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2743. NUM_BANKS(ADDR_SURF_4_BANK));
  2744. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2745. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2746. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2747. NUM_BANKS(ADDR_SURF_4_BANK));
  2748. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2749. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2750. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2751. if (reg_offset != 7)
  2752. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2753. break;
  2754. case CHIP_STONEY:
  2755. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P2) |
  2757. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2759. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2760. PIPE_CONFIG(ADDR_SURF_P2) |
  2761. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2763. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P2) |
  2765. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2767. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P2) |
  2769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2771. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P2) |
  2773. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2775. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P2) |
  2777. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2779. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P2) |
  2781. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2783. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2784. PIPE_CONFIG(ADDR_SURF_P2));
  2785. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2786. PIPE_CONFIG(ADDR_SURF_P2) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2789. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2790. PIPE_CONFIG(ADDR_SURF_P2) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2793. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P2) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2797. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P2) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2801. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P2) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2805. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P2) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2809. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2810. PIPE_CONFIG(ADDR_SURF_P2) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2813. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2814. PIPE_CONFIG(ADDR_SURF_P2) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2817. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2818. PIPE_CONFIG(ADDR_SURF_P2) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2821. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2822. PIPE_CONFIG(ADDR_SURF_P2) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2825. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2826. PIPE_CONFIG(ADDR_SURF_P2) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2828. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2829. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2830. PIPE_CONFIG(ADDR_SURF_P2) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2833. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2834. PIPE_CONFIG(ADDR_SURF_P2) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2837. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2838. PIPE_CONFIG(ADDR_SURF_P2) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2841. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2842. PIPE_CONFIG(ADDR_SURF_P2) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2845. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2846. PIPE_CONFIG(ADDR_SURF_P2) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2849. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2850. PIPE_CONFIG(ADDR_SURF_P2) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2853. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P2) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2857. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2860. NUM_BANKS(ADDR_SURF_8_BANK));
  2861. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2864. NUM_BANKS(ADDR_SURF_8_BANK));
  2865. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2868. NUM_BANKS(ADDR_SURF_8_BANK));
  2869. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2870. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2871. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2872. NUM_BANKS(ADDR_SURF_8_BANK));
  2873. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2876. NUM_BANKS(ADDR_SURF_8_BANK));
  2877. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2880. NUM_BANKS(ADDR_SURF_8_BANK));
  2881. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2884. NUM_BANKS(ADDR_SURF_8_BANK));
  2885. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2908. NUM_BANKS(ADDR_SURF_16_BANK));
  2909. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2912. NUM_BANKS(ADDR_SURF_8_BANK));
  2913. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2914. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2915. reg_offset != 23)
  2916. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2917. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2918. if (reg_offset != 7)
  2919. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2920. break;
  2921. default:
  2922. dev_warn(adev->dev,
  2923. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2924. adev->asic_type);
  2925. case CHIP_CARRIZO:
  2926. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2927. PIPE_CONFIG(ADDR_SURF_P2) |
  2928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2930. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2931. PIPE_CONFIG(ADDR_SURF_P2) |
  2932. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2934. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2935. PIPE_CONFIG(ADDR_SURF_P2) |
  2936. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2938. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2939. PIPE_CONFIG(ADDR_SURF_P2) |
  2940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2942. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2943. PIPE_CONFIG(ADDR_SURF_P2) |
  2944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2946. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2947. PIPE_CONFIG(ADDR_SURF_P2) |
  2948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2950. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2951. PIPE_CONFIG(ADDR_SURF_P2) |
  2952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2954. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2955. PIPE_CONFIG(ADDR_SURF_P2));
  2956. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2960. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2963. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2964. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2965. PIPE_CONFIG(ADDR_SURF_P2) |
  2966. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2968. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2969. PIPE_CONFIG(ADDR_SURF_P2) |
  2970. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2972. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2973. PIPE_CONFIG(ADDR_SURF_P2) |
  2974. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2975. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2976. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2977. PIPE_CONFIG(ADDR_SURF_P2) |
  2978. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2980. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2981. PIPE_CONFIG(ADDR_SURF_P2) |
  2982. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2984. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2985. PIPE_CONFIG(ADDR_SURF_P2) |
  2986. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2988. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2989. PIPE_CONFIG(ADDR_SURF_P2) |
  2990. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2992. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2993. PIPE_CONFIG(ADDR_SURF_P2) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2996. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2997. PIPE_CONFIG(ADDR_SURF_P2) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3000. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3001. PIPE_CONFIG(ADDR_SURF_P2) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3004. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3005. PIPE_CONFIG(ADDR_SURF_P2) |
  3006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3008. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3009. PIPE_CONFIG(ADDR_SURF_P2) |
  3010. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3012. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3016. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3020. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3024. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3028. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3031. NUM_BANKS(ADDR_SURF_8_BANK));
  3032. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3035. NUM_BANKS(ADDR_SURF_8_BANK));
  3036. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3037. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3038. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3039. NUM_BANKS(ADDR_SURF_8_BANK));
  3040. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3043. NUM_BANKS(ADDR_SURF_8_BANK));
  3044. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3047. NUM_BANKS(ADDR_SURF_8_BANK));
  3048. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3051. NUM_BANKS(ADDR_SURF_8_BANK));
  3052. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3055. NUM_BANKS(ADDR_SURF_8_BANK));
  3056. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3059. NUM_BANKS(ADDR_SURF_16_BANK));
  3060. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3063. NUM_BANKS(ADDR_SURF_16_BANK));
  3064. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3067. NUM_BANKS(ADDR_SURF_16_BANK));
  3068. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3071. NUM_BANKS(ADDR_SURF_16_BANK));
  3072. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3075. NUM_BANKS(ADDR_SURF_16_BANK));
  3076. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3079. NUM_BANKS(ADDR_SURF_16_BANK));
  3080. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3083. NUM_BANKS(ADDR_SURF_8_BANK));
  3084. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3085. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3086. reg_offset != 23)
  3087. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3088. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3089. if (reg_offset != 7)
  3090. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3091. break;
  3092. }
  3093. }
  3094. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  3095. {
  3096. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3097. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3098. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3099. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3100. } else if (se_num == 0xffffffff) {
  3101. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3102. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3103. } else if (sh_num == 0xffffffff) {
  3104. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3105. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3106. } else {
  3107. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3108. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3109. }
  3110. WREG32(mmGRBM_GFX_INDEX, data);
  3111. }
  3112. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3113. {
  3114. return (u32)((1ULL << bit_width) - 1);
  3115. }
  3116. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3117. {
  3118. u32 data, mask;
  3119. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3120. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3121. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3122. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3123. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3124. adev->gfx.config.max_sh_per_se);
  3125. return (~data) & mask;
  3126. }
  3127. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3128. {
  3129. int i, j;
  3130. u32 data;
  3131. u32 active_rbs = 0;
  3132. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3133. adev->gfx.config.max_sh_per_se;
  3134. mutex_lock(&adev->grbm_idx_mutex);
  3135. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3136. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3137. gfx_v8_0_select_se_sh(adev, i, j);
  3138. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3139. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3140. rb_bitmap_width_per_sh);
  3141. }
  3142. }
  3143. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3144. mutex_unlock(&adev->grbm_idx_mutex);
  3145. adev->gfx.config.backend_enable_mask = active_rbs;
  3146. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3147. }
  3148. /**
  3149. * gfx_v8_0_init_compute_vmid - gart enable
  3150. *
  3151. * @rdev: amdgpu_device pointer
  3152. *
  3153. * Initialize compute vmid sh_mem registers
  3154. *
  3155. */
  3156. #define DEFAULT_SH_MEM_BASES (0x6000)
  3157. #define FIRST_COMPUTE_VMID (8)
  3158. #define LAST_COMPUTE_VMID (16)
  3159. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3160. {
  3161. int i;
  3162. uint32_t sh_mem_config;
  3163. uint32_t sh_mem_bases;
  3164. /*
  3165. * Configure apertures:
  3166. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3167. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3168. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3169. */
  3170. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3171. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3172. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3173. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3174. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3175. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3176. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3177. mutex_lock(&adev->srbm_mutex);
  3178. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3179. vi_srbm_select(adev, 0, 0, 0, i);
  3180. /* CP and shaders */
  3181. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3182. WREG32(mmSH_MEM_APE1_BASE, 1);
  3183. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3184. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3185. }
  3186. vi_srbm_select(adev, 0, 0, 0, 0);
  3187. mutex_unlock(&adev->srbm_mutex);
  3188. }
  3189. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3190. {
  3191. u32 tmp;
  3192. int i;
  3193. tmp = RREG32(mmGRBM_CNTL);
  3194. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3195. WREG32(mmGRBM_CNTL, tmp);
  3196. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3197. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3198. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3199. gfx_v8_0_tiling_mode_table_init(adev);
  3200. gfx_v8_0_setup_rb(adev);
  3201. gfx_v8_0_get_cu_info(adev);
  3202. /* XXX SH_MEM regs */
  3203. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3204. mutex_lock(&adev->srbm_mutex);
  3205. for (i = 0; i < 16; i++) {
  3206. vi_srbm_select(adev, 0, 0, 0, i);
  3207. /* CP and shaders */
  3208. if (i == 0) {
  3209. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3210. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3211. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3212. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3213. WREG32(mmSH_MEM_CONFIG, tmp);
  3214. } else {
  3215. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3216. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3217. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3218. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3219. WREG32(mmSH_MEM_CONFIG, tmp);
  3220. }
  3221. WREG32(mmSH_MEM_APE1_BASE, 1);
  3222. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3223. WREG32(mmSH_MEM_BASES, 0);
  3224. }
  3225. vi_srbm_select(adev, 0, 0, 0, 0);
  3226. mutex_unlock(&adev->srbm_mutex);
  3227. gfx_v8_0_init_compute_vmid(adev);
  3228. mutex_lock(&adev->grbm_idx_mutex);
  3229. /*
  3230. * making sure that the following register writes will be broadcasted
  3231. * to all the shaders
  3232. */
  3233. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3234. WREG32(mmPA_SC_FIFO_SIZE,
  3235. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3236. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3237. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3238. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3239. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3240. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3241. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3242. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3243. mutex_unlock(&adev->grbm_idx_mutex);
  3244. }
  3245. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3246. {
  3247. u32 i, j, k;
  3248. u32 mask;
  3249. mutex_lock(&adev->grbm_idx_mutex);
  3250. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3251. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3252. gfx_v8_0_select_se_sh(adev, i, j);
  3253. for (k = 0; k < adev->usec_timeout; k++) {
  3254. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3255. break;
  3256. udelay(1);
  3257. }
  3258. }
  3259. }
  3260. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3261. mutex_unlock(&adev->grbm_idx_mutex);
  3262. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3263. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3264. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3265. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3266. for (k = 0; k < adev->usec_timeout; k++) {
  3267. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3268. break;
  3269. udelay(1);
  3270. }
  3271. }
  3272. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3273. bool enable)
  3274. {
  3275. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3276. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3277. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3278. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3279. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3280. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3281. }
  3282. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3283. {
  3284. /* csib */
  3285. WREG32(mmRLC_CSIB_ADDR_HI,
  3286. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3287. WREG32(mmRLC_CSIB_ADDR_LO,
  3288. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3289. WREG32(mmRLC_CSIB_LENGTH,
  3290. adev->gfx.rlc.clear_state_size);
  3291. }
  3292. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3293. int ind_offset,
  3294. int list_size,
  3295. int *unique_indices,
  3296. int *indices_count,
  3297. int max_indices,
  3298. int *ind_start_offsets,
  3299. int *offset_count,
  3300. int max_offset)
  3301. {
  3302. int indices;
  3303. bool new_entry = true;
  3304. for (; ind_offset < list_size; ind_offset++) {
  3305. if (new_entry) {
  3306. new_entry = false;
  3307. ind_start_offsets[*offset_count] = ind_offset;
  3308. *offset_count = *offset_count + 1;
  3309. BUG_ON(*offset_count >= max_offset);
  3310. }
  3311. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3312. new_entry = true;
  3313. continue;
  3314. }
  3315. ind_offset += 2;
  3316. /* look for the matching indice */
  3317. for (indices = 0;
  3318. indices < *indices_count;
  3319. indices++) {
  3320. if (unique_indices[indices] ==
  3321. register_list_format[ind_offset])
  3322. break;
  3323. }
  3324. if (indices >= *indices_count) {
  3325. unique_indices[*indices_count] =
  3326. register_list_format[ind_offset];
  3327. indices = *indices_count;
  3328. *indices_count = *indices_count + 1;
  3329. BUG_ON(*indices_count >= max_indices);
  3330. }
  3331. register_list_format[ind_offset] = indices;
  3332. }
  3333. }
  3334. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3335. {
  3336. int i, temp, data;
  3337. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3338. int indices_count = 0;
  3339. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3340. int offset_count = 0;
  3341. int list_size;
  3342. unsigned int *register_list_format =
  3343. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3344. if (register_list_format == NULL)
  3345. return -ENOMEM;
  3346. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3347. adev->gfx.rlc.reg_list_format_size_bytes);
  3348. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3349. RLC_FormatDirectRegListLength,
  3350. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3351. unique_indices,
  3352. &indices_count,
  3353. sizeof(unique_indices) / sizeof(int),
  3354. indirect_start_offsets,
  3355. &offset_count,
  3356. sizeof(indirect_start_offsets)/sizeof(int));
  3357. /* save and restore list */
  3358. temp = RREG32(mmRLC_SRM_CNTL);
  3359. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3360. WREG32(mmRLC_SRM_CNTL, temp);
  3361. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3362. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3363. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3364. /* indirect list */
  3365. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3366. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3367. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3368. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3369. list_size = list_size >> 1;
  3370. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3371. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3372. /* starting offsets starts */
  3373. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3374. adev->gfx.rlc.starting_offsets_start);
  3375. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3376. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3377. indirect_start_offsets[i]);
  3378. /* unique indices */
  3379. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3380. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3381. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3382. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3383. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3384. }
  3385. kfree(register_list_format);
  3386. return 0;
  3387. }
  3388. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3389. {
  3390. uint32_t data;
  3391. data = RREG32(mmRLC_SRM_CNTL);
  3392. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3393. WREG32(mmRLC_SRM_CNTL, data);
  3394. }
  3395. static void polaris11_init_power_gating(struct amdgpu_device *adev)
  3396. {
  3397. uint32_t data;
  3398. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3399. AMD_PG_SUPPORT_GFX_SMG |
  3400. AMD_PG_SUPPORT_GFX_DMG)) {
  3401. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3402. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3403. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3404. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3405. data = 0;
  3406. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3407. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3408. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3409. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3410. WREG32(mmRLC_PG_DELAY, data);
  3411. data = RREG32(mmRLC_PG_DELAY_2);
  3412. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3413. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3414. WREG32(mmRLC_PG_DELAY_2, data);
  3415. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3416. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3417. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3418. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3419. }
  3420. }
  3421. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3422. {
  3423. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3424. AMD_PG_SUPPORT_GFX_SMG |
  3425. AMD_PG_SUPPORT_GFX_DMG |
  3426. AMD_PG_SUPPORT_CP |
  3427. AMD_PG_SUPPORT_GDS |
  3428. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3429. gfx_v8_0_init_csb(adev);
  3430. gfx_v8_0_init_save_restore_list(adev);
  3431. gfx_v8_0_enable_save_restore_machine(adev);
  3432. if (adev->asic_type == CHIP_POLARIS11)
  3433. polaris11_init_power_gating(adev);
  3434. }
  3435. }
  3436. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3437. {
  3438. u32 tmp = RREG32(mmRLC_CNTL);
  3439. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3440. WREG32(mmRLC_CNTL, tmp);
  3441. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3442. gfx_v8_0_wait_for_rlc_serdes(adev);
  3443. }
  3444. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3445. {
  3446. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3447. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3448. WREG32(mmGRBM_SOFT_RESET, tmp);
  3449. udelay(50);
  3450. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3451. WREG32(mmGRBM_SOFT_RESET, tmp);
  3452. udelay(50);
  3453. }
  3454. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3455. {
  3456. u32 tmp = RREG32(mmRLC_CNTL);
  3457. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3458. WREG32(mmRLC_CNTL, tmp);
  3459. /* carrizo do enable cp interrupt after cp inited */
  3460. if (!(adev->flags & AMD_IS_APU))
  3461. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3462. udelay(50);
  3463. }
  3464. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3465. {
  3466. const struct rlc_firmware_header_v2_0 *hdr;
  3467. const __le32 *fw_data;
  3468. unsigned i, fw_size;
  3469. if (!adev->gfx.rlc_fw)
  3470. return -EINVAL;
  3471. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3472. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3473. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3474. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3475. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3476. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3477. for (i = 0; i < fw_size; i++)
  3478. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3479. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3480. return 0;
  3481. }
  3482. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3483. {
  3484. int r;
  3485. gfx_v8_0_rlc_stop(adev);
  3486. /* disable CG */
  3487. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3488. if (adev->asic_type == CHIP_POLARIS11 ||
  3489. adev->asic_type == CHIP_POLARIS10)
  3490. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3491. /* disable PG */
  3492. WREG32(mmRLC_PG_CNTL, 0);
  3493. gfx_v8_0_rlc_reset(adev);
  3494. gfx_v8_0_init_pg(adev);
  3495. if (!adev->pp_enabled) {
  3496. if (!adev->firmware.smu_load) {
  3497. /* legacy rlc firmware loading */
  3498. r = gfx_v8_0_rlc_load_microcode(adev);
  3499. if (r)
  3500. return r;
  3501. } else {
  3502. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3503. AMDGPU_UCODE_ID_RLC_G);
  3504. if (r)
  3505. return -EINVAL;
  3506. }
  3507. }
  3508. gfx_v8_0_rlc_start(adev);
  3509. return 0;
  3510. }
  3511. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3512. {
  3513. int i;
  3514. u32 tmp = RREG32(mmCP_ME_CNTL);
  3515. if (enable) {
  3516. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3517. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3518. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3519. } else {
  3520. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3521. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3522. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3523. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3524. adev->gfx.gfx_ring[i].ready = false;
  3525. }
  3526. WREG32(mmCP_ME_CNTL, tmp);
  3527. udelay(50);
  3528. }
  3529. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3530. {
  3531. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3532. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3533. const struct gfx_firmware_header_v1_0 *me_hdr;
  3534. const __le32 *fw_data;
  3535. unsigned i, fw_size;
  3536. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3537. return -EINVAL;
  3538. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3539. adev->gfx.pfp_fw->data;
  3540. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3541. adev->gfx.ce_fw->data;
  3542. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3543. adev->gfx.me_fw->data;
  3544. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3545. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3546. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3547. gfx_v8_0_cp_gfx_enable(adev, false);
  3548. /* PFP */
  3549. fw_data = (const __le32 *)
  3550. (adev->gfx.pfp_fw->data +
  3551. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3552. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3553. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3554. for (i = 0; i < fw_size; i++)
  3555. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3556. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3557. /* CE */
  3558. fw_data = (const __le32 *)
  3559. (adev->gfx.ce_fw->data +
  3560. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3561. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3562. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3563. for (i = 0; i < fw_size; i++)
  3564. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3565. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3566. /* ME */
  3567. fw_data = (const __le32 *)
  3568. (adev->gfx.me_fw->data +
  3569. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3570. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3571. WREG32(mmCP_ME_RAM_WADDR, 0);
  3572. for (i = 0; i < fw_size; i++)
  3573. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3574. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3575. return 0;
  3576. }
  3577. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3578. {
  3579. u32 count = 0;
  3580. const struct cs_section_def *sect = NULL;
  3581. const struct cs_extent_def *ext = NULL;
  3582. /* begin clear state */
  3583. count += 2;
  3584. /* context control state */
  3585. count += 3;
  3586. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3587. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3588. if (sect->id == SECT_CONTEXT)
  3589. count += 2 + ext->reg_count;
  3590. else
  3591. return 0;
  3592. }
  3593. }
  3594. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3595. count += 4;
  3596. /* end clear state */
  3597. count += 2;
  3598. /* clear state */
  3599. count += 2;
  3600. return count;
  3601. }
  3602. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3603. {
  3604. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3605. const struct cs_section_def *sect = NULL;
  3606. const struct cs_extent_def *ext = NULL;
  3607. int r, i;
  3608. /* init the CP */
  3609. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3610. WREG32(mmCP_ENDIAN_SWAP, 0);
  3611. WREG32(mmCP_DEVICE_ID, 1);
  3612. gfx_v8_0_cp_gfx_enable(adev, true);
  3613. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3614. if (r) {
  3615. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3616. return r;
  3617. }
  3618. /* clear state buffer */
  3619. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3620. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3621. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3622. amdgpu_ring_write(ring, 0x80000000);
  3623. amdgpu_ring_write(ring, 0x80000000);
  3624. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3625. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3626. if (sect->id == SECT_CONTEXT) {
  3627. amdgpu_ring_write(ring,
  3628. PACKET3(PACKET3_SET_CONTEXT_REG,
  3629. ext->reg_count));
  3630. amdgpu_ring_write(ring,
  3631. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3632. for (i = 0; i < ext->reg_count; i++)
  3633. amdgpu_ring_write(ring, ext->extent[i]);
  3634. }
  3635. }
  3636. }
  3637. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3638. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3639. switch (adev->asic_type) {
  3640. case CHIP_TONGA:
  3641. case CHIP_POLARIS10:
  3642. amdgpu_ring_write(ring, 0x16000012);
  3643. amdgpu_ring_write(ring, 0x0000002A);
  3644. break;
  3645. case CHIP_POLARIS11:
  3646. amdgpu_ring_write(ring, 0x16000012);
  3647. amdgpu_ring_write(ring, 0x00000000);
  3648. break;
  3649. case CHIP_FIJI:
  3650. amdgpu_ring_write(ring, 0x3a00161a);
  3651. amdgpu_ring_write(ring, 0x0000002e);
  3652. break;
  3653. case CHIP_CARRIZO:
  3654. amdgpu_ring_write(ring, 0x00000002);
  3655. amdgpu_ring_write(ring, 0x00000000);
  3656. break;
  3657. case CHIP_TOPAZ:
  3658. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3659. 0x00000000 : 0x00000002);
  3660. amdgpu_ring_write(ring, 0x00000000);
  3661. break;
  3662. case CHIP_STONEY:
  3663. amdgpu_ring_write(ring, 0x00000000);
  3664. amdgpu_ring_write(ring, 0x00000000);
  3665. break;
  3666. default:
  3667. BUG();
  3668. }
  3669. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3670. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3671. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3672. amdgpu_ring_write(ring, 0);
  3673. /* init the CE partitions */
  3674. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3675. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3676. amdgpu_ring_write(ring, 0x8000);
  3677. amdgpu_ring_write(ring, 0x8000);
  3678. amdgpu_ring_commit(ring);
  3679. return 0;
  3680. }
  3681. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3682. {
  3683. struct amdgpu_ring *ring;
  3684. u32 tmp;
  3685. u32 rb_bufsz;
  3686. u64 rb_addr, rptr_addr;
  3687. int r;
  3688. /* Set the write pointer delay */
  3689. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3690. /* set the RB to use vmid 0 */
  3691. WREG32(mmCP_RB_VMID, 0);
  3692. /* Set ring buffer size */
  3693. ring = &adev->gfx.gfx_ring[0];
  3694. rb_bufsz = order_base_2(ring->ring_size / 8);
  3695. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3696. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3697. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3698. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3699. #ifdef __BIG_ENDIAN
  3700. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3701. #endif
  3702. WREG32(mmCP_RB0_CNTL, tmp);
  3703. /* Initialize the ring buffer's read and write pointers */
  3704. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3705. ring->wptr = 0;
  3706. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3707. /* set the wb address wether it's enabled or not */
  3708. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3709. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3710. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3711. mdelay(1);
  3712. WREG32(mmCP_RB0_CNTL, tmp);
  3713. rb_addr = ring->gpu_addr >> 8;
  3714. WREG32(mmCP_RB0_BASE, rb_addr);
  3715. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3716. /* no gfx doorbells on iceland */
  3717. if (adev->asic_type != CHIP_TOPAZ) {
  3718. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3719. if (ring->use_doorbell) {
  3720. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3721. DOORBELL_OFFSET, ring->doorbell_index);
  3722. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3723. DOORBELL_HIT, 0);
  3724. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3725. DOORBELL_EN, 1);
  3726. } else {
  3727. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3728. DOORBELL_EN, 0);
  3729. }
  3730. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3731. if (adev->asic_type == CHIP_TONGA) {
  3732. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3733. DOORBELL_RANGE_LOWER,
  3734. AMDGPU_DOORBELL_GFX_RING0);
  3735. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3736. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3737. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3738. }
  3739. }
  3740. /* start the ring */
  3741. gfx_v8_0_cp_gfx_start(adev);
  3742. ring->ready = true;
  3743. r = amdgpu_ring_test_ring(ring);
  3744. if (r) {
  3745. ring->ready = false;
  3746. return r;
  3747. }
  3748. return 0;
  3749. }
  3750. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3751. {
  3752. int i;
  3753. if (enable) {
  3754. WREG32(mmCP_MEC_CNTL, 0);
  3755. } else {
  3756. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3757. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3758. adev->gfx.compute_ring[i].ready = false;
  3759. }
  3760. udelay(50);
  3761. }
  3762. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3763. {
  3764. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3765. const __le32 *fw_data;
  3766. unsigned i, fw_size;
  3767. if (!adev->gfx.mec_fw)
  3768. return -EINVAL;
  3769. gfx_v8_0_cp_compute_enable(adev, false);
  3770. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3771. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3772. fw_data = (const __le32 *)
  3773. (adev->gfx.mec_fw->data +
  3774. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3775. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3776. /* MEC1 */
  3777. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3778. for (i = 0; i < fw_size; i++)
  3779. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3780. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3781. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3782. if (adev->gfx.mec2_fw) {
  3783. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3784. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3785. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3786. fw_data = (const __le32 *)
  3787. (adev->gfx.mec2_fw->data +
  3788. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3789. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3790. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3791. for (i = 0; i < fw_size; i++)
  3792. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3793. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3794. }
  3795. return 0;
  3796. }
  3797. struct vi_mqd {
  3798. uint32_t header; /* ordinal0 */
  3799. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3800. uint32_t compute_dim_x; /* ordinal2 */
  3801. uint32_t compute_dim_y; /* ordinal3 */
  3802. uint32_t compute_dim_z; /* ordinal4 */
  3803. uint32_t compute_start_x; /* ordinal5 */
  3804. uint32_t compute_start_y; /* ordinal6 */
  3805. uint32_t compute_start_z; /* ordinal7 */
  3806. uint32_t compute_num_thread_x; /* ordinal8 */
  3807. uint32_t compute_num_thread_y; /* ordinal9 */
  3808. uint32_t compute_num_thread_z; /* ordinal10 */
  3809. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3810. uint32_t compute_perfcount_enable; /* ordinal12 */
  3811. uint32_t compute_pgm_lo; /* ordinal13 */
  3812. uint32_t compute_pgm_hi; /* ordinal14 */
  3813. uint32_t compute_tba_lo; /* ordinal15 */
  3814. uint32_t compute_tba_hi; /* ordinal16 */
  3815. uint32_t compute_tma_lo; /* ordinal17 */
  3816. uint32_t compute_tma_hi; /* ordinal18 */
  3817. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3818. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3819. uint32_t compute_vmid; /* ordinal21 */
  3820. uint32_t compute_resource_limits; /* ordinal22 */
  3821. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3822. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3823. uint32_t compute_tmpring_size; /* ordinal25 */
  3824. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3825. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3826. uint32_t compute_restart_x; /* ordinal28 */
  3827. uint32_t compute_restart_y; /* ordinal29 */
  3828. uint32_t compute_restart_z; /* ordinal30 */
  3829. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3830. uint32_t compute_misc_reserved; /* ordinal32 */
  3831. uint32_t compute_dispatch_id; /* ordinal33 */
  3832. uint32_t compute_threadgroup_id; /* ordinal34 */
  3833. uint32_t compute_relaunch; /* ordinal35 */
  3834. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3835. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3836. uint32_t compute_wave_restore_control; /* ordinal38 */
  3837. uint32_t reserved9; /* ordinal39 */
  3838. uint32_t reserved10; /* ordinal40 */
  3839. uint32_t reserved11; /* ordinal41 */
  3840. uint32_t reserved12; /* ordinal42 */
  3841. uint32_t reserved13; /* ordinal43 */
  3842. uint32_t reserved14; /* ordinal44 */
  3843. uint32_t reserved15; /* ordinal45 */
  3844. uint32_t reserved16; /* ordinal46 */
  3845. uint32_t reserved17; /* ordinal47 */
  3846. uint32_t reserved18; /* ordinal48 */
  3847. uint32_t reserved19; /* ordinal49 */
  3848. uint32_t reserved20; /* ordinal50 */
  3849. uint32_t reserved21; /* ordinal51 */
  3850. uint32_t reserved22; /* ordinal52 */
  3851. uint32_t reserved23; /* ordinal53 */
  3852. uint32_t reserved24; /* ordinal54 */
  3853. uint32_t reserved25; /* ordinal55 */
  3854. uint32_t reserved26; /* ordinal56 */
  3855. uint32_t reserved27; /* ordinal57 */
  3856. uint32_t reserved28; /* ordinal58 */
  3857. uint32_t reserved29; /* ordinal59 */
  3858. uint32_t reserved30; /* ordinal60 */
  3859. uint32_t reserved31; /* ordinal61 */
  3860. uint32_t reserved32; /* ordinal62 */
  3861. uint32_t reserved33; /* ordinal63 */
  3862. uint32_t reserved34; /* ordinal64 */
  3863. uint32_t compute_user_data_0; /* ordinal65 */
  3864. uint32_t compute_user_data_1; /* ordinal66 */
  3865. uint32_t compute_user_data_2; /* ordinal67 */
  3866. uint32_t compute_user_data_3; /* ordinal68 */
  3867. uint32_t compute_user_data_4; /* ordinal69 */
  3868. uint32_t compute_user_data_5; /* ordinal70 */
  3869. uint32_t compute_user_data_6; /* ordinal71 */
  3870. uint32_t compute_user_data_7; /* ordinal72 */
  3871. uint32_t compute_user_data_8; /* ordinal73 */
  3872. uint32_t compute_user_data_9; /* ordinal74 */
  3873. uint32_t compute_user_data_10; /* ordinal75 */
  3874. uint32_t compute_user_data_11; /* ordinal76 */
  3875. uint32_t compute_user_data_12; /* ordinal77 */
  3876. uint32_t compute_user_data_13; /* ordinal78 */
  3877. uint32_t compute_user_data_14; /* ordinal79 */
  3878. uint32_t compute_user_data_15; /* ordinal80 */
  3879. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3880. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3881. uint32_t reserved35; /* ordinal83 */
  3882. uint32_t reserved36; /* ordinal84 */
  3883. uint32_t reserved37; /* ordinal85 */
  3884. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3885. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3886. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3887. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3888. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3889. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3890. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3891. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3892. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3893. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3894. uint32_t reserved38; /* ordinal96 */
  3895. uint32_t reserved39; /* ordinal97 */
  3896. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3897. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3898. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3899. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3900. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3901. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3902. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3903. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3904. uint32_t reserved40; /* ordinal106 */
  3905. uint32_t reserved41; /* ordinal107 */
  3906. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3907. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3908. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3909. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3910. uint32_t reserved42; /* ordinal112 */
  3911. uint32_t reserved43; /* ordinal113 */
  3912. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3913. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3914. uint32_t cp_packet_id_lo; /* ordinal116 */
  3915. uint32_t cp_packet_id_hi; /* ordinal117 */
  3916. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3917. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3918. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3919. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3920. uint32_t gds_save_mask_lo; /* ordinal122 */
  3921. uint32_t gds_save_mask_hi; /* ordinal123 */
  3922. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3923. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3924. uint32_t reserved44; /* ordinal126 */
  3925. uint32_t reserved45; /* ordinal127 */
  3926. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3927. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3928. uint32_t cp_hqd_active; /* ordinal130 */
  3929. uint32_t cp_hqd_vmid; /* ordinal131 */
  3930. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3931. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3932. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3933. uint32_t cp_hqd_quantum; /* ordinal135 */
  3934. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3935. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3936. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3937. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3938. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3939. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3940. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3941. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3942. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3943. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3944. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3945. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3946. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3947. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3948. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3949. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3950. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3951. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3952. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3953. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3954. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3955. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3956. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3957. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3958. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3959. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3960. uint32_t cp_mqd_control; /* ordinal162 */
  3961. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3962. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3963. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3964. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3965. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3966. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3967. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3968. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3969. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3970. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3971. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3972. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3973. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3974. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3975. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3976. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3977. uint32_t cp_hqd_error; /* ordinal179 */
  3978. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3979. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3980. uint32_t reserved46; /* ordinal182 */
  3981. uint32_t reserved47; /* ordinal183 */
  3982. uint32_t reserved48; /* ordinal184 */
  3983. uint32_t reserved49; /* ordinal185 */
  3984. uint32_t reserved50; /* ordinal186 */
  3985. uint32_t reserved51; /* ordinal187 */
  3986. uint32_t reserved52; /* ordinal188 */
  3987. uint32_t reserved53; /* ordinal189 */
  3988. uint32_t reserved54; /* ordinal190 */
  3989. uint32_t reserved55; /* ordinal191 */
  3990. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3991. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3992. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3993. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3994. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3995. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3996. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3997. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3998. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3999. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4000. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4001. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4002. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4003. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4004. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4005. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4006. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4007. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4008. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4009. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4010. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4011. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4012. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4013. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4014. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4015. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4016. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4017. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4018. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4019. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4020. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4021. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4022. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4023. uint32_t reserved56; /* ordinal225 */
  4024. uint32_t reserved57; /* ordinal226 */
  4025. uint32_t reserved58; /* ordinal227 */
  4026. uint32_t set_resources_header; /* ordinal228 */
  4027. uint32_t set_resources_dw1; /* ordinal229 */
  4028. uint32_t set_resources_dw2; /* ordinal230 */
  4029. uint32_t set_resources_dw3; /* ordinal231 */
  4030. uint32_t set_resources_dw4; /* ordinal232 */
  4031. uint32_t set_resources_dw5; /* ordinal233 */
  4032. uint32_t set_resources_dw6; /* ordinal234 */
  4033. uint32_t set_resources_dw7; /* ordinal235 */
  4034. uint32_t reserved59; /* ordinal236 */
  4035. uint32_t reserved60; /* ordinal237 */
  4036. uint32_t reserved61; /* ordinal238 */
  4037. uint32_t reserved62; /* ordinal239 */
  4038. uint32_t reserved63; /* ordinal240 */
  4039. uint32_t reserved64; /* ordinal241 */
  4040. uint32_t reserved65; /* ordinal242 */
  4041. uint32_t reserved66; /* ordinal243 */
  4042. uint32_t reserved67; /* ordinal244 */
  4043. uint32_t reserved68; /* ordinal245 */
  4044. uint32_t reserved69; /* ordinal246 */
  4045. uint32_t reserved70; /* ordinal247 */
  4046. uint32_t reserved71; /* ordinal248 */
  4047. uint32_t reserved72; /* ordinal249 */
  4048. uint32_t reserved73; /* ordinal250 */
  4049. uint32_t reserved74; /* ordinal251 */
  4050. uint32_t reserved75; /* ordinal252 */
  4051. uint32_t reserved76; /* ordinal253 */
  4052. uint32_t reserved77; /* ordinal254 */
  4053. uint32_t reserved78; /* ordinal255 */
  4054. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4055. };
  4056. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4057. {
  4058. int i, r;
  4059. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4060. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4061. if (ring->mqd_obj) {
  4062. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4063. if (unlikely(r != 0))
  4064. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4065. amdgpu_bo_unpin(ring->mqd_obj);
  4066. amdgpu_bo_unreserve(ring->mqd_obj);
  4067. amdgpu_bo_unref(&ring->mqd_obj);
  4068. ring->mqd_obj = NULL;
  4069. }
  4070. }
  4071. }
  4072. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4073. {
  4074. int r, i, j;
  4075. u32 tmp;
  4076. bool use_doorbell = true;
  4077. u64 hqd_gpu_addr;
  4078. u64 mqd_gpu_addr;
  4079. u64 eop_gpu_addr;
  4080. u64 wb_gpu_addr;
  4081. u32 *buf;
  4082. struct vi_mqd *mqd;
  4083. /* init the pipes */
  4084. mutex_lock(&adev->srbm_mutex);
  4085. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4086. int me = (i < 4) ? 1 : 2;
  4087. int pipe = (i < 4) ? i : (i - 4);
  4088. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4089. eop_gpu_addr >>= 8;
  4090. vi_srbm_select(adev, me, pipe, 0, 0);
  4091. /* write the EOP addr */
  4092. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4093. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4094. /* set the VMID assigned */
  4095. WREG32(mmCP_HQD_VMID, 0);
  4096. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4097. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4098. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4099. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4100. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4101. }
  4102. vi_srbm_select(adev, 0, 0, 0, 0);
  4103. mutex_unlock(&adev->srbm_mutex);
  4104. /* init the queues. Just two for now. */
  4105. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4106. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4107. if (ring->mqd_obj == NULL) {
  4108. r = amdgpu_bo_create(adev,
  4109. sizeof(struct vi_mqd),
  4110. PAGE_SIZE, true,
  4111. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4112. NULL, &ring->mqd_obj);
  4113. if (r) {
  4114. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4115. return r;
  4116. }
  4117. }
  4118. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4119. if (unlikely(r != 0)) {
  4120. gfx_v8_0_cp_compute_fini(adev);
  4121. return r;
  4122. }
  4123. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4124. &mqd_gpu_addr);
  4125. if (r) {
  4126. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4127. gfx_v8_0_cp_compute_fini(adev);
  4128. return r;
  4129. }
  4130. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4131. if (r) {
  4132. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4133. gfx_v8_0_cp_compute_fini(adev);
  4134. return r;
  4135. }
  4136. /* init the mqd struct */
  4137. memset(buf, 0, sizeof(struct vi_mqd));
  4138. mqd = (struct vi_mqd *)buf;
  4139. mqd->header = 0xC0310800;
  4140. mqd->compute_pipelinestat_enable = 0x00000001;
  4141. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4142. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4143. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4144. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4145. mqd->compute_misc_reserved = 0x00000003;
  4146. mutex_lock(&adev->srbm_mutex);
  4147. vi_srbm_select(adev, ring->me,
  4148. ring->pipe,
  4149. ring->queue, 0);
  4150. /* disable wptr polling */
  4151. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4152. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4153. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4154. mqd->cp_hqd_eop_base_addr_lo =
  4155. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4156. mqd->cp_hqd_eop_base_addr_hi =
  4157. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4158. /* enable doorbell? */
  4159. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4160. if (use_doorbell) {
  4161. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4162. } else {
  4163. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4164. }
  4165. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4166. mqd->cp_hqd_pq_doorbell_control = tmp;
  4167. /* disable the queue if it's active */
  4168. mqd->cp_hqd_dequeue_request = 0;
  4169. mqd->cp_hqd_pq_rptr = 0;
  4170. mqd->cp_hqd_pq_wptr= 0;
  4171. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4172. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4173. for (j = 0; j < adev->usec_timeout; j++) {
  4174. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4175. break;
  4176. udelay(1);
  4177. }
  4178. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4179. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4180. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4181. }
  4182. /* set the pointer to the MQD */
  4183. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4184. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4185. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4186. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4187. /* set MQD vmid to 0 */
  4188. tmp = RREG32(mmCP_MQD_CONTROL);
  4189. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4190. WREG32(mmCP_MQD_CONTROL, tmp);
  4191. mqd->cp_mqd_control = tmp;
  4192. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4193. hqd_gpu_addr = ring->gpu_addr >> 8;
  4194. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4195. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4196. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4197. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4198. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4199. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4200. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4201. (order_base_2(ring->ring_size / 4) - 1));
  4202. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4203. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4204. #ifdef __BIG_ENDIAN
  4205. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4206. #endif
  4207. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4208. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4209. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4211. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4212. mqd->cp_hqd_pq_control = tmp;
  4213. /* set the wb address wether it's enabled or not */
  4214. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4215. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4216. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4217. upper_32_bits(wb_gpu_addr) & 0xffff;
  4218. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4219. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4220. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4221. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4222. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4223. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4224. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4225. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4226. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4227. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4228. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4229. /* enable the doorbell if requested */
  4230. if (use_doorbell) {
  4231. if ((adev->asic_type == CHIP_CARRIZO) ||
  4232. (adev->asic_type == CHIP_FIJI) ||
  4233. (adev->asic_type == CHIP_STONEY) ||
  4234. (adev->asic_type == CHIP_POLARIS11) ||
  4235. (adev->asic_type == CHIP_POLARIS10)) {
  4236. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4237. AMDGPU_DOORBELL_KIQ << 2);
  4238. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4239. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4240. }
  4241. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4242. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4243. DOORBELL_OFFSET, ring->doorbell_index);
  4244. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4246. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4247. mqd->cp_hqd_pq_doorbell_control = tmp;
  4248. } else {
  4249. mqd->cp_hqd_pq_doorbell_control = 0;
  4250. }
  4251. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4252. mqd->cp_hqd_pq_doorbell_control);
  4253. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4254. ring->wptr = 0;
  4255. mqd->cp_hqd_pq_wptr = ring->wptr;
  4256. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4257. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4258. /* set the vmid for the queue */
  4259. mqd->cp_hqd_vmid = 0;
  4260. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4261. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4262. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4263. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4264. mqd->cp_hqd_persistent_state = tmp;
  4265. if (adev->asic_type == CHIP_STONEY ||
  4266. adev->asic_type == CHIP_POLARIS11 ||
  4267. adev->asic_type == CHIP_POLARIS10) {
  4268. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4269. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4270. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4271. }
  4272. /* activate the queue */
  4273. mqd->cp_hqd_active = 1;
  4274. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4275. vi_srbm_select(adev, 0, 0, 0, 0);
  4276. mutex_unlock(&adev->srbm_mutex);
  4277. amdgpu_bo_kunmap(ring->mqd_obj);
  4278. amdgpu_bo_unreserve(ring->mqd_obj);
  4279. }
  4280. if (use_doorbell) {
  4281. tmp = RREG32(mmCP_PQ_STATUS);
  4282. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4283. WREG32(mmCP_PQ_STATUS, tmp);
  4284. }
  4285. gfx_v8_0_cp_compute_enable(adev, true);
  4286. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4287. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4288. ring->ready = true;
  4289. r = amdgpu_ring_test_ring(ring);
  4290. if (r)
  4291. ring->ready = false;
  4292. }
  4293. return 0;
  4294. }
  4295. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4296. {
  4297. int r;
  4298. if (!(adev->flags & AMD_IS_APU))
  4299. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4300. if (!adev->pp_enabled) {
  4301. if (!adev->firmware.smu_load) {
  4302. /* legacy firmware loading */
  4303. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4304. if (r)
  4305. return r;
  4306. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4307. if (r)
  4308. return r;
  4309. } else {
  4310. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4311. AMDGPU_UCODE_ID_CP_CE);
  4312. if (r)
  4313. return -EINVAL;
  4314. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4315. AMDGPU_UCODE_ID_CP_PFP);
  4316. if (r)
  4317. return -EINVAL;
  4318. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4319. AMDGPU_UCODE_ID_CP_ME);
  4320. if (r)
  4321. return -EINVAL;
  4322. if (adev->asic_type == CHIP_TOPAZ) {
  4323. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4324. if (r)
  4325. return r;
  4326. } else {
  4327. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4328. AMDGPU_UCODE_ID_CP_MEC1);
  4329. if (r)
  4330. return -EINVAL;
  4331. }
  4332. }
  4333. }
  4334. r = gfx_v8_0_cp_gfx_resume(adev);
  4335. if (r)
  4336. return r;
  4337. r = gfx_v8_0_cp_compute_resume(adev);
  4338. if (r)
  4339. return r;
  4340. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4341. return 0;
  4342. }
  4343. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4344. {
  4345. gfx_v8_0_cp_gfx_enable(adev, enable);
  4346. gfx_v8_0_cp_compute_enable(adev, enable);
  4347. }
  4348. static int gfx_v8_0_hw_init(void *handle)
  4349. {
  4350. int r;
  4351. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4352. gfx_v8_0_init_golden_registers(adev);
  4353. gfx_v8_0_gpu_init(adev);
  4354. r = gfx_v8_0_rlc_resume(adev);
  4355. if (r)
  4356. return r;
  4357. r = gfx_v8_0_cp_resume(adev);
  4358. if (r)
  4359. return r;
  4360. return r;
  4361. }
  4362. static int gfx_v8_0_hw_fini(void *handle)
  4363. {
  4364. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4365. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4366. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4367. gfx_v8_0_cp_enable(adev, false);
  4368. gfx_v8_0_rlc_stop(adev);
  4369. gfx_v8_0_cp_compute_fini(adev);
  4370. amdgpu_set_powergating_state(adev,
  4371. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4372. return 0;
  4373. }
  4374. static int gfx_v8_0_suspend(void *handle)
  4375. {
  4376. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4377. return gfx_v8_0_hw_fini(adev);
  4378. }
  4379. static int gfx_v8_0_resume(void *handle)
  4380. {
  4381. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4382. return gfx_v8_0_hw_init(adev);
  4383. }
  4384. static bool gfx_v8_0_is_idle(void *handle)
  4385. {
  4386. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4387. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4388. return false;
  4389. else
  4390. return true;
  4391. }
  4392. static int gfx_v8_0_wait_for_idle(void *handle)
  4393. {
  4394. unsigned i;
  4395. u32 tmp;
  4396. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4397. for (i = 0; i < adev->usec_timeout; i++) {
  4398. /* read MC_STATUS */
  4399. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4400. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4401. return 0;
  4402. udelay(1);
  4403. }
  4404. return -ETIMEDOUT;
  4405. }
  4406. static int gfx_v8_0_soft_reset(void *handle)
  4407. {
  4408. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4409. u32 tmp;
  4410. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4411. /* GRBM_STATUS */
  4412. tmp = RREG32(mmGRBM_STATUS);
  4413. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4414. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4415. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4416. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4417. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4418. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  4419. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4420. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4421. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4422. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4423. }
  4424. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4425. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4426. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4427. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4428. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4429. }
  4430. /* GRBM_STATUS2 */
  4431. tmp = RREG32(mmGRBM_STATUS2);
  4432. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4433. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4434. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4435. /* SRBM_STATUS */
  4436. tmp = RREG32(mmSRBM_STATUS);
  4437. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4438. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4439. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4440. if (grbm_soft_reset || srbm_soft_reset) {
  4441. /* stop the rlc */
  4442. gfx_v8_0_rlc_stop(adev);
  4443. /* Disable GFX parsing/prefetching */
  4444. gfx_v8_0_cp_gfx_enable(adev, false);
  4445. /* Disable MEC parsing/prefetching */
  4446. gfx_v8_0_cp_compute_enable(adev, false);
  4447. if (grbm_soft_reset || srbm_soft_reset) {
  4448. tmp = RREG32(mmGMCON_DEBUG);
  4449. tmp = REG_SET_FIELD(tmp,
  4450. GMCON_DEBUG, GFX_STALL, 1);
  4451. tmp = REG_SET_FIELD(tmp,
  4452. GMCON_DEBUG, GFX_CLEAR, 1);
  4453. WREG32(mmGMCON_DEBUG, tmp);
  4454. udelay(50);
  4455. }
  4456. if (grbm_soft_reset) {
  4457. tmp = RREG32(mmGRBM_SOFT_RESET);
  4458. tmp |= grbm_soft_reset;
  4459. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4460. WREG32(mmGRBM_SOFT_RESET, tmp);
  4461. tmp = RREG32(mmGRBM_SOFT_RESET);
  4462. udelay(50);
  4463. tmp &= ~grbm_soft_reset;
  4464. WREG32(mmGRBM_SOFT_RESET, tmp);
  4465. tmp = RREG32(mmGRBM_SOFT_RESET);
  4466. }
  4467. if (srbm_soft_reset) {
  4468. tmp = RREG32(mmSRBM_SOFT_RESET);
  4469. tmp |= srbm_soft_reset;
  4470. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4471. WREG32(mmSRBM_SOFT_RESET, tmp);
  4472. tmp = RREG32(mmSRBM_SOFT_RESET);
  4473. udelay(50);
  4474. tmp &= ~srbm_soft_reset;
  4475. WREG32(mmSRBM_SOFT_RESET, tmp);
  4476. tmp = RREG32(mmSRBM_SOFT_RESET);
  4477. }
  4478. if (grbm_soft_reset || srbm_soft_reset) {
  4479. tmp = RREG32(mmGMCON_DEBUG);
  4480. tmp = REG_SET_FIELD(tmp,
  4481. GMCON_DEBUG, GFX_STALL, 0);
  4482. tmp = REG_SET_FIELD(tmp,
  4483. GMCON_DEBUG, GFX_CLEAR, 0);
  4484. WREG32(mmGMCON_DEBUG, tmp);
  4485. }
  4486. /* Wait a little for things to settle down */
  4487. udelay(50);
  4488. }
  4489. return 0;
  4490. }
  4491. /**
  4492. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4493. *
  4494. * @adev: amdgpu_device pointer
  4495. *
  4496. * Fetches a GPU clock counter snapshot.
  4497. * Returns the 64 bit clock counter snapshot.
  4498. */
  4499. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4500. {
  4501. uint64_t clock;
  4502. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4503. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4504. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4505. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4506. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4507. return clock;
  4508. }
  4509. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4510. uint32_t vmid,
  4511. uint32_t gds_base, uint32_t gds_size,
  4512. uint32_t gws_base, uint32_t gws_size,
  4513. uint32_t oa_base, uint32_t oa_size)
  4514. {
  4515. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4516. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4517. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4518. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4519. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4520. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4521. /* GDS Base */
  4522. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4523. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4524. WRITE_DATA_DST_SEL(0)));
  4525. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4526. amdgpu_ring_write(ring, 0);
  4527. amdgpu_ring_write(ring, gds_base);
  4528. /* GDS Size */
  4529. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4530. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4531. WRITE_DATA_DST_SEL(0)));
  4532. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4533. amdgpu_ring_write(ring, 0);
  4534. amdgpu_ring_write(ring, gds_size);
  4535. /* GWS */
  4536. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4537. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4538. WRITE_DATA_DST_SEL(0)));
  4539. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4540. amdgpu_ring_write(ring, 0);
  4541. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4542. /* OA */
  4543. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4544. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4545. WRITE_DATA_DST_SEL(0)));
  4546. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4547. amdgpu_ring_write(ring, 0);
  4548. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4549. }
  4550. static int gfx_v8_0_early_init(void *handle)
  4551. {
  4552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4553. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4554. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4555. gfx_v8_0_set_ring_funcs(adev);
  4556. gfx_v8_0_set_irq_funcs(adev);
  4557. gfx_v8_0_set_gds_init(adev);
  4558. gfx_v8_0_set_rlc_funcs(adev);
  4559. return 0;
  4560. }
  4561. static int gfx_v8_0_late_init(void *handle)
  4562. {
  4563. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4564. int r;
  4565. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4566. if (r)
  4567. return r;
  4568. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4569. if (r)
  4570. return r;
  4571. /* requires IBs so do in late init after IB pool is initialized */
  4572. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4573. if (r)
  4574. return r;
  4575. amdgpu_set_powergating_state(adev,
  4576. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4577. return 0;
  4578. }
  4579. static void polaris11_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4580. bool enable)
  4581. {
  4582. uint32_t data, temp;
  4583. /* Send msg to SMU via Powerplay */
  4584. amdgpu_set_powergating_state(adev,
  4585. AMD_IP_BLOCK_TYPE_SMC,
  4586. enable ? AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4587. if (enable) {
  4588. /* Enable static MGPG */
  4589. temp = data = RREG32(mmRLC_PG_CNTL);
  4590. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4591. if (temp != data)
  4592. WREG32(mmRLC_PG_CNTL, data);
  4593. } else {
  4594. temp = data = RREG32(mmRLC_PG_CNTL);
  4595. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4596. if (temp != data)
  4597. WREG32(mmRLC_PG_CNTL, data);
  4598. }
  4599. }
  4600. static void polaris11_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4601. bool enable)
  4602. {
  4603. uint32_t data, temp;
  4604. if (enable) {
  4605. /* Enable dynamic MGPG */
  4606. temp = data = RREG32(mmRLC_PG_CNTL);
  4607. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4608. if (temp != data)
  4609. WREG32(mmRLC_PG_CNTL, data);
  4610. } else {
  4611. temp = data = RREG32(mmRLC_PG_CNTL);
  4612. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4613. if (temp != data)
  4614. WREG32(mmRLC_PG_CNTL, data);
  4615. }
  4616. }
  4617. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4618. bool enable)
  4619. {
  4620. uint32_t data, temp;
  4621. if (enable) {
  4622. /* Enable quick PG */
  4623. temp = data = RREG32(mmRLC_PG_CNTL);
  4624. data |= 0x100000;
  4625. if (temp != data)
  4626. WREG32(mmRLC_PG_CNTL, data);
  4627. } else {
  4628. temp = data = RREG32(mmRLC_PG_CNTL);
  4629. data &= ~0x100000;
  4630. if (temp != data)
  4631. WREG32(mmRLC_PG_CNTL, data);
  4632. }
  4633. }
  4634. static int gfx_v8_0_set_powergating_state(void *handle,
  4635. enum amd_powergating_state state)
  4636. {
  4637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4638. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4639. return 0;
  4640. switch (adev->asic_type) {
  4641. case CHIP_POLARIS11:
  4642. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG)
  4643. polaris11_enable_gfx_static_mg_power_gating(adev,
  4644. state == AMD_PG_STATE_GATE ? true : false);
  4645. else if (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG)
  4646. polaris11_enable_gfx_dynamic_mg_power_gating(adev,
  4647. state == AMD_PG_STATE_GATE ? true : false);
  4648. else
  4649. polaris11_enable_gfx_quick_mg_power_gating(adev,
  4650. state == AMD_PG_STATE_GATE ? true : false);
  4651. break;
  4652. default:
  4653. break;
  4654. }
  4655. return 0;
  4656. }
  4657. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4658. uint32_t reg_addr, uint32_t cmd)
  4659. {
  4660. uint32_t data;
  4661. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4662. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4663. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4664. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4665. if (adev->asic_type == CHIP_STONEY)
  4666. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4667. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4668. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4669. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4670. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4671. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4672. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4673. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4674. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4675. else
  4676. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4677. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4678. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4679. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4680. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4681. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4682. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4683. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4684. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4685. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4686. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4687. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4688. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4689. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4690. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4691. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4692. }
  4693. #define MSG_ENTER_RLC_SAFE_MODE 1
  4694. #define MSG_EXIT_RLC_SAFE_MODE 0
  4695. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4696. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4697. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4698. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4699. {
  4700. u32 data = 0;
  4701. unsigned i;
  4702. data = RREG32(mmRLC_CNTL);
  4703. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4704. return;
  4705. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4706. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4707. AMD_PG_SUPPORT_GFX_DMG))) {
  4708. data |= RLC_GPR_REG2__REQ_MASK;
  4709. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4710. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4711. WREG32(mmRLC_GPR_REG2, data);
  4712. for (i = 0; i < adev->usec_timeout; i++) {
  4713. if ((RREG32(mmRLC_GPM_STAT) &
  4714. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4715. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4716. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4717. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4718. break;
  4719. udelay(1);
  4720. }
  4721. for (i = 0; i < adev->usec_timeout; i++) {
  4722. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4723. break;
  4724. udelay(1);
  4725. }
  4726. adev->gfx.rlc.in_safe_mode = true;
  4727. }
  4728. }
  4729. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4730. {
  4731. u32 data;
  4732. unsigned i;
  4733. data = RREG32(mmRLC_CNTL);
  4734. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4735. return;
  4736. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4737. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4738. AMD_PG_SUPPORT_GFX_DMG))) {
  4739. data |= RLC_GPR_REG2__REQ_MASK;
  4740. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4741. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4742. WREG32(mmRLC_GPR_REG2, data);
  4743. adev->gfx.rlc.in_safe_mode = false;
  4744. }
  4745. for (i = 0; i < adev->usec_timeout; i++) {
  4746. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4747. break;
  4748. udelay(1);
  4749. }
  4750. }
  4751. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4752. {
  4753. u32 data;
  4754. unsigned i;
  4755. data = RREG32(mmRLC_CNTL);
  4756. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4757. return;
  4758. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4759. data |= RLC_SAFE_MODE__CMD_MASK;
  4760. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4761. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4762. WREG32(mmRLC_SAFE_MODE, data);
  4763. for (i = 0; i < adev->usec_timeout; i++) {
  4764. if ((RREG32(mmRLC_GPM_STAT) &
  4765. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4766. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4767. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4768. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4769. break;
  4770. udelay(1);
  4771. }
  4772. for (i = 0; i < adev->usec_timeout; i++) {
  4773. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4774. break;
  4775. udelay(1);
  4776. }
  4777. adev->gfx.rlc.in_safe_mode = true;
  4778. }
  4779. }
  4780. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4781. {
  4782. u32 data = 0;
  4783. unsigned i;
  4784. data = RREG32(mmRLC_CNTL);
  4785. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4786. return;
  4787. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4788. if (adev->gfx.rlc.in_safe_mode) {
  4789. data |= RLC_SAFE_MODE__CMD_MASK;
  4790. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4791. WREG32(mmRLC_SAFE_MODE, data);
  4792. adev->gfx.rlc.in_safe_mode = false;
  4793. }
  4794. }
  4795. for (i = 0; i < adev->usec_timeout; i++) {
  4796. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4797. break;
  4798. udelay(1);
  4799. }
  4800. }
  4801. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4802. {
  4803. adev->gfx.rlc.in_safe_mode = true;
  4804. }
  4805. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4806. {
  4807. adev->gfx.rlc.in_safe_mode = false;
  4808. }
  4809. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4810. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4811. .exit_safe_mode = cz_exit_rlc_safe_mode
  4812. };
  4813. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4814. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4815. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4816. };
  4817. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4818. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4819. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4820. };
  4821. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4822. bool enable)
  4823. {
  4824. uint32_t temp, data;
  4825. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4826. /* It is disabled by HW by default */
  4827. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4828. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4829. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4830. /* 1 - RLC memory Light sleep */
  4831. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4832. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4833. if (temp != data)
  4834. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4835. }
  4836. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4837. /* 2 - CP memory Light sleep */
  4838. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4839. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4840. if (temp != data)
  4841. WREG32(mmCP_MEM_SLP_CNTL, data);
  4842. }
  4843. }
  4844. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4845. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4846. if (adev->flags & AMD_IS_APU)
  4847. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4848. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4849. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4850. else
  4851. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4852. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4853. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4854. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4855. if (temp != data)
  4856. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4857. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4858. gfx_v8_0_wait_for_rlc_serdes(adev);
  4859. /* 5 - clear mgcg override */
  4860. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4861. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4862. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4863. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4864. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4865. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4866. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4867. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4868. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4869. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4870. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4871. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4872. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4873. if (temp != data)
  4874. WREG32(mmCGTS_SM_CTRL_REG, data);
  4875. }
  4876. udelay(50);
  4877. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4878. gfx_v8_0_wait_for_rlc_serdes(adev);
  4879. } else {
  4880. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4881. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4882. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4883. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4884. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4885. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4886. if (temp != data)
  4887. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4888. /* 2 - disable MGLS in RLC */
  4889. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4890. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4891. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4892. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4893. }
  4894. /* 3 - disable MGLS in CP */
  4895. data = RREG32(mmCP_MEM_SLP_CNTL);
  4896. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4897. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4898. WREG32(mmCP_MEM_SLP_CNTL, data);
  4899. }
  4900. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4901. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4902. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4903. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4904. if (temp != data)
  4905. WREG32(mmCGTS_SM_CTRL_REG, data);
  4906. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4907. gfx_v8_0_wait_for_rlc_serdes(adev);
  4908. /* 6 - set mgcg override */
  4909. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4910. udelay(50);
  4911. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4912. gfx_v8_0_wait_for_rlc_serdes(adev);
  4913. }
  4914. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4915. }
  4916. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4917. bool enable)
  4918. {
  4919. uint32_t temp, temp1, data, data1;
  4920. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4921. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4922. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4923. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4924. * Cmp_busy/GFX_Idle interrupts
  4925. */
  4926. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4927. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4928. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4929. if (temp1 != data1)
  4930. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4931. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4932. gfx_v8_0_wait_for_rlc_serdes(adev);
  4933. /* 3 - clear cgcg override */
  4934. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4935. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4936. gfx_v8_0_wait_for_rlc_serdes(adev);
  4937. /* 4 - write cmd to set CGLS */
  4938. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4939. /* 5 - enable cgcg */
  4940. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4941. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4942. /* enable cgls*/
  4943. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4944. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4945. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4946. if (temp1 != data1)
  4947. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4948. } else {
  4949. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4950. }
  4951. if (temp != data)
  4952. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4953. } else {
  4954. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4955. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4956. /* TEST CGCG */
  4957. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4958. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4959. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4960. if (temp1 != data1)
  4961. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4962. /* read gfx register to wake up cgcg */
  4963. RREG32(mmCB_CGTT_SCLK_CTRL);
  4964. RREG32(mmCB_CGTT_SCLK_CTRL);
  4965. RREG32(mmCB_CGTT_SCLK_CTRL);
  4966. RREG32(mmCB_CGTT_SCLK_CTRL);
  4967. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4968. gfx_v8_0_wait_for_rlc_serdes(adev);
  4969. /* write cmd to Set CGCG Overrride */
  4970. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4971. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4972. gfx_v8_0_wait_for_rlc_serdes(adev);
  4973. /* write cmd to Clear CGLS */
  4974. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4975. /* disable cgcg, cgls should be disabled too. */
  4976. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4977. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4978. if (temp != data)
  4979. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4980. }
  4981. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4982. }
  4983. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4984. bool enable)
  4985. {
  4986. if (enable) {
  4987. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4988. * === MGCG + MGLS + TS(CG/LS) ===
  4989. */
  4990. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4991. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4992. } else {
  4993. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4994. * === CGCG + CGLS ===
  4995. */
  4996. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4997. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4998. }
  4999. return 0;
  5000. }
  5001. static int gfx_v8_0_set_clockgating_state(void *handle,
  5002. enum amd_clockgating_state state)
  5003. {
  5004. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5005. switch (adev->asic_type) {
  5006. case CHIP_FIJI:
  5007. case CHIP_CARRIZO:
  5008. case CHIP_STONEY:
  5009. gfx_v8_0_update_gfx_clock_gating(adev,
  5010. state == AMD_CG_STATE_GATE ? true : false);
  5011. break;
  5012. default:
  5013. break;
  5014. }
  5015. return 0;
  5016. }
  5017. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  5018. {
  5019. u32 rptr;
  5020. rptr = ring->adev->wb.wb[ring->rptr_offs];
  5021. return rptr;
  5022. }
  5023. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5024. {
  5025. struct amdgpu_device *adev = ring->adev;
  5026. u32 wptr;
  5027. if (ring->use_doorbell)
  5028. /* XXX check if swapping is necessary on BE */
  5029. wptr = ring->adev->wb.wb[ring->wptr_offs];
  5030. else
  5031. wptr = RREG32(mmCP_RB0_WPTR);
  5032. return wptr;
  5033. }
  5034. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5035. {
  5036. struct amdgpu_device *adev = ring->adev;
  5037. if (ring->use_doorbell) {
  5038. /* XXX check if swapping is necessary on BE */
  5039. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5040. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5041. } else {
  5042. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5043. (void)RREG32(mmCP_RB0_WPTR);
  5044. }
  5045. }
  5046. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5047. {
  5048. u32 ref_and_mask, reg_mem_engine;
  5049. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5050. switch (ring->me) {
  5051. case 1:
  5052. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5053. break;
  5054. case 2:
  5055. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5056. break;
  5057. default:
  5058. return;
  5059. }
  5060. reg_mem_engine = 0;
  5061. } else {
  5062. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5063. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5064. }
  5065. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5066. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5067. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5068. reg_mem_engine));
  5069. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5070. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5071. amdgpu_ring_write(ring, ref_and_mask);
  5072. amdgpu_ring_write(ring, ref_and_mask);
  5073. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5074. }
  5075. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5076. {
  5077. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5078. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5079. WRITE_DATA_DST_SEL(0) |
  5080. WR_CONFIRM));
  5081. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5082. amdgpu_ring_write(ring, 0);
  5083. amdgpu_ring_write(ring, 1);
  5084. }
  5085. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5086. struct amdgpu_ib *ib,
  5087. unsigned vm_id, bool ctx_switch)
  5088. {
  5089. u32 header, control = 0;
  5090. u32 next_rptr = ring->wptr + 5;
  5091. if (ctx_switch)
  5092. next_rptr += 2;
  5093. next_rptr += 4;
  5094. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5095. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5096. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5097. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5098. amdgpu_ring_write(ring, next_rptr);
  5099. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5100. if (ctx_switch) {
  5101. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5102. amdgpu_ring_write(ring, 0);
  5103. }
  5104. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5105. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5106. else
  5107. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5108. control |= ib->length_dw | (vm_id << 24);
  5109. amdgpu_ring_write(ring, header);
  5110. amdgpu_ring_write(ring,
  5111. #ifdef __BIG_ENDIAN
  5112. (2 << 0) |
  5113. #endif
  5114. (ib->gpu_addr & 0xFFFFFFFC));
  5115. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5116. amdgpu_ring_write(ring, control);
  5117. }
  5118. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5119. struct amdgpu_ib *ib,
  5120. unsigned vm_id, bool ctx_switch)
  5121. {
  5122. u32 header, control = 0;
  5123. u32 next_rptr = ring->wptr + 5;
  5124. control |= INDIRECT_BUFFER_VALID;
  5125. next_rptr += 4;
  5126. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5127. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5128. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5129. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5130. amdgpu_ring_write(ring, next_rptr);
  5131. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5132. control |= ib->length_dw | (vm_id << 24);
  5133. amdgpu_ring_write(ring, header);
  5134. amdgpu_ring_write(ring,
  5135. #ifdef __BIG_ENDIAN
  5136. (2 << 0) |
  5137. #endif
  5138. (ib->gpu_addr & 0xFFFFFFFC));
  5139. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5140. amdgpu_ring_write(ring, control);
  5141. }
  5142. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5143. u64 seq, unsigned flags)
  5144. {
  5145. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5146. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5147. /* EVENT_WRITE_EOP - flush caches, send int */
  5148. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5149. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5150. EOP_TC_ACTION_EN |
  5151. EOP_TC_WB_ACTION_EN |
  5152. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5153. EVENT_INDEX(5)));
  5154. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5155. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5156. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5157. amdgpu_ring_write(ring, lower_32_bits(seq));
  5158. amdgpu_ring_write(ring, upper_32_bits(seq));
  5159. }
  5160. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5161. {
  5162. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5163. uint32_t seq = ring->fence_drv.sync_seq;
  5164. uint64_t addr = ring->fence_drv.gpu_addr;
  5165. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5166. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5167. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5168. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5169. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5170. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5171. amdgpu_ring_write(ring, seq);
  5172. amdgpu_ring_write(ring, 0xffffffff);
  5173. amdgpu_ring_write(ring, 4); /* poll interval */
  5174. if (usepfp) {
  5175. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5176. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5177. amdgpu_ring_write(ring, 0);
  5178. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5179. amdgpu_ring_write(ring, 0);
  5180. }
  5181. }
  5182. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5183. unsigned vm_id, uint64_t pd_addr)
  5184. {
  5185. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5186. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5187. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5188. WRITE_DATA_DST_SEL(0)) |
  5189. WR_CONFIRM);
  5190. if (vm_id < 8) {
  5191. amdgpu_ring_write(ring,
  5192. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5193. } else {
  5194. amdgpu_ring_write(ring,
  5195. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5196. }
  5197. amdgpu_ring_write(ring, 0);
  5198. amdgpu_ring_write(ring, pd_addr >> 12);
  5199. /* bits 0-15 are the VM contexts0-15 */
  5200. /* invalidate the cache */
  5201. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5202. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5203. WRITE_DATA_DST_SEL(0)));
  5204. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5205. amdgpu_ring_write(ring, 0);
  5206. amdgpu_ring_write(ring, 1 << vm_id);
  5207. /* wait for the invalidate to complete */
  5208. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5209. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5210. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5211. WAIT_REG_MEM_ENGINE(0))); /* me */
  5212. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5213. amdgpu_ring_write(ring, 0);
  5214. amdgpu_ring_write(ring, 0); /* ref */
  5215. amdgpu_ring_write(ring, 0); /* mask */
  5216. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5217. /* compute doesn't have PFP */
  5218. if (usepfp) {
  5219. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5220. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5221. amdgpu_ring_write(ring, 0x0);
  5222. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5223. amdgpu_ring_write(ring, 0);
  5224. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5225. amdgpu_ring_write(ring, 0);
  5226. }
  5227. }
  5228. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5229. {
  5230. return ring->adev->wb.wb[ring->rptr_offs];
  5231. }
  5232. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5233. {
  5234. return ring->adev->wb.wb[ring->wptr_offs];
  5235. }
  5236. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5237. {
  5238. struct amdgpu_device *adev = ring->adev;
  5239. /* XXX check if swapping is necessary on BE */
  5240. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5241. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5242. }
  5243. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5244. u64 addr, u64 seq,
  5245. unsigned flags)
  5246. {
  5247. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5248. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5249. /* RELEASE_MEM - flush caches, send int */
  5250. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5251. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5252. EOP_TC_ACTION_EN |
  5253. EOP_TC_WB_ACTION_EN |
  5254. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5255. EVENT_INDEX(5)));
  5256. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5257. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5258. amdgpu_ring_write(ring, upper_32_bits(addr));
  5259. amdgpu_ring_write(ring, lower_32_bits(seq));
  5260. amdgpu_ring_write(ring, upper_32_bits(seq));
  5261. }
  5262. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5263. enum amdgpu_interrupt_state state)
  5264. {
  5265. u32 cp_int_cntl;
  5266. switch (state) {
  5267. case AMDGPU_IRQ_STATE_DISABLE:
  5268. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5269. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5270. TIME_STAMP_INT_ENABLE, 0);
  5271. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5272. break;
  5273. case AMDGPU_IRQ_STATE_ENABLE:
  5274. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5275. cp_int_cntl =
  5276. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5277. TIME_STAMP_INT_ENABLE, 1);
  5278. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5279. break;
  5280. default:
  5281. break;
  5282. }
  5283. }
  5284. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5285. int me, int pipe,
  5286. enum amdgpu_interrupt_state state)
  5287. {
  5288. u32 mec_int_cntl, mec_int_cntl_reg;
  5289. /*
  5290. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5291. * handles the setting of interrupts for this specific pipe. All other
  5292. * pipes' interrupts are set by amdkfd.
  5293. */
  5294. if (me == 1) {
  5295. switch (pipe) {
  5296. case 0:
  5297. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5298. break;
  5299. default:
  5300. DRM_DEBUG("invalid pipe %d\n", pipe);
  5301. return;
  5302. }
  5303. } else {
  5304. DRM_DEBUG("invalid me %d\n", me);
  5305. return;
  5306. }
  5307. switch (state) {
  5308. case AMDGPU_IRQ_STATE_DISABLE:
  5309. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5310. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5311. TIME_STAMP_INT_ENABLE, 0);
  5312. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5313. break;
  5314. case AMDGPU_IRQ_STATE_ENABLE:
  5315. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5316. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5317. TIME_STAMP_INT_ENABLE, 1);
  5318. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5319. break;
  5320. default:
  5321. break;
  5322. }
  5323. }
  5324. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5325. struct amdgpu_irq_src *source,
  5326. unsigned type,
  5327. enum amdgpu_interrupt_state state)
  5328. {
  5329. u32 cp_int_cntl;
  5330. switch (state) {
  5331. case AMDGPU_IRQ_STATE_DISABLE:
  5332. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5333. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5334. PRIV_REG_INT_ENABLE, 0);
  5335. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5336. break;
  5337. case AMDGPU_IRQ_STATE_ENABLE:
  5338. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5339. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5340. PRIV_REG_INT_ENABLE, 1);
  5341. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5342. break;
  5343. default:
  5344. break;
  5345. }
  5346. return 0;
  5347. }
  5348. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5349. struct amdgpu_irq_src *source,
  5350. unsigned type,
  5351. enum amdgpu_interrupt_state state)
  5352. {
  5353. u32 cp_int_cntl;
  5354. switch (state) {
  5355. case AMDGPU_IRQ_STATE_DISABLE:
  5356. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5357. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5358. PRIV_INSTR_INT_ENABLE, 0);
  5359. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5360. break;
  5361. case AMDGPU_IRQ_STATE_ENABLE:
  5362. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5363. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5364. PRIV_INSTR_INT_ENABLE, 1);
  5365. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5366. break;
  5367. default:
  5368. break;
  5369. }
  5370. return 0;
  5371. }
  5372. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5373. struct amdgpu_irq_src *src,
  5374. unsigned type,
  5375. enum amdgpu_interrupt_state state)
  5376. {
  5377. switch (type) {
  5378. case AMDGPU_CP_IRQ_GFX_EOP:
  5379. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5380. break;
  5381. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5382. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5383. break;
  5384. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5385. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5386. break;
  5387. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5388. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5389. break;
  5390. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5391. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5392. break;
  5393. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5394. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5395. break;
  5396. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5397. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5398. break;
  5399. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5400. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5401. break;
  5402. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5403. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5404. break;
  5405. default:
  5406. break;
  5407. }
  5408. return 0;
  5409. }
  5410. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5411. struct amdgpu_irq_src *source,
  5412. struct amdgpu_iv_entry *entry)
  5413. {
  5414. int i;
  5415. u8 me_id, pipe_id, queue_id;
  5416. struct amdgpu_ring *ring;
  5417. DRM_DEBUG("IH: CP EOP\n");
  5418. me_id = (entry->ring_id & 0x0c) >> 2;
  5419. pipe_id = (entry->ring_id & 0x03) >> 0;
  5420. queue_id = (entry->ring_id & 0x70) >> 4;
  5421. switch (me_id) {
  5422. case 0:
  5423. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5424. break;
  5425. case 1:
  5426. case 2:
  5427. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5428. ring = &adev->gfx.compute_ring[i];
  5429. /* Per-queue interrupt is supported for MEC starting from VI.
  5430. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5431. */
  5432. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5433. amdgpu_fence_process(ring);
  5434. }
  5435. break;
  5436. }
  5437. return 0;
  5438. }
  5439. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5440. struct amdgpu_irq_src *source,
  5441. struct amdgpu_iv_entry *entry)
  5442. {
  5443. DRM_ERROR("Illegal register access in command stream\n");
  5444. schedule_work(&adev->reset_work);
  5445. return 0;
  5446. }
  5447. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5448. struct amdgpu_irq_src *source,
  5449. struct amdgpu_iv_entry *entry)
  5450. {
  5451. DRM_ERROR("Illegal instruction in command stream\n");
  5452. schedule_work(&adev->reset_work);
  5453. return 0;
  5454. }
  5455. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5456. .name = "gfx_v8_0",
  5457. .early_init = gfx_v8_0_early_init,
  5458. .late_init = gfx_v8_0_late_init,
  5459. .sw_init = gfx_v8_0_sw_init,
  5460. .sw_fini = gfx_v8_0_sw_fini,
  5461. .hw_init = gfx_v8_0_hw_init,
  5462. .hw_fini = gfx_v8_0_hw_fini,
  5463. .suspend = gfx_v8_0_suspend,
  5464. .resume = gfx_v8_0_resume,
  5465. .is_idle = gfx_v8_0_is_idle,
  5466. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5467. .soft_reset = gfx_v8_0_soft_reset,
  5468. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5469. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5470. };
  5471. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5472. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5473. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5474. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5475. .parse_cs = NULL,
  5476. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5477. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5478. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5479. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5480. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5481. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5482. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5483. .test_ring = gfx_v8_0_ring_test_ring,
  5484. .test_ib = gfx_v8_0_ring_test_ib,
  5485. .insert_nop = amdgpu_ring_insert_nop,
  5486. .pad_ib = amdgpu_ring_generic_pad_ib,
  5487. };
  5488. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5489. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5490. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5491. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5492. .parse_cs = NULL,
  5493. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5494. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5495. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5496. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5497. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5498. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5499. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5500. .test_ring = gfx_v8_0_ring_test_ring,
  5501. .test_ib = gfx_v8_0_ring_test_ib,
  5502. .insert_nop = amdgpu_ring_insert_nop,
  5503. .pad_ib = amdgpu_ring_generic_pad_ib,
  5504. };
  5505. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5506. {
  5507. int i;
  5508. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5509. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5510. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5511. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5512. }
  5513. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5514. .set = gfx_v8_0_set_eop_interrupt_state,
  5515. .process = gfx_v8_0_eop_irq,
  5516. };
  5517. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5518. .set = gfx_v8_0_set_priv_reg_fault_state,
  5519. .process = gfx_v8_0_priv_reg_irq,
  5520. };
  5521. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5522. .set = gfx_v8_0_set_priv_inst_fault_state,
  5523. .process = gfx_v8_0_priv_inst_irq,
  5524. };
  5525. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5526. {
  5527. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5528. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5529. adev->gfx.priv_reg_irq.num_types = 1;
  5530. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5531. adev->gfx.priv_inst_irq.num_types = 1;
  5532. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5533. }
  5534. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5535. {
  5536. switch (adev->asic_type) {
  5537. case CHIP_TOPAZ:
  5538. case CHIP_STONEY:
  5539. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5540. break;
  5541. case CHIP_CARRIZO:
  5542. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5543. break;
  5544. default:
  5545. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5546. break;
  5547. }
  5548. }
  5549. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5550. {
  5551. /* init asci gds info */
  5552. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5553. adev->gds.gws.total_size = 64;
  5554. adev->gds.oa.total_size = 16;
  5555. if (adev->gds.mem.total_size == 64 * 1024) {
  5556. adev->gds.mem.gfx_partition_size = 4096;
  5557. adev->gds.mem.cs_partition_size = 4096;
  5558. adev->gds.gws.gfx_partition_size = 4;
  5559. adev->gds.gws.cs_partition_size = 4;
  5560. adev->gds.oa.gfx_partition_size = 4;
  5561. adev->gds.oa.cs_partition_size = 1;
  5562. } else {
  5563. adev->gds.mem.gfx_partition_size = 1024;
  5564. adev->gds.mem.cs_partition_size = 1024;
  5565. adev->gds.gws.gfx_partition_size = 16;
  5566. adev->gds.gws.cs_partition_size = 16;
  5567. adev->gds.oa.gfx_partition_size = 4;
  5568. adev->gds.oa.cs_partition_size = 4;
  5569. }
  5570. }
  5571. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5572. {
  5573. u32 data, mask;
  5574. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5575. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5576. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5577. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5578. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5579. return (~data) & mask;
  5580. }
  5581. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5582. {
  5583. int i, j, k, counter, active_cu_number = 0;
  5584. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5585. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5586. memset(cu_info, 0, sizeof(*cu_info));
  5587. mutex_lock(&adev->grbm_idx_mutex);
  5588. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5589. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5590. mask = 1;
  5591. ao_bitmap = 0;
  5592. counter = 0;
  5593. gfx_v8_0_select_se_sh(adev, i, j);
  5594. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5595. cu_info->bitmap[i][j] = bitmap;
  5596. for (k = 0; k < 16; k ++) {
  5597. if (bitmap & mask) {
  5598. if (counter < 2)
  5599. ao_bitmap |= mask;
  5600. counter ++;
  5601. }
  5602. mask <<= 1;
  5603. }
  5604. active_cu_number += counter;
  5605. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5606. }
  5607. }
  5608. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  5609. mutex_unlock(&adev->grbm_idx_mutex);
  5610. cu_info->number = active_cu_number;
  5611. cu_info->ao_cu_mask = ao_cu_mask;
  5612. }