intel_ringbuffer.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  328. u32 flags = 0;
  329. int ret;
  330. flags |= PIPE_CONTROL_CS_STALL;
  331. if (mode & EMIT_FLUSH) {
  332. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  333. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  335. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  336. }
  337. if (mode & EMIT_INVALIDATE) {
  338. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  339. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  340. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_QW_WRITE;
  345. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  346. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  347. ret = gen8_emit_pipe_control(req,
  348. PIPE_CONTROL_CS_STALL |
  349. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  350. 0);
  351. if (ret)
  352. return ret;
  353. }
  354. return gen8_emit_pipe_control(req, flags, scratch_addr);
  355. }
  356. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  357. {
  358. struct drm_i915_private *dev_priv = engine->i915;
  359. u64 acthd;
  360. if (INTEL_GEN(dev_priv) >= 8)
  361. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  362. RING_ACTHD_UDW(engine->mmio_base));
  363. else if (INTEL_GEN(dev_priv) >= 4)
  364. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  365. else
  366. acthd = I915_READ(ACTHD);
  367. return acthd;
  368. }
  369. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  370. {
  371. struct drm_i915_private *dev_priv = engine->i915;
  372. u32 addr;
  373. addr = dev_priv->status_page_dmah->busaddr;
  374. if (INTEL_GEN(dev_priv) >= 4)
  375. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  376. I915_WRITE(HWS_PGA, addr);
  377. }
  378. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  379. {
  380. struct drm_i915_private *dev_priv = engine->i915;
  381. i915_reg_t mmio;
  382. /* The ring status page addresses are no longer next to the rest of
  383. * the ring registers as of gen7.
  384. */
  385. if (IS_GEN7(dev_priv)) {
  386. switch (engine->id) {
  387. case RCS:
  388. mmio = RENDER_HWS_PGA_GEN7;
  389. break;
  390. case BCS:
  391. mmio = BLT_HWS_PGA_GEN7;
  392. break;
  393. /*
  394. * VCS2 actually doesn't exist on Gen7. Only shut up
  395. * gcc switch check warning
  396. */
  397. case VCS2:
  398. case VCS:
  399. mmio = BSD_HWS_PGA_GEN7;
  400. break;
  401. case VECS:
  402. mmio = VEBOX_HWS_PGA_GEN7;
  403. break;
  404. }
  405. } else if (IS_GEN6(dev_priv)) {
  406. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  407. } else {
  408. /* XXX: gen8 returns to sanity */
  409. mmio = RING_HWS_PGA(engine->mmio_base);
  410. }
  411. I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
  412. POSTING_READ(mmio);
  413. /*
  414. * Flush the TLB for this page
  415. *
  416. * FIXME: These two bits have disappeared on gen8, so a question
  417. * arises: do we still need this and if so how should we go about
  418. * invalidating the TLB?
  419. */
  420. if (IS_GEN(dev_priv, 6, 7)) {
  421. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  422. /* ring should be idle before issuing a sync flush*/
  423. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  424. I915_WRITE(reg,
  425. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  426. INSTPM_SYNC_FLUSH));
  427. if (intel_wait_for_register(dev_priv,
  428. reg, INSTPM_SYNC_FLUSH, 0,
  429. 1000))
  430. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  431. engine->name);
  432. }
  433. }
  434. static bool stop_ring(struct intel_engine_cs *engine)
  435. {
  436. struct drm_i915_private *dev_priv = engine->i915;
  437. if (!IS_GEN2(dev_priv)) {
  438. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  439. if (intel_wait_for_register(dev_priv,
  440. RING_MI_MODE(engine->mmio_base),
  441. MODE_IDLE,
  442. MODE_IDLE,
  443. 1000)) {
  444. DRM_ERROR("%s : timed out trying to stop ring\n",
  445. engine->name);
  446. /* Sometimes we observe that the idle flag is not
  447. * set even though the ring is empty. So double
  448. * check before giving up.
  449. */
  450. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  451. return false;
  452. }
  453. }
  454. I915_WRITE_CTL(engine, 0);
  455. I915_WRITE_HEAD(engine, 0);
  456. I915_WRITE_TAIL(engine, 0);
  457. if (!IS_GEN2(dev_priv)) {
  458. (void)I915_READ_CTL(engine);
  459. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  460. }
  461. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  462. }
  463. static int init_ring_common(struct intel_engine_cs *engine)
  464. {
  465. struct drm_i915_private *dev_priv = engine->i915;
  466. struct intel_ring *ring = engine->buffer;
  467. struct drm_i915_gem_object *obj = ring->obj;
  468. int ret = 0;
  469. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  470. if (!stop_ring(engine)) {
  471. /* G45 ring initialization often fails to reset head to zero */
  472. DRM_DEBUG_KMS("%s head not reset to zero "
  473. "ctl %08x head %08x tail %08x start %08x\n",
  474. engine->name,
  475. I915_READ_CTL(engine),
  476. I915_READ_HEAD(engine),
  477. I915_READ_TAIL(engine),
  478. I915_READ_START(engine));
  479. if (!stop_ring(engine)) {
  480. DRM_ERROR("failed to set %s head to zero "
  481. "ctl %08x head %08x tail %08x start %08x\n",
  482. engine->name,
  483. I915_READ_CTL(engine),
  484. I915_READ_HEAD(engine),
  485. I915_READ_TAIL(engine),
  486. I915_READ_START(engine));
  487. ret = -EIO;
  488. goto out;
  489. }
  490. }
  491. if (I915_NEED_GFX_HWS(dev_priv))
  492. intel_ring_setup_status_page(engine);
  493. else
  494. ring_setup_phys_status_page(engine);
  495. /* Enforce ordering by reading HEAD register back */
  496. I915_READ_HEAD(engine);
  497. /* Initialize the ring. This must happen _after_ we've cleared the ring
  498. * registers with the above sequence (the readback of the HEAD registers
  499. * also enforces ordering), otherwise the hw might lose the new ring
  500. * register values. */
  501. I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
  502. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  503. if (I915_READ_HEAD(engine))
  504. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  505. engine->name, I915_READ_HEAD(engine));
  506. I915_WRITE_HEAD(engine, 0);
  507. (void)I915_READ_HEAD(engine);
  508. I915_WRITE_CTL(engine,
  509. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  510. | RING_VALID);
  511. /* If the head is still not zero, the ring is dead */
  512. if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
  513. I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
  514. (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
  515. DRM_ERROR("%s initialization failed "
  516. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  517. engine->name,
  518. I915_READ_CTL(engine),
  519. I915_READ_CTL(engine) & RING_VALID,
  520. I915_READ_HEAD(engine), I915_READ_TAIL(engine),
  521. I915_READ_START(engine),
  522. (unsigned long)i915_gem_obj_ggtt_offset(obj));
  523. ret = -EIO;
  524. goto out;
  525. }
  526. ring->last_retired_head = -1;
  527. ring->head = I915_READ_HEAD(engine);
  528. ring->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
  529. intel_ring_update_space(ring);
  530. intel_engine_init_hangcheck(engine);
  531. out:
  532. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  533. return ret;
  534. }
  535. void intel_fini_pipe_control(struct intel_engine_cs *engine)
  536. {
  537. if (engine->scratch.obj == NULL)
  538. return;
  539. i915_gem_object_ggtt_unpin(engine->scratch.obj);
  540. i915_gem_object_put(engine->scratch.obj);
  541. engine->scratch.obj = NULL;
  542. }
  543. int intel_init_pipe_control(struct intel_engine_cs *engine, int size)
  544. {
  545. struct drm_i915_gem_object *obj;
  546. int ret;
  547. WARN_ON(engine->scratch.obj);
  548. obj = i915_gem_object_create_stolen(&engine->i915->drm, size);
  549. if (!obj)
  550. obj = i915_gem_object_create(&engine->i915->drm, size);
  551. if (IS_ERR(obj)) {
  552. DRM_ERROR("Failed to allocate scratch page\n");
  553. ret = PTR_ERR(obj);
  554. goto err;
  555. }
  556. ret = i915_gem_obj_ggtt_pin(obj, 4096, PIN_HIGH);
  557. if (ret)
  558. goto err_unref;
  559. engine->scratch.obj = obj;
  560. engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  561. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  562. engine->name, engine->scratch.gtt_offset);
  563. return 0;
  564. err_unref:
  565. i915_gem_object_put(engine->scratch.obj);
  566. err:
  567. return ret;
  568. }
  569. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  570. {
  571. struct intel_ring *ring = req->ring;
  572. struct i915_workarounds *w = &req->i915->workarounds;
  573. int ret, i;
  574. if (w->count == 0)
  575. return 0;
  576. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  577. if (ret)
  578. return ret;
  579. ret = intel_ring_begin(req, (w->count * 2 + 2));
  580. if (ret)
  581. return ret;
  582. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  583. for (i = 0; i < w->count; i++) {
  584. intel_ring_emit_reg(ring, w->reg[i].addr);
  585. intel_ring_emit(ring, w->reg[i].value);
  586. }
  587. intel_ring_emit(ring, MI_NOOP);
  588. intel_ring_advance(ring);
  589. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  590. if (ret)
  591. return ret;
  592. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  593. return 0;
  594. }
  595. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  596. {
  597. int ret;
  598. ret = intel_ring_workarounds_emit(req);
  599. if (ret != 0)
  600. return ret;
  601. ret = i915_gem_render_state_init(req);
  602. if (ret)
  603. return ret;
  604. return 0;
  605. }
  606. static int wa_add(struct drm_i915_private *dev_priv,
  607. i915_reg_t addr,
  608. const u32 mask, const u32 val)
  609. {
  610. const u32 idx = dev_priv->workarounds.count;
  611. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  612. return -ENOSPC;
  613. dev_priv->workarounds.reg[idx].addr = addr;
  614. dev_priv->workarounds.reg[idx].value = val;
  615. dev_priv->workarounds.reg[idx].mask = mask;
  616. dev_priv->workarounds.count++;
  617. return 0;
  618. }
  619. #define WA_REG(addr, mask, val) do { \
  620. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  621. if (r) \
  622. return r; \
  623. } while (0)
  624. #define WA_SET_BIT_MASKED(addr, mask) \
  625. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  626. #define WA_CLR_BIT_MASKED(addr, mask) \
  627. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  628. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  629. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  630. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  631. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  632. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  633. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  634. i915_reg_t reg)
  635. {
  636. struct drm_i915_private *dev_priv = engine->i915;
  637. struct i915_workarounds *wa = &dev_priv->workarounds;
  638. const uint32_t index = wa->hw_whitelist_count[engine->id];
  639. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  640. return -EINVAL;
  641. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  642. i915_mmio_reg_offset(reg));
  643. wa->hw_whitelist_count[engine->id]++;
  644. return 0;
  645. }
  646. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  647. {
  648. struct drm_i915_private *dev_priv = engine->i915;
  649. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  650. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  651. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  652. /* WaDisablePartialInstShootdown:bdw,chv */
  653. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  654. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  655. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  656. * workaround for for a possible hang in the unlikely event a TLB
  657. * invalidation occurs during a PSD flush.
  658. */
  659. /* WaForceEnableNonCoherent:bdw,chv */
  660. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  661. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  662. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  663. HDC_FORCE_NON_COHERENT);
  664. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  665. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  666. * polygons in the same 8x4 pixel/sample area to be processed without
  667. * stalling waiting for the earlier ones to write to Hierarchical Z
  668. * buffer."
  669. *
  670. * This optimization is off by default for BDW and CHV; turn it on.
  671. */
  672. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  673. /* Wa4x4STCOptimizationDisable:bdw,chv */
  674. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  675. /*
  676. * BSpec recommends 8x4 when MSAA is used,
  677. * however in practice 16x4 seems fastest.
  678. *
  679. * Note that PS/WM thread counts depend on the WIZ hashing
  680. * disable bit, which we don't touch here, but it's good
  681. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  682. */
  683. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  684. GEN6_WIZ_HASHING_MASK,
  685. GEN6_WIZ_HASHING_16x4);
  686. return 0;
  687. }
  688. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  689. {
  690. struct drm_i915_private *dev_priv = engine->i915;
  691. int ret;
  692. ret = gen8_init_workarounds(engine);
  693. if (ret)
  694. return ret;
  695. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  696. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  697. /* WaDisableDopClockGating:bdw */
  698. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  699. DOP_CLOCK_GATING_DISABLE);
  700. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  701. GEN8_SAMPLER_POWER_BYPASS_DIS);
  702. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  703. /* WaForceContextSaveRestoreNonCoherent:bdw */
  704. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  705. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  706. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  707. return 0;
  708. }
  709. static int chv_init_workarounds(struct intel_engine_cs *engine)
  710. {
  711. struct drm_i915_private *dev_priv = engine->i915;
  712. int ret;
  713. ret = gen8_init_workarounds(engine);
  714. if (ret)
  715. return ret;
  716. /* WaDisableThreadStallDopClockGating:chv */
  717. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  718. /* Improve HiZ throughput on CHV. */
  719. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  720. return 0;
  721. }
  722. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  723. {
  724. struct drm_i915_private *dev_priv = engine->i915;
  725. int ret;
  726. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  727. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  728. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  729. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  730. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  731. /* WaDisableKillLogic:bxt,skl,kbl */
  732. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  733. ECOCHK_DIS_TLB);
  734. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  735. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  736. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  737. FLOW_CONTROL_ENABLE |
  738. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  739. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  740. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  741. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  742. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  743. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  744. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  745. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  746. GEN9_DG_MIRROR_FIX_ENABLE);
  747. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  748. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  749. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  750. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  751. GEN9_RHWO_OPTIMIZATION_DISABLE);
  752. /*
  753. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  754. * but we do that in per ctx batchbuffer as there is an issue
  755. * with this register not getting restored on ctx restore
  756. */
  757. }
  758. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
  759. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  760. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  761. GEN9_ENABLE_YV12_BUGFIX |
  762. GEN9_ENABLE_GPGPU_PREEMPTION);
  763. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  764. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  765. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  766. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  767. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  768. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  769. GEN9_CCS_TLB_PREFETCH_ENABLE);
  770. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  771. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
  772. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  773. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  774. PIXEL_MASK_CAMMING_DISABLE);
  775. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  776. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  777. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  778. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  779. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  780. * both tied to WaForceContextSaveRestoreNonCoherent
  781. * in some hsds for skl. We keep the tie for all gen9. The
  782. * documentation is a bit hazy and so we want to get common behaviour,
  783. * even though there is no clear evidence we would need both on kbl/bxt.
  784. * This area has been source of system hangs so we play it safe
  785. * and mimic the skl regardless of what bspec says.
  786. *
  787. * Use Force Non-Coherent whenever executing a 3D context. This
  788. * is a workaround for a possible hang in the unlikely event
  789. * a TLB invalidation occurs during a PSD flush.
  790. */
  791. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  792. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  793. HDC_FORCE_NON_COHERENT);
  794. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  795. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  796. BDW_DISABLE_HDC_INVALIDATION);
  797. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  798. if (IS_SKYLAKE(dev_priv) ||
  799. IS_KABYLAKE(dev_priv) ||
  800. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  801. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  802. GEN8_SAMPLER_POWER_BYPASS_DIS);
  803. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  804. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  805. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  806. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  807. GEN8_LQSC_FLUSH_COHERENT_LINES));
  808. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  809. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  810. if (ret)
  811. return ret;
  812. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  813. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  814. if (ret)
  815. return ret;
  816. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  817. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  818. if (ret)
  819. return ret;
  820. return 0;
  821. }
  822. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  823. {
  824. struct drm_i915_private *dev_priv = engine->i915;
  825. u8 vals[3] = { 0, 0, 0 };
  826. unsigned int i;
  827. for (i = 0; i < 3; i++) {
  828. u8 ss;
  829. /*
  830. * Only consider slices where one, and only one, subslice has 7
  831. * EUs
  832. */
  833. if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
  834. continue;
  835. /*
  836. * subslice_7eu[i] != 0 (because of the check above) and
  837. * ss_max == 4 (maximum number of subslices possible per slice)
  838. *
  839. * -> 0 <= ss <= 3;
  840. */
  841. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  842. vals[i] = 3 - ss;
  843. }
  844. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  845. return 0;
  846. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  847. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  848. GEN9_IZ_HASHING_MASK(2) |
  849. GEN9_IZ_HASHING_MASK(1) |
  850. GEN9_IZ_HASHING_MASK(0),
  851. GEN9_IZ_HASHING(2, vals[2]) |
  852. GEN9_IZ_HASHING(1, vals[1]) |
  853. GEN9_IZ_HASHING(0, vals[0]));
  854. return 0;
  855. }
  856. static int skl_init_workarounds(struct intel_engine_cs *engine)
  857. {
  858. struct drm_i915_private *dev_priv = engine->i915;
  859. int ret;
  860. ret = gen9_init_workarounds(engine);
  861. if (ret)
  862. return ret;
  863. /*
  864. * Actual WA is to disable percontext preemption granularity control
  865. * until D0 which is the default case so this is equivalent to
  866. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  867. */
  868. if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
  869. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  870. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  871. }
  872. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
  873. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  874. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  875. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  876. }
  877. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  878. * involving this register should also be added to WA batch as required.
  879. */
  880. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
  881. /* WaDisableLSQCROPERFforOCL:skl */
  882. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  883. GEN8_LQSC_RO_PERF_DIS);
  884. /* WaEnableGapsTsvCreditFix:skl */
  885. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
  886. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  887. GEN9_GAPS_TSV_CREDIT_DISABLE));
  888. }
  889. /* WaDisablePowerCompilerClockGating:skl */
  890. if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
  891. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  892. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  893. /* WaBarrierPerformanceFixDisable:skl */
  894. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
  895. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  896. HDC_FENCE_DEST_SLM_DISABLE |
  897. HDC_BARRIER_PERFORMANCE_DISABLE);
  898. /* WaDisableSbeCacheDispatchPortSharing:skl */
  899. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
  900. WA_SET_BIT_MASKED(
  901. GEN7_HALF_SLICE_CHICKEN1,
  902. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  903. /* WaDisableGafsUnitClkGating:skl */
  904. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  905. /* WaInPlaceDecompressionHang:skl */
  906. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  907. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  908. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  909. /* WaDisableLSQCROPERFforOCL:skl */
  910. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  911. if (ret)
  912. return ret;
  913. return skl_tune_iz_hashing(engine);
  914. }
  915. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  916. {
  917. struct drm_i915_private *dev_priv = engine->i915;
  918. int ret;
  919. ret = gen9_init_workarounds(engine);
  920. if (ret)
  921. return ret;
  922. /* WaStoreMultiplePTEenable:bxt */
  923. /* This is a requirement according to Hardware specification */
  924. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  925. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  926. /* WaSetClckGatingDisableMedia:bxt */
  927. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  928. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  929. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  930. }
  931. /* WaDisableThreadStallDopClockGating:bxt */
  932. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  933. STALL_DOP_GATING_DISABLE);
  934. /* WaDisablePooledEuLoadBalancingFix:bxt */
  935. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  936. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  937. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  938. }
  939. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  940. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  941. WA_SET_BIT_MASKED(
  942. GEN7_HALF_SLICE_CHICKEN1,
  943. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  944. }
  945. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  946. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  947. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  948. /* WaDisableLSQCROPERFforOCL:bxt */
  949. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  950. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  951. if (ret)
  952. return ret;
  953. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  954. if (ret)
  955. return ret;
  956. }
  957. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  958. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  959. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  960. L3_HIGH_PRIO_CREDITS(2));
  961. /* WaInsertDummyPushConstPs:bxt */
  962. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  963. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  964. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  965. /* WaInPlaceDecompressionHang:bxt */
  966. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  967. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  968. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  969. return 0;
  970. }
  971. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  972. {
  973. struct drm_i915_private *dev_priv = engine->i915;
  974. int ret;
  975. ret = gen9_init_workarounds(engine);
  976. if (ret)
  977. return ret;
  978. /* WaEnableGapsTsvCreditFix:kbl */
  979. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  980. GEN9_GAPS_TSV_CREDIT_DISABLE));
  981. /* WaDisableDynamicCreditSharing:kbl */
  982. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  983. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  984. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  985. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  986. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  987. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  988. HDC_FENCE_DEST_SLM_DISABLE);
  989. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  990. * involving this register should also be added to WA batch as required.
  991. */
  992. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
  993. /* WaDisableLSQCROPERFforOCL:kbl */
  994. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  995. GEN8_LQSC_RO_PERF_DIS);
  996. /* WaInsertDummyPushConstPs:kbl */
  997. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  998. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  999. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1000. /* WaDisableGafsUnitClkGating:kbl */
  1001. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  1002. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1003. WA_SET_BIT_MASKED(
  1004. GEN7_HALF_SLICE_CHICKEN1,
  1005. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1006. /* WaInPlaceDecompressionHang:kbl */
  1007. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  1008. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  1009. /* WaDisableLSQCROPERFforOCL:kbl */
  1010. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1011. if (ret)
  1012. return ret;
  1013. return 0;
  1014. }
  1015. int init_workarounds_ring(struct intel_engine_cs *engine)
  1016. {
  1017. struct drm_i915_private *dev_priv = engine->i915;
  1018. WARN_ON(engine->id != RCS);
  1019. dev_priv->workarounds.count = 0;
  1020. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  1021. if (IS_BROADWELL(dev_priv))
  1022. return bdw_init_workarounds(engine);
  1023. if (IS_CHERRYVIEW(dev_priv))
  1024. return chv_init_workarounds(engine);
  1025. if (IS_SKYLAKE(dev_priv))
  1026. return skl_init_workarounds(engine);
  1027. if (IS_BROXTON(dev_priv))
  1028. return bxt_init_workarounds(engine);
  1029. if (IS_KABYLAKE(dev_priv))
  1030. return kbl_init_workarounds(engine);
  1031. return 0;
  1032. }
  1033. static int init_render_ring(struct intel_engine_cs *engine)
  1034. {
  1035. struct drm_i915_private *dev_priv = engine->i915;
  1036. int ret = init_ring_common(engine);
  1037. if (ret)
  1038. return ret;
  1039. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1040. if (IS_GEN(dev_priv, 4, 6))
  1041. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1042. /* We need to disable the AsyncFlip performance optimisations in order
  1043. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1044. * programmed to '1' on all products.
  1045. *
  1046. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1047. */
  1048. if (IS_GEN(dev_priv, 6, 7))
  1049. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1050. /* Required for the hardware to program scanline values for waiting */
  1051. /* WaEnableFlushTlbInvalidationMode:snb */
  1052. if (IS_GEN6(dev_priv))
  1053. I915_WRITE(GFX_MODE,
  1054. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1055. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1056. if (IS_GEN7(dev_priv))
  1057. I915_WRITE(GFX_MODE_GEN7,
  1058. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1059. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1060. if (IS_GEN6(dev_priv)) {
  1061. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1062. * "If this bit is set, STCunit will have LRA as replacement
  1063. * policy. [...] This bit must be reset. LRA replacement
  1064. * policy is not supported."
  1065. */
  1066. I915_WRITE(CACHE_MODE_0,
  1067. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1068. }
  1069. if (IS_GEN(dev_priv, 6, 7))
  1070. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1071. if (INTEL_INFO(dev_priv)->gen >= 6)
  1072. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1073. return init_workarounds_ring(engine);
  1074. }
  1075. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1076. {
  1077. struct drm_i915_private *dev_priv = engine->i915;
  1078. if (dev_priv->semaphore_obj) {
  1079. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1080. i915_gem_object_put(dev_priv->semaphore_obj);
  1081. dev_priv->semaphore_obj = NULL;
  1082. }
  1083. intel_fini_pipe_control(engine);
  1084. }
  1085. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req)
  1086. {
  1087. struct intel_ring *signaller = signaller_req->ring;
  1088. struct drm_i915_private *dev_priv = signaller_req->i915;
  1089. struct intel_engine_cs *waiter;
  1090. enum intel_engine_id id;
  1091. int ret, num_rings;
  1092. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
  1093. ret = intel_ring_begin(signaller_req, (num_rings-1) * 8);
  1094. if (ret)
  1095. return ret;
  1096. for_each_engine_id(waiter, dev_priv, id) {
  1097. u64 gtt_offset =
  1098. signaller_req->engine->semaphore.signal_ggtt[id];
  1099. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1100. continue;
  1101. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1102. intel_ring_emit(signaller,
  1103. PIPE_CONTROL_GLOBAL_GTT_IVB |
  1104. PIPE_CONTROL_QW_WRITE |
  1105. PIPE_CONTROL_CS_STALL);
  1106. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1107. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1108. intel_ring_emit(signaller, signaller_req->fence.seqno);
  1109. intel_ring_emit(signaller, 0);
  1110. intel_ring_emit(signaller,
  1111. MI_SEMAPHORE_SIGNAL |
  1112. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1113. intel_ring_emit(signaller, 0);
  1114. }
  1115. intel_ring_advance(signaller);
  1116. return 0;
  1117. }
  1118. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req)
  1119. {
  1120. struct intel_ring *signaller = signaller_req->ring;
  1121. struct drm_i915_private *dev_priv = signaller_req->i915;
  1122. struct intel_engine_cs *waiter;
  1123. enum intel_engine_id id;
  1124. int ret, num_rings;
  1125. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
  1126. ret = intel_ring_begin(signaller_req, (num_rings-1) * 6);
  1127. if (ret)
  1128. return ret;
  1129. for_each_engine_id(waiter, dev_priv, id) {
  1130. u64 gtt_offset =
  1131. signaller_req->engine->semaphore.signal_ggtt[id];
  1132. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1133. continue;
  1134. intel_ring_emit(signaller,
  1135. (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
  1136. intel_ring_emit(signaller,
  1137. lower_32_bits(gtt_offset) |
  1138. MI_FLUSH_DW_USE_GTT);
  1139. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1140. intel_ring_emit(signaller, signaller_req->fence.seqno);
  1141. intel_ring_emit(signaller,
  1142. MI_SEMAPHORE_SIGNAL |
  1143. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1144. intel_ring_emit(signaller, 0);
  1145. }
  1146. intel_ring_advance(signaller);
  1147. return 0;
  1148. }
  1149. static int gen6_signal(struct drm_i915_gem_request *signaller_req)
  1150. {
  1151. struct intel_ring *signaller = signaller_req->ring;
  1152. struct drm_i915_private *dev_priv = signaller_req->i915;
  1153. struct intel_engine_cs *useless;
  1154. enum intel_engine_id id;
  1155. int ret, num_rings;
  1156. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
  1157. ret = intel_ring_begin(signaller_req, round_up((num_rings-1) * 3, 2));
  1158. if (ret)
  1159. return ret;
  1160. for_each_engine_id(useless, dev_priv, id) {
  1161. i915_reg_t mbox_reg =
  1162. signaller_req->engine->semaphore.mbox.signal[id];
  1163. if (i915_mmio_reg_valid(mbox_reg)) {
  1164. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1165. intel_ring_emit_reg(signaller, mbox_reg);
  1166. intel_ring_emit(signaller, signaller_req->fence.seqno);
  1167. }
  1168. }
  1169. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1170. if (num_rings % 2 == 0)
  1171. intel_ring_emit(signaller, MI_NOOP);
  1172. intel_ring_advance(signaller);
  1173. return 0;
  1174. }
  1175. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1176. {
  1177. struct drm_i915_private *dev_priv = request->i915;
  1178. I915_WRITE_TAIL(request->engine,
  1179. intel_ring_offset(request->ring, request->tail));
  1180. }
  1181. static int i9xx_emit_request(struct drm_i915_gem_request *req)
  1182. {
  1183. struct intel_ring *ring = req->ring;
  1184. int ret;
  1185. ret = intel_ring_begin(req, 4);
  1186. if (ret)
  1187. return ret;
  1188. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1189. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1190. intel_ring_emit(ring, req->fence.seqno);
  1191. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1192. intel_ring_advance(ring);
  1193. req->tail = ring->tail;
  1194. return 0;
  1195. }
  1196. /**
  1197. * gen6_sema_emit_request - Update the semaphore mailbox registers
  1198. *
  1199. * @request - request to write to the ring
  1200. *
  1201. * Update the mailbox registers in the *other* rings with the current seqno.
  1202. * This acts like a signal in the canonical semaphore.
  1203. */
  1204. static int gen6_sema_emit_request(struct drm_i915_gem_request *req)
  1205. {
  1206. int ret;
  1207. ret = req->engine->semaphore.signal(req);
  1208. if (ret)
  1209. return ret;
  1210. return i9xx_emit_request(req);
  1211. }
  1212. static int gen8_render_emit_request(struct drm_i915_gem_request *req)
  1213. {
  1214. struct intel_engine_cs *engine = req->engine;
  1215. struct intel_ring *ring = req->ring;
  1216. int ret;
  1217. if (engine->semaphore.signal) {
  1218. ret = engine->semaphore.signal(req);
  1219. if (ret)
  1220. return ret;
  1221. }
  1222. ret = intel_ring_begin(req, 8);
  1223. if (ret)
  1224. return ret;
  1225. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1226. intel_ring_emit(ring, (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1227. PIPE_CONTROL_CS_STALL |
  1228. PIPE_CONTROL_QW_WRITE));
  1229. intel_ring_emit(ring, intel_hws_seqno_address(engine));
  1230. intel_ring_emit(ring, 0);
  1231. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1232. /* We're thrashing one dword of HWS. */
  1233. intel_ring_emit(ring, 0);
  1234. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1235. intel_ring_emit(ring, MI_NOOP);
  1236. intel_ring_advance(ring);
  1237. req->tail = ring->tail;
  1238. return 0;
  1239. }
  1240. /**
  1241. * intel_ring_sync - sync the waiter to the signaller on seqno
  1242. *
  1243. * @waiter - ring that is waiting
  1244. * @signaller - ring which has, or will signal
  1245. * @seqno - seqno which the waiter will block on
  1246. */
  1247. static int
  1248. gen8_ring_sync(struct drm_i915_gem_request *wait,
  1249. struct drm_i915_gem_request *signal)
  1250. {
  1251. struct intel_ring *waiter = wait->ring;
  1252. struct drm_i915_private *dev_priv = wait->i915;
  1253. u64 offset = GEN8_WAIT_OFFSET(wait->engine, signal->engine->id);
  1254. struct i915_hw_ppgtt *ppgtt;
  1255. int ret;
  1256. ret = intel_ring_begin(wait, 4);
  1257. if (ret)
  1258. return ret;
  1259. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1260. MI_SEMAPHORE_GLOBAL_GTT |
  1261. MI_SEMAPHORE_SAD_GTE_SDD);
  1262. intel_ring_emit(waiter, signal->fence.seqno);
  1263. intel_ring_emit(waiter, lower_32_bits(offset));
  1264. intel_ring_emit(waiter, upper_32_bits(offset));
  1265. intel_ring_advance(waiter);
  1266. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1267. * pagetables and we must reload them before executing the batch.
  1268. * We do this on the i915_switch_context() following the wait and
  1269. * before the dispatch.
  1270. */
  1271. ppgtt = wait->ctx->ppgtt;
  1272. if (ppgtt && wait->engine->id != RCS)
  1273. ppgtt->pd_dirty_rings |= intel_engine_flag(wait->engine);
  1274. return 0;
  1275. }
  1276. static int
  1277. gen6_ring_sync(struct drm_i915_gem_request *wait,
  1278. struct drm_i915_gem_request *signal)
  1279. {
  1280. struct intel_ring *waiter = wait->ring;
  1281. u32 dw1 = MI_SEMAPHORE_MBOX |
  1282. MI_SEMAPHORE_COMPARE |
  1283. MI_SEMAPHORE_REGISTER;
  1284. u32 wait_mbox = signal->engine->semaphore.mbox.wait[wait->engine->id];
  1285. int ret;
  1286. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1287. ret = intel_ring_begin(wait, 4);
  1288. if (ret)
  1289. return ret;
  1290. intel_ring_emit(waiter, dw1 | wait_mbox);
  1291. /* Throughout all of the GEM code, seqno passed implies our current
  1292. * seqno is >= the last seqno executed. However for hardware the
  1293. * comparison is strictly greater than.
  1294. */
  1295. intel_ring_emit(waiter, signal->fence.seqno - 1);
  1296. intel_ring_emit(waiter, 0);
  1297. intel_ring_emit(waiter, MI_NOOP);
  1298. intel_ring_advance(waiter);
  1299. return 0;
  1300. }
  1301. static void
  1302. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1303. {
  1304. /* MI_STORE are internally buffered by the GPU and not flushed
  1305. * either by MI_FLUSH or SyncFlush or any other combination of
  1306. * MI commands.
  1307. *
  1308. * "Only the submission of the store operation is guaranteed.
  1309. * The write result will be complete (coherent) some time later
  1310. * (this is practically a finite period but there is no guaranteed
  1311. * latency)."
  1312. *
  1313. * Empirically, we observe that we need a delay of at least 75us to
  1314. * be sure that the seqno write is visible by the CPU.
  1315. */
  1316. usleep_range(125, 250);
  1317. }
  1318. static void
  1319. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1320. {
  1321. struct drm_i915_private *dev_priv = engine->i915;
  1322. /* Workaround to force correct ordering between irq and seqno writes on
  1323. * ivb (and maybe also on snb) by reading from a CS register (like
  1324. * ACTHD) before reading the status page.
  1325. *
  1326. * Note that this effectively stalls the read by the time it takes to
  1327. * do a memory transaction, which more or less ensures that the write
  1328. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1329. * Alternatively we could delay the interrupt from the CS ring to give
  1330. * the write time to land, but that would incur a delay after every
  1331. * batch i.e. much more frequent than a delay when waiting for the
  1332. * interrupt (with the same net latency).
  1333. *
  1334. * Also note that to prevent whole machine hangs on gen7, we have to
  1335. * take the spinlock to guard against concurrent cacheline access.
  1336. */
  1337. spin_lock_irq(&dev_priv->uncore.lock);
  1338. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1339. spin_unlock_irq(&dev_priv->uncore.lock);
  1340. }
  1341. static void
  1342. gen5_irq_enable(struct intel_engine_cs *engine)
  1343. {
  1344. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1345. }
  1346. static void
  1347. gen5_irq_disable(struct intel_engine_cs *engine)
  1348. {
  1349. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1350. }
  1351. static void
  1352. i9xx_irq_enable(struct intel_engine_cs *engine)
  1353. {
  1354. struct drm_i915_private *dev_priv = engine->i915;
  1355. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1356. I915_WRITE(IMR, dev_priv->irq_mask);
  1357. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1358. }
  1359. static void
  1360. i9xx_irq_disable(struct intel_engine_cs *engine)
  1361. {
  1362. struct drm_i915_private *dev_priv = engine->i915;
  1363. dev_priv->irq_mask |= engine->irq_enable_mask;
  1364. I915_WRITE(IMR, dev_priv->irq_mask);
  1365. }
  1366. static void
  1367. i8xx_irq_enable(struct intel_engine_cs *engine)
  1368. {
  1369. struct drm_i915_private *dev_priv = engine->i915;
  1370. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1371. I915_WRITE16(IMR, dev_priv->irq_mask);
  1372. POSTING_READ16(RING_IMR(engine->mmio_base));
  1373. }
  1374. static void
  1375. i8xx_irq_disable(struct intel_engine_cs *engine)
  1376. {
  1377. struct drm_i915_private *dev_priv = engine->i915;
  1378. dev_priv->irq_mask |= engine->irq_enable_mask;
  1379. I915_WRITE16(IMR, dev_priv->irq_mask);
  1380. }
  1381. static int
  1382. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1383. {
  1384. struct intel_ring *ring = req->ring;
  1385. int ret;
  1386. ret = intel_ring_begin(req, 2);
  1387. if (ret)
  1388. return ret;
  1389. intel_ring_emit(ring, MI_FLUSH);
  1390. intel_ring_emit(ring, MI_NOOP);
  1391. intel_ring_advance(ring);
  1392. return 0;
  1393. }
  1394. static void
  1395. gen6_irq_enable(struct intel_engine_cs *engine)
  1396. {
  1397. struct drm_i915_private *dev_priv = engine->i915;
  1398. I915_WRITE_IMR(engine,
  1399. ~(engine->irq_enable_mask |
  1400. engine->irq_keep_mask));
  1401. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1402. }
  1403. static void
  1404. gen6_irq_disable(struct intel_engine_cs *engine)
  1405. {
  1406. struct drm_i915_private *dev_priv = engine->i915;
  1407. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1408. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1409. }
  1410. static void
  1411. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1412. {
  1413. struct drm_i915_private *dev_priv = engine->i915;
  1414. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1415. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1416. }
  1417. static void
  1418. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1419. {
  1420. struct drm_i915_private *dev_priv = engine->i915;
  1421. I915_WRITE_IMR(engine, ~0);
  1422. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1423. }
  1424. static void
  1425. gen8_irq_enable(struct intel_engine_cs *engine)
  1426. {
  1427. struct drm_i915_private *dev_priv = engine->i915;
  1428. I915_WRITE_IMR(engine,
  1429. ~(engine->irq_enable_mask |
  1430. engine->irq_keep_mask));
  1431. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1432. }
  1433. static void
  1434. gen8_irq_disable(struct intel_engine_cs *engine)
  1435. {
  1436. struct drm_i915_private *dev_priv = engine->i915;
  1437. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1438. }
  1439. static int
  1440. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1441. u64 offset, u32 length,
  1442. unsigned int dispatch_flags)
  1443. {
  1444. struct intel_ring *ring = req->ring;
  1445. int ret;
  1446. ret = intel_ring_begin(req, 2);
  1447. if (ret)
  1448. return ret;
  1449. intel_ring_emit(ring,
  1450. MI_BATCH_BUFFER_START |
  1451. MI_BATCH_GTT |
  1452. (dispatch_flags & I915_DISPATCH_SECURE ?
  1453. 0 : MI_BATCH_NON_SECURE_I965));
  1454. intel_ring_emit(ring, offset);
  1455. intel_ring_advance(ring);
  1456. return 0;
  1457. }
  1458. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1459. #define I830_BATCH_LIMIT (256*1024)
  1460. #define I830_TLB_ENTRIES (2)
  1461. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1462. static int
  1463. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1464. u64 offset, u32 len,
  1465. unsigned int dispatch_flags)
  1466. {
  1467. struct intel_ring *ring = req->ring;
  1468. u32 cs_offset = req->engine->scratch.gtt_offset;
  1469. int ret;
  1470. ret = intel_ring_begin(req, 6);
  1471. if (ret)
  1472. return ret;
  1473. /* Evict the invalid PTE TLBs */
  1474. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1475. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1476. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1477. intel_ring_emit(ring, cs_offset);
  1478. intel_ring_emit(ring, 0xdeadbeef);
  1479. intel_ring_emit(ring, MI_NOOP);
  1480. intel_ring_advance(ring);
  1481. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1482. if (len > I830_BATCH_LIMIT)
  1483. return -ENOSPC;
  1484. ret = intel_ring_begin(req, 6 + 2);
  1485. if (ret)
  1486. return ret;
  1487. /* Blit the batch (which has now all relocs applied) to the
  1488. * stable batch scratch bo area (so that the CS never
  1489. * stumbles over its tlb invalidation bug) ...
  1490. */
  1491. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1492. intel_ring_emit(ring,
  1493. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1494. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1495. intel_ring_emit(ring, cs_offset);
  1496. intel_ring_emit(ring, 4096);
  1497. intel_ring_emit(ring, offset);
  1498. intel_ring_emit(ring, MI_FLUSH);
  1499. intel_ring_emit(ring, MI_NOOP);
  1500. intel_ring_advance(ring);
  1501. /* ... and execute it. */
  1502. offset = cs_offset;
  1503. }
  1504. ret = intel_ring_begin(req, 2);
  1505. if (ret)
  1506. return ret;
  1507. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1508. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1509. 0 : MI_BATCH_NON_SECURE));
  1510. intel_ring_advance(ring);
  1511. return 0;
  1512. }
  1513. static int
  1514. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1515. u64 offset, u32 len,
  1516. unsigned int dispatch_flags)
  1517. {
  1518. struct intel_ring *ring = req->ring;
  1519. int ret;
  1520. ret = intel_ring_begin(req, 2);
  1521. if (ret)
  1522. return ret;
  1523. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1524. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1525. 0 : MI_BATCH_NON_SECURE));
  1526. intel_ring_advance(ring);
  1527. return 0;
  1528. }
  1529. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1530. {
  1531. struct drm_i915_private *dev_priv = engine->i915;
  1532. if (!dev_priv->status_page_dmah)
  1533. return;
  1534. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1535. engine->status_page.page_addr = NULL;
  1536. }
  1537. static void cleanup_status_page(struct intel_engine_cs *engine)
  1538. {
  1539. struct drm_i915_gem_object *obj;
  1540. obj = engine->status_page.obj;
  1541. if (obj == NULL)
  1542. return;
  1543. kunmap(sg_page(obj->pages->sgl));
  1544. i915_gem_object_ggtt_unpin(obj);
  1545. i915_gem_object_put(obj);
  1546. engine->status_page.obj = NULL;
  1547. }
  1548. static int init_status_page(struct intel_engine_cs *engine)
  1549. {
  1550. struct drm_i915_gem_object *obj = engine->status_page.obj;
  1551. if (obj == NULL) {
  1552. unsigned flags;
  1553. int ret;
  1554. obj = i915_gem_object_create(&engine->i915->drm, 4096);
  1555. if (IS_ERR(obj)) {
  1556. DRM_ERROR("Failed to allocate status page\n");
  1557. return PTR_ERR(obj);
  1558. }
  1559. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1560. if (ret)
  1561. goto err_unref;
  1562. flags = 0;
  1563. if (!HAS_LLC(engine->i915))
  1564. /* On g33, we cannot place HWS above 256MiB, so
  1565. * restrict its pinning to the low mappable arena.
  1566. * Though this restriction is not documented for
  1567. * gen4, gen5, or byt, they also behave similarly
  1568. * and hang if the HWS is placed at the top of the
  1569. * GTT. To generalise, it appears that all !llc
  1570. * platforms have issues with us placing the HWS
  1571. * above the mappable region (even though we never
  1572. * actualy map it).
  1573. */
  1574. flags |= PIN_MAPPABLE;
  1575. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1576. if (ret) {
  1577. err_unref:
  1578. i915_gem_object_put(obj);
  1579. return ret;
  1580. }
  1581. engine->status_page.obj = obj;
  1582. }
  1583. engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1584. engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1585. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1586. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1587. engine->name, engine->status_page.gfx_addr);
  1588. return 0;
  1589. }
  1590. static int init_phys_status_page(struct intel_engine_cs *engine)
  1591. {
  1592. struct drm_i915_private *dev_priv = engine->i915;
  1593. if (!dev_priv->status_page_dmah) {
  1594. dev_priv->status_page_dmah =
  1595. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1596. if (!dev_priv->status_page_dmah)
  1597. return -ENOMEM;
  1598. }
  1599. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1600. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1601. return 0;
  1602. }
  1603. int intel_ring_pin(struct intel_ring *ring)
  1604. {
  1605. struct drm_i915_private *dev_priv = ring->engine->i915;
  1606. struct drm_i915_gem_object *obj = ring->obj;
  1607. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1608. unsigned flags = PIN_OFFSET_BIAS | 4096;
  1609. void *addr;
  1610. int ret;
  1611. if (HAS_LLC(dev_priv) && !obj->stolen) {
  1612. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
  1613. if (ret)
  1614. return ret;
  1615. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1616. if (ret)
  1617. goto err_unpin;
  1618. addr = i915_gem_object_pin_map(obj);
  1619. if (IS_ERR(addr)) {
  1620. ret = PTR_ERR(addr);
  1621. goto err_unpin;
  1622. }
  1623. } else {
  1624. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
  1625. flags | PIN_MAPPABLE);
  1626. if (ret)
  1627. return ret;
  1628. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1629. if (ret)
  1630. goto err_unpin;
  1631. /* Access through the GTT requires the device to be awake. */
  1632. assert_rpm_wakelock_held(dev_priv);
  1633. addr = (void __force *)
  1634. i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
  1635. if (IS_ERR(addr)) {
  1636. ret = PTR_ERR(addr);
  1637. goto err_unpin;
  1638. }
  1639. }
  1640. ring->vaddr = addr;
  1641. ring->vma = i915_gem_obj_to_ggtt(obj);
  1642. return 0;
  1643. err_unpin:
  1644. i915_gem_object_ggtt_unpin(obj);
  1645. return ret;
  1646. }
  1647. void intel_ring_unpin(struct intel_ring *ring)
  1648. {
  1649. GEM_BUG_ON(!ring->vma);
  1650. GEM_BUG_ON(!ring->vaddr);
  1651. if (HAS_LLC(ring->engine->i915) && !ring->obj->stolen)
  1652. i915_gem_object_unpin_map(ring->obj);
  1653. else
  1654. i915_vma_unpin_iomap(ring->vma);
  1655. ring->vaddr = NULL;
  1656. i915_gem_object_ggtt_unpin(ring->obj);
  1657. ring->vma = NULL;
  1658. }
  1659. static void intel_destroy_ringbuffer_obj(struct intel_ring *ring)
  1660. {
  1661. i915_gem_object_put(ring->obj);
  1662. ring->obj = NULL;
  1663. }
  1664. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1665. struct intel_ring *ring)
  1666. {
  1667. struct drm_i915_gem_object *obj;
  1668. obj = NULL;
  1669. if (!HAS_LLC(dev))
  1670. obj = i915_gem_object_create_stolen(dev, ring->size);
  1671. if (obj == NULL)
  1672. obj = i915_gem_object_create(dev, ring->size);
  1673. if (IS_ERR(obj))
  1674. return PTR_ERR(obj);
  1675. /* mark ring buffers as read-only from GPU side by default */
  1676. obj->gt_ro = 1;
  1677. ring->obj = obj;
  1678. return 0;
  1679. }
  1680. struct intel_ring *
  1681. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1682. {
  1683. struct intel_ring *ring;
  1684. int ret;
  1685. GEM_BUG_ON(!is_power_of_2(size));
  1686. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1687. if (ring == NULL) {
  1688. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
  1689. engine->name);
  1690. return ERR_PTR(-ENOMEM);
  1691. }
  1692. ring->engine = engine;
  1693. list_add(&ring->link, &engine->buffers);
  1694. ring->size = size;
  1695. /* Workaround an erratum on the i830 which causes a hang if
  1696. * the TAIL pointer points to within the last 2 cachelines
  1697. * of the buffer.
  1698. */
  1699. ring->effective_size = size;
  1700. if (IS_I830(engine->i915) || IS_845G(engine->i915))
  1701. ring->effective_size -= 2 * CACHELINE_BYTES;
  1702. ring->last_retired_head = -1;
  1703. intel_ring_update_space(ring);
  1704. ret = intel_alloc_ringbuffer_obj(&engine->i915->drm, ring);
  1705. if (ret) {
  1706. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
  1707. engine->name, ret);
  1708. list_del(&ring->link);
  1709. kfree(ring);
  1710. return ERR_PTR(ret);
  1711. }
  1712. return ring;
  1713. }
  1714. void
  1715. intel_ring_free(struct intel_ring *ring)
  1716. {
  1717. intel_destroy_ringbuffer_obj(ring);
  1718. list_del(&ring->link);
  1719. kfree(ring);
  1720. }
  1721. static int intel_ring_context_pin(struct i915_gem_context *ctx,
  1722. struct intel_engine_cs *engine)
  1723. {
  1724. struct intel_context *ce = &ctx->engine[engine->id];
  1725. int ret;
  1726. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1727. if (ce->pin_count++)
  1728. return 0;
  1729. if (ce->state) {
  1730. ret = i915_gem_obj_ggtt_pin(ce->state, ctx->ggtt_alignment, 0);
  1731. if (ret)
  1732. goto error;
  1733. }
  1734. /* The kernel context is only used as a placeholder for flushing the
  1735. * active context. It is never used for submitting user rendering and
  1736. * as such never requires the golden render context, and so we can skip
  1737. * emitting it when we switch to the kernel context. This is required
  1738. * as during eviction we cannot allocate and pin the renderstate in
  1739. * order to initialise the context.
  1740. */
  1741. if (ctx == ctx->i915->kernel_context)
  1742. ce->initialised = true;
  1743. i915_gem_context_get(ctx);
  1744. return 0;
  1745. error:
  1746. ce->pin_count = 0;
  1747. return ret;
  1748. }
  1749. static void intel_ring_context_unpin(struct i915_gem_context *ctx,
  1750. struct intel_engine_cs *engine)
  1751. {
  1752. struct intel_context *ce = &ctx->engine[engine->id];
  1753. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1754. if (--ce->pin_count)
  1755. return;
  1756. if (ce->state)
  1757. i915_gem_object_ggtt_unpin(ce->state);
  1758. i915_gem_context_put(ctx);
  1759. }
  1760. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1761. {
  1762. struct drm_i915_private *dev_priv = engine->i915;
  1763. struct intel_ring *ring;
  1764. int ret;
  1765. WARN_ON(engine->buffer);
  1766. intel_engine_setup_common(engine);
  1767. memset(engine->semaphore.sync_seqno, 0,
  1768. sizeof(engine->semaphore.sync_seqno));
  1769. ret = intel_engine_init_common(engine);
  1770. if (ret)
  1771. goto error;
  1772. /* We may need to do things with the shrinker which
  1773. * require us to immediately switch back to the default
  1774. * context. This can cause a problem as pinning the
  1775. * default context also requires GTT space which may not
  1776. * be available. To avoid this we always pin the default
  1777. * context.
  1778. */
  1779. ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
  1780. if (ret)
  1781. goto error;
  1782. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1783. if (IS_ERR(ring)) {
  1784. ret = PTR_ERR(ring);
  1785. goto error;
  1786. }
  1787. engine->buffer = ring;
  1788. if (I915_NEED_GFX_HWS(dev_priv)) {
  1789. ret = init_status_page(engine);
  1790. if (ret)
  1791. goto error;
  1792. } else {
  1793. WARN_ON(engine->id != RCS);
  1794. ret = init_phys_status_page(engine);
  1795. if (ret)
  1796. goto error;
  1797. }
  1798. ret = intel_ring_pin(ring);
  1799. if (ret) {
  1800. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1801. engine->name, ret);
  1802. intel_destroy_ringbuffer_obj(ring);
  1803. goto error;
  1804. }
  1805. return 0;
  1806. error:
  1807. intel_engine_cleanup(engine);
  1808. return ret;
  1809. }
  1810. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1811. {
  1812. struct drm_i915_private *dev_priv;
  1813. if (!intel_engine_initialized(engine))
  1814. return;
  1815. dev_priv = engine->i915;
  1816. if (engine->buffer) {
  1817. intel_engine_stop(engine);
  1818. WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1819. intel_ring_unpin(engine->buffer);
  1820. intel_ring_free(engine->buffer);
  1821. engine->buffer = NULL;
  1822. }
  1823. if (engine->cleanup)
  1824. engine->cleanup(engine);
  1825. if (I915_NEED_GFX_HWS(dev_priv)) {
  1826. cleanup_status_page(engine);
  1827. } else {
  1828. WARN_ON(engine->id != RCS);
  1829. cleanup_phys_status_page(engine);
  1830. }
  1831. intel_engine_cleanup_cmd_parser(engine);
  1832. i915_gem_batch_pool_fini(&engine->batch_pool);
  1833. intel_engine_fini_breadcrumbs(engine);
  1834. intel_ring_context_unpin(dev_priv->kernel_context, engine);
  1835. engine->i915 = NULL;
  1836. }
  1837. int intel_engine_idle(struct intel_engine_cs *engine)
  1838. {
  1839. struct drm_i915_gem_request *req;
  1840. /* Wait upon the last request to be completed */
  1841. if (list_empty(&engine->request_list))
  1842. return 0;
  1843. req = list_entry(engine->request_list.prev,
  1844. struct drm_i915_gem_request,
  1845. list);
  1846. /* Make sure we do not trigger any retires */
  1847. return __i915_wait_request(req,
  1848. req->i915->mm.interruptible,
  1849. NULL, NULL);
  1850. }
  1851. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1852. {
  1853. int ret;
  1854. /* Flush enough space to reduce the likelihood of waiting after
  1855. * we start building the request - in which case we will just
  1856. * have to repeat work.
  1857. */
  1858. request->reserved_space += LEGACY_REQUEST_SIZE;
  1859. request->ring = request->engine->buffer;
  1860. ret = intel_ring_begin(request, 0);
  1861. if (ret)
  1862. return ret;
  1863. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1864. return 0;
  1865. }
  1866. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1867. {
  1868. struct intel_ring *ring = req->ring;
  1869. struct intel_engine_cs *engine = req->engine;
  1870. struct drm_i915_gem_request *target;
  1871. intel_ring_update_space(ring);
  1872. if (ring->space >= bytes)
  1873. return 0;
  1874. /*
  1875. * Space is reserved in the ringbuffer for finalising the request,
  1876. * as that cannot be allowed to fail. During request finalisation,
  1877. * reserved_space is set to 0 to stop the overallocation and the
  1878. * assumption is that then we never need to wait (which has the
  1879. * risk of failing with EINTR).
  1880. *
  1881. * See also i915_gem_request_alloc() and i915_add_request().
  1882. */
  1883. GEM_BUG_ON(!req->reserved_space);
  1884. list_for_each_entry(target, &engine->request_list, list) {
  1885. unsigned space;
  1886. /*
  1887. * The request queue is per-engine, so can contain requests
  1888. * from multiple ringbuffers. Here, we must ignore any that
  1889. * aren't from the ringbuffer we're considering.
  1890. */
  1891. if (target->ring != ring)
  1892. continue;
  1893. /* Would completion of this request free enough space? */
  1894. space = __intel_ring_space(target->postfix, ring->tail,
  1895. ring->size);
  1896. if (space >= bytes)
  1897. break;
  1898. }
  1899. if (WARN_ON(&target->list == &engine->request_list))
  1900. return -ENOSPC;
  1901. return i915_wait_request(target);
  1902. }
  1903. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1904. {
  1905. struct intel_ring *ring = req->ring;
  1906. int remain_actual = ring->size - ring->tail;
  1907. int remain_usable = ring->effective_size - ring->tail;
  1908. int bytes = num_dwords * sizeof(u32);
  1909. int total_bytes, wait_bytes;
  1910. bool need_wrap = false;
  1911. total_bytes = bytes + req->reserved_space;
  1912. if (unlikely(bytes > remain_usable)) {
  1913. /*
  1914. * Not enough space for the basic request. So need to flush
  1915. * out the remainder and then wait for base + reserved.
  1916. */
  1917. wait_bytes = remain_actual + total_bytes;
  1918. need_wrap = true;
  1919. } else if (unlikely(total_bytes > remain_usable)) {
  1920. /*
  1921. * The base request will fit but the reserved space
  1922. * falls off the end. So we don't need an immediate wrap
  1923. * and only need to effectively wait for the reserved
  1924. * size space from the start of ringbuffer.
  1925. */
  1926. wait_bytes = remain_actual + req->reserved_space;
  1927. } else {
  1928. /* No wrapping required, just waiting. */
  1929. wait_bytes = total_bytes;
  1930. }
  1931. if (wait_bytes > ring->space) {
  1932. int ret = wait_for_space(req, wait_bytes);
  1933. if (unlikely(ret))
  1934. return ret;
  1935. intel_ring_update_space(ring);
  1936. if (unlikely(ring->space < wait_bytes))
  1937. return -EAGAIN;
  1938. }
  1939. if (unlikely(need_wrap)) {
  1940. GEM_BUG_ON(remain_actual > ring->space);
  1941. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1942. /* Fill the tail with MI_NOOP */
  1943. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1944. ring->tail = 0;
  1945. ring->space -= remain_actual;
  1946. }
  1947. ring->space -= bytes;
  1948. GEM_BUG_ON(ring->space < 0);
  1949. return 0;
  1950. }
  1951. /* Align the ring tail to a cacheline boundary */
  1952. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1953. {
  1954. struct intel_ring *ring = req->ring;
  1955. int num_dwords =
  1956. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1957. int ret;
  1958. if (num_dwords == 0)
  1959. return 0;
  1960. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1961. ret = intel_ring_begin(req, num_dwords);
  1962. if (ret)
  1963. return ret;
  1964. while (num_dwords--)
  1965. intel_ring_emit(ring, MI_NOOP);
  1966. intel_ring_advance(ring);
  1967. return 0;
  1968. }
  1969. void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno)
  1970. {
  1971. struct drm_i915_private *dev_priv = engine->i915;
  1972. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  1973. * so long as the semaphore value in the register/page is greater
  1974. * than the sync value), so whenever we reset the seqno,
  1975. * so long as we reset the tracking semaphore value to 0, it will
  1976. * always be before the next request's seqno. If we don't reset
  1977. * the semaphore value, then when the seqno moves backwards all
  1978. * future waits will complete instantly (causing rendering corruption).
  1979. */
  1980. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  1981. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  1982. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  1983. if (HAS_VEBOX(dev_priv))
  1984. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  1985. }
  1986. if (dev_priv->semaphore_obj) {
  1987. struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
  1988. struct page *page = i915_gem_object_get_dirty_page(obj, 0);
  1989. void *semaphores = kmap(page);
  1990. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  1991. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  1992. kunmap(page);
  1993. }
  1994. memset(engine->semaphore.sync_seqno, 0,
  1995. sizeof(engine->semaphore.sync_seqno));
  1996. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  1997. if (engine->irq_seqno_barrier)
  1998. engine->irq_seqno_barrier(engine);
  1999. engine->last_submitted_seqno = seqno;
  2000. engine->hangcheck.seqno = seqno;
  2001. /* After manually advancing the seqno, fake the interrupt in case
  2002. * there are any waiters for that seqno.
  2003. */
  2004. rcu_read_lock();
  2005. intel_engine_wakeup(engine);
  2006. rcu_read_unlock();
  2007. }
  2008. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  2009. {
  2010. struct drm_i915_private *dev_priv = request->i915;
  2011. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  2012. /* Every tail move must follow the sequence below */
  2013. /* Disable notification that the ring is IDLE. The GT
  2014. * will then assume that it is busy and bring it out of rc6.
  2015. */
  2016. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2017. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2018. /* Clear the context id. Here be magic! */
  2019. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  2020. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2021. if (intel_wait_for_register_fw(dev_priv,
  2022. GEN6_BSD_SLEEP_PSMI_CONTROL,
  2023. GEN6_BSD_SLEEP_INDICATOR,
  2024. 0,
  2025. 50))
  2026. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2027. /* Now that the ring is fully powered up, update the tail */
  2028. i9xx_submit_request(request);
  2029. /* Let the ring send IDLE messages to the GT again,
  2030. * and so let it sleep to conserve power when idle.
  2031. */
  2032. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2033. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2034. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  2035. }
  2036. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  2037. {
  2038. struct intel_ring *ring = req->ring;
  2039. uint32_t cmd;
  2040. int ret;
  2041. ret = intel_ring_begin(req, 4);
  2042. if (ret)
  2043. return ret;
  2044. cmd = MI_FLUSH_DW;
  2045. if (INTEL_GEN(req->i915) >= 8)
  2046. cmd += 1;
  2047. /* We always require a command barrier so that subsequent
  2048. * commands, such as breadcrumb interrupts, are strictly ordered
  2049. * wrt the contents of the write cache being flushed to memory
  2050. * (and thus being coherent from the CPU).
  2051. */
  2052. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2053. /*
  2054. * Bspec vol 1c.5 - video engine command streamer:
  2055. * "If ENABLED, all TLBs will be invalidated once the flush
  2056. * operation is complete. This bit is only valid when the
  2057. * Post-Sync Operation field is a value of 1h or 3h."
  2058. */
  2059. if (mode & EMIT_INVALIDATE)
  2060. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2061. intel_ring_emit(ring, cmd);
  2062. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2063. if (INTEL_GEN(req->i915) >= 8) {
  2064. intel_ring_emit(ring, 0); /* upper addr */
  2065. intel_ring_emit(ring, 0); /* value */
  2066. } else {
  2067. intel_ring_emit(ring, 0);
  2068. intel_ring_emit(ring, MI_NOOP);
  2069. }
  2070. intel_ring_advance(ring);
  2071. return 0;
  2072. }
  2073. static int
  2074. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  2075. u64 offset, u32 len,
  2076. unsigned int dispatch_flags)
  2077. {
  2078. struct intel_ring *ring = req->ring;
  2079. bool ppgtt = USES_PPGTT(req->i915) &&
  2080. !(dispatch_flags & I915_DISPATCH_SECURE);
  2081. int ret;
  2082. ret = intel_ring_begin(req, 4);
  2083. if (ret)
  2084. return ret;
  2085. /* FIXME(BDW): Address space and security selectors. */
  2086. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2087. (dispatch_flags & I915_DISPATCH_RS ?
  2088. MI_BATCH_RESOURCE_STREAMER : 0));
  2089. intel_ring_emit(ring, lower_32_bits(offset));
  2090. intel_ring_emit(ring, upper_32_bits(offset));
  2091. intel_ring_emit(ring, MI_NOOP);
  2092. intel_ring_advance(ring);
  2093. return 0;
  2094. }
  2095. static int
  2096. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  2097. u64 offset, u32 len,
  2098. unsigned int dispatch_flags)
  2099. {
  2100. struct intel_ring *ring = req->ring;
  2101. int ret;
  2102. ret = intel_ring_begin(req, 2);
  2103. if (ret)
  2104. return ret;
  2105. intel_ring_emit(ring,
  2106. MI_BATCH_BUFFER_START |
  2107. (dispatch_flags & I915_DISPATCH_SECURE ?
  2108. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2109. (dispatch_flags & I915_DISPATCH_RS ?
  2110. MI_BATCH_RESOURCE_STREAMER : 0));
  2111. /* bit0-7 is the length on GEN6+ */
  2112. intel_ring_emit(ring, offset);
  2113. intel_ring_advance(ring);
  2114. return 0;
  2115. }
  2116. static int
  2117. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  2118. u64 offset, u32 len,
  2119. unsigned int dispatch_flags)
  2120. {
  2121. struct intel_ring *ring = req->ring;
  2122. int ret;
  2123. ret = intel_ring_begin(req, 2);
  2124. if (ret)
  2125. return ret;
  2126. intel_ring_emit(ring,
  2127. MI_BATCH_BUFFER_START |
  2128. (dispatch_flags & I915_DISPATCH_SECURE ?
  2129. 0 : MI_BATCH_NON_SECURE_I965));
  2130. /* bit0-7 is the length on GEN6+ */
  2131. intel_ring_emit(ring, offset);
  2132. intel_ring_advance(ring);
  2133. return 0;
  2134. }
  2135. /* Blitter support (SandyBridge+) */
  2136. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  2137. {
  2138. struct intel_ring *ring = req->ring;
  2139. uint32_t cmd;
  2140. int ret;
  2141. ret = intel_ring_begin(req, 4);
  2142. if (ret)
  2143. return ret;
  2144. cmd = MI_FLUSH_DW;
  2145. if (INTEL_GEN(req->i915) >= 8)
  2146. cmd += 1;
  2147. /* We always require a command barrier so that subsequent
  2148. * commands, such as breadcrumb interrupts, are strictly ordered
  2149. * wrt the contents of the write cache being flushed to memory
  2150. * (and thus being coherent from the CPU).
  2151. */
  2152. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2153. /*
  2154. * Bspec vol 1c.3 - blitter engine command streamer:
  2155. * "If ENABLED, all TLBs will be invalidated once the flush
  2156. * operation is complete. This bit is only valid when the
  2157. * Post-Sync Operation field is a value of 1h or 3h."
  2158. */
  2159. if (mode & EMIT_INVALIDATE)
  2160. cmd |= MI_INVALIDATE_TLB;
  2161. intel_ring_emit(ring, cmd);
  2162. intel_ring_emit(ring,
  2163. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2164. if (INTEL_GEN(req->i915) >= 8) {
  2165. intel_ring_emit(ring, 0); /* upper addr */
  2166. intel_ring_emit(ring, 0); /* value */
  2167. } else {
  2168. intel_ring_emit(ring, 0);
  2169. intel_ring_emit(ring, MI_NOOP);
  2170. }
  2171. intel_ring_advance(ring);
  2172. return 0;
  2173. }
  2174. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2175. struct intel_engine_cs *engine)
  2176. {
  2177. struct drm_i915_gem_object *obj;
  2178. int ret, i;
  2179. if (!i915.semaphores)
  2180. return;
  2181. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore_obj) {
  2182. obj = i915_gem_object_create(&dev_priv->drm, 4096);
  2183. if (IS_ERR(obj)) {
  2184. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2185. i915.semaphores = 0;
  2186. } else {
  2187. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2188. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2189. if (ret != 0) {
  2190. i915_gem_object_put(obj);
  2191. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2192. i915.semaphores = 0;
  2193. } else {
  2194. dev_priv->semaphore_obj = obj;
  2195. }
  2196. }
  2197. }
  2198. if (!i915.semaphores)
  2199. return;
  2200. if (INTEL_GEN(dev_priv) >= 8) {
  2201. u64 offset = i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj);
  2202. engine->semaphore.sync_to = gen8_ring_sync;
  2203. engine->semaphore.signal = gen8_xcs_signal;
  2204. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2205. u64 ring_offset;
  2206. if (i != engine->id)
  2207. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2208. else
  2209. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2210. engine->semaphore.signal_ggtt[i] = ring_offset;
  2211. }
  2212. } else if (INTEL_GEN(dev_priv) >= 6) {
  2213. engine->semaphore.sync_to = gen6_ring_sync;
  2214. engine->semaphore.signal = gen6_signal;
  2215. /*
  2216. * The current semaphore is only applied on pre-gen8
  2217. * platform. And there is no VCS2 ring on the pre-gen8
  2218. * platform. So the semaphore between RCS and VCS2 is
  2219. * initialized as INVALID. Gen8 will initialize the
  2220. * sema between VCS2 and RCS later.
  2221. */
  2222. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2223. static const struct {
  2224. u32 wait_mbox;
  2225. i915_reg_t mbox_reg;
  2226. } sem_data[I915_NUM_ENGINES][I915_NUM_ENGINES] = {
  2227. [RCS] = {
  2228. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2229. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2230. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2231. },
  2232. [VCS] = {
  2233. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2234. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2235. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2236. },
  2237. [BCS] = {
  2238. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2239. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2240. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2241. },
  2242. [VECS] = {
  2243. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2244. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2245. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2246. },
  2247. };
  2248. u32 wait_mbox;
  2249. i915_reg_t mbox_reg;
  2250. if (i == engine->id || i == VCS2) {
  2251. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2252. mbox_reg = GEN6_NOSYNC;
  2253. } else {
  2254. wait_mbox = sem_data[engine->id][i].wait_mbox;
  2255. mbox_reg = sem_data[engine->id][i].mbox_reg;
  2256. }
  2257. engine->semaphore.mbox.wait[i] = wait_mbox;
  2258. engine->semaphore.mbox.signal[i] = mbox_reg;
  2259. }
  2260. }
  2261. }
  2262. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2263. struct intel_engine_cs *engine)
  2264. {
  2265. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2266. if (INTEL_GEN(dev_priv) >= 8) {
  2267. engine->irq_enable = gen8_irq_enable;
  2268. engine->irq_disable = gen8_irq_disable;
  2269. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2270. } else if (INTEL_GEN(dev_priv) >= 6) {
  2271. engine->irq_enable = gen6_irq_enable;
  2272. engine->irq_disable = gen6_irq_disable;
  2273. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2274. } else if (INTEL_GEN(dev_priv) >= 5) {
  2275. engine->irq_enable = gen5_irq_enable;
  2276. engine->irq_disable = gen5_irq_disable;
  2277. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2278. } else if (INTEL_GEN(dev_priv) >= 3) {
  2279. engine->irq_enable = i9xx_irq_enable;
  2280. engine->irq_disable = i9xx_irq_disable;
  2281. } else {
  2282. engine->irq_enable = i8xx_irq_enable;
  2283. engine->irq_disable = i8xx_irq_disable;
  2284. }
  2285. }
  2286. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2287. struct intel_engine_cs *engine)
  2288. {
  2289. intel_ring_init_irq(dev_priv, engine);
  2290. intel_ring_init_semaphores(dev_priv, engine);
  2291. engine->init_hw = init_ring_common;
  2292. engine->emit_request = i9xx_emit_request;
  2293. if (i915.semaphores)
  2294. engine->emit_request = gen6_sema_emit_request;
  2295. engine->submit_request = i9xx_submit_request;
  2296. if (INTEL_GEN(dev_priv) >= 8)
  2297. engine->emit_bb_start = gen8_emit_bb_start;
  2298. else if (INTEL_GEN(dev_priv) >= 6)
  2299. engine->emit_bb_start = gen6_emit_bb_start;
  2300. else if (INTEL_GEN(dev_priv) >= 4)
  2301. engine->emit_bb_start = i965_emit_bb_start;
  2302. else if (IS_I830(dev_priv) || IS_845G(dev_priv))
  2303. engine->emit_bb_start = i830_emit_bb_start;
  2304. else
  2305. engine->emit_bb_start = i915_emit_bb_start;
  2306. }
  2307. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2308. {
  2309. struct drm_i915_private *dev_priv = engine->i915;
  2310. int ret;
  2311. intel_ring_default_vfuncs(dev_priv, engine);
  2312. if (HAS_L3_DPF(dev_priv))
  2313. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2314. if (INTEL_GEN(dev_priv) >= 8) {
  2315. engine->init_context = intel_rcs_ctx_init;
  2316. engine->emit_request = gen8_render_emit_request;
  2317. engine->emit_flush = gen8_render_ring_flush;
  2318. if (i915.semaphores)
  2319. engine->semaphore.signal = gen8_rcs_signal;
  2320. } else if (INTEL_GEN(dev_priv) >= 6) {
  2321. engine->init_context = intel_rcs_ctx_init;
  2322. engine->emit_flush = gen7_render_ring_flush;
  2323. if (IS_GEN6(dev_priv))
  2324. engine->emit_flush = gen6_render_ring_flush;
  2325. } else if (IS_GEN5(dev_priv)) {
  2326. engine->emit_flush = gen4_render_ring_flush;
  2327. } else {
  2328. if (INTEL_GEN(dev_priv) < 4)
  2329. engine->emit_flush = gen2_render_ring_flush;
  2330. else
  2331. engine->emit_flush = gen4_render_ring_flush;
  2332. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2333. }
  2334. if (IS_HASWELL(dev_priv))
  2335. engine->emit_bb_start = hsw_emit_bb_start;
  2336. engine->init_hw = init_render_ring;
  2337. engine->cleanup = render_ring_cleanup;
  2338. ret = intel_init_ring_buffer(engine);
  2339. if (ret)
  2340. return ret;
  2341. if (INTEL_GEN(dev_priv) >= 6) {
  2342. ret = intel_init_pipe_control(engine, 4096);
  2343. if (ret)
  2344. return ret;
  2345. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2346. ret = intel_init_pipe_control(engine, I830_WA_SIZE);
  2347. if (ret)
  2348. return ret;
  2349. }
  2350. return 0;
  2351. }
  2352. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2353. {
  2354. struct drm_i915_private *dev_priv = engine->i915;
  2355. intel_ring_default_vfuncs(dev_priv, engine);
  2356. if (INTEL_GEN(dev_priv) >= 6) {
  2357. /* gen6 bsd needs a special wa for tail updates */
  2358. if (IS_GEN6(dev_priv))
  2359. engine->submit_request = gen6_bsd_submit_request;
  2360. engine->emit_flush = gen6_bsd_ring_flush;
  2361. if (INTEL_GEN(dev_priv) < 8)
  2362. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2363. } else {
  2364. engine->mmio_base = BSD_RING_BASE;
  2365. engine->emit_flush = bsd_ring_flush;
  2366. if (IS_GEN5(dev_priv))
  2367. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2368. else
  2369. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2370. }
  2371. return intel_init_ring_buffer(engine);
  2372. }
  2373. /**
  2374. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2375. */
  2376. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2377. {
  2378. struct drm_i915_private *dev_priv = engine->i915;
  2379. intel_ring_default_vfuncs(dev_priv, engine);
  2380. engine->emit_flush = gen6_bsd_ring_flush;
  2381. return intel_init_ring_buffer(engine);
  2382. }
  2383. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2384. {
  2385. struct drm_i915_private *dev_priv = engine->i915;
  2386. intel_ring_default_vfuncs(dev_priv, engine);
  2387. engine->emit_flush = gen6_ring_flush;
  2388. if (INTEL_GEN(dev_priv) < 8)
  2389. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2390. return intel_init_ring_buffer(engine);
  2391. }
  2392. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2393. {
  2394. struct drm_i915_private *dev_priv = engine->i915;
  2395. intel_ring_default_vfuncs(dev_priv, engine);
  2396. engine->emit_flush = gen6_ring_flush;
  2397. if (INTEL_GEN(dev_priv) < 8) {
  2398. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2399. engine->irq_enable = hsw_vebox_irq_enable;
  2400. engine->irq_disable = hsw_vebox_irq_disable;
  2401. }
  2402. return intel_init_ring_buffer(engine);
  2403. }
  2404. void intel_engine_stop(struct intel_engine_cs *engine)
  2405. {
  2406. int ret;
  2407. if (!intel_engine_initialized(engine))
  2408. return;
  2409. ret = intel_engine_idle(engine);
  2410. if (ret)
  2411. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2412. engine->name, ret);
  2413. stop_ring(engine);
  2414. }