qp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. struct umr_wr {
  67. u64 virt_addr;
  68. struct ib_pd *pd;
  69. unsigned int page_shift;
  70. unsigned int npages;
  71. u32 length;
  72. int access_flags;
  73. u32 mkey;
  74. };
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_qp1(enum ib_qp_type qp_type)
  80. {
  81. return qp_type == IB_QPT_GSI;
  82. }
  83. static int is_sqp(enum ib_qp_type qp_type)
  84. {
  85. return is_qp0(qp_type) || is_qp1(qp_type);
  86. }
  87. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  88. {
  89. return mlx5_buf_offset(&qp->buf, offset);
  90. }
  91. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  94. }
  95. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  98. }
  99. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  100. {
  101. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  102. struct ib_event event;
  103. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  104. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  105. if (ibqp->event_handler) {
  106. event.device = ibqp->device;
  107. event.element.qp = ibqp;
  108. switch (type) {
  109. case MLX5_EVENT_TYPE_PATH_MIG:
  110. event.event = IB_EVENT_PATH_MIG;
  111. break;
  112. case MLX5_EVENT_TYPE_COMM_EST:
  113. event.event = IB_EVENT_COMM_EST;
  114. break;
  115. case MLX5_EVENT_TYPE_SQ_DRAINED:
  116. event.event = IB_EVENT_SQ_DRAINED;
  117. break;
  118. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  119. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  120. break;
  121. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  122. event.event = IB_EVENT_QP_FATAL;
  123. break;
  124. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  125. event.event = IB_EVENT_PATH_MIG_ERR;
  126. break;
  127. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  128. event.event = IB_EVENT_QP_REQ_ERR;
  129. break;
  130. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  131. event.event = IB_EVENT_QP_ACCESS_ERR;
  132. break;
  133. default:
  134. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  135. return;
  136. }
  137. ibqp->event_handler(&event, ibqp->qp_context);
  138. }
  139. }
  140. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  141. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  142. {
  143. int wqe_size;
  144. int wq_size;
  145. /* Sanity check RQ size before proceeding */
  146. if (cap->max_recv_wr > dev->mdev.caps.max_wqes)
  147. return -EINVAL;
  148. if (!has_rq) {
  149. qp->rq.max_gs = 0;
  150. qp->rq.wqe_cnt = 0;
  151. qp->rq.wqe_shift = 0;
  152. } else {
  153. if (ucmd) {
  154. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  155. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  156. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  157. qp->rq.max_post = qp->rq.wqe_cnt;
  158. } else {
  159. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  160. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  161. wqe_size = roundup_pow_of_two(wqe_size);
  162. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  163. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  164. qp->rq.wqe_cnt = wq_size / wqe_size;
  165. if (wqe_size > dev->mdev.caps.max_rq_desc_sz) {
  166. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  167. wqe_size,
  168. dev->mdev.caps.max_rq_desc_sz);
  169. return -EINVAL;
  170. }
  171. qp->rq.wqe_shift = ilog2(wqe_size);
  172. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  173. qp->rq.max_post = qp->rq.wqe_cnt;
  174. }
  175. }
  176. return 0;
  177. }
  178. static int sq_overhead(enum ib_qp_type qp_type)
  179. {
  180. int size = 0;
  181. switch (qp_type) {
  182. case IB_QPT_XRC_INI:
  183. size += sizeof(struct mlx5_wqe_xrc_seg);
  184. /* fall through */
  185. case IB_QPT_RC:
  186. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  187. sizeof(struct mlx5_wqe_atomic_seg) +
  188. sizeof(struct mlx5_wqe_raddr_seg);
  189. break;
  190. case IB_QPT_XRC_TGT:
  191. return 0;
  192. case IB_QPT_UC:
  193. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  194. sizeof(struct mlx5_wqe_raddr_seg);
  195. break;
  196. case IB_QPT_UD:
  197. case IB_QPT_SMI:
  198. case IB_QPT_GSI:
  199. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  200. sizeof(struct mlx5_wqe_datagram_seg);
  201. break;
  202. case MLX5_IB_QPT_REG_UMR:
  203. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  204. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  205. sizeof(struct mlx5_mkey_seg);
  206. break;
  207. default:
  208. return -EINVAL;
  209. }
  210. return size;
  211. }
  212. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  213. {
  214. int inl_size = 0;
  215. int size;
  216. size = sq_overhead(attr->qp_type);
  217. if (size < 0)
  218. return size;
  219. if (attr->cap.max_inline_data) {
  220. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  221. attr->cap.max_inline_data;
  222. }
  223. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  224. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  225. }
  226. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  227. struct mlx5_ib_qp *qp)
  228. {
  229. int wqe_size;
  230. int wq_size;
  231. if (!attr->cap.max_send_wr)
  232. return 0;
  233. wqe_size = calc_send_wqe(attr);
  234. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  235. if (wqe_size < 0)
  236. return wqe_size;
  237. if (wqe_size > dev->mdev.caps.max_sq_desc_sz) {
  238. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  239. wqe_size, dev->mdev.caps.max_sq_desc_sz);
  240. return -EINVAL;
  241. }
  242. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  243. sizeof(struct mlx5_wqe_inline_seg);
  244. attr->cap.max_inline_data = qp->max_inline_data;
  245. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  246. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  247. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  248. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  249. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  250. return -ENOMEM;
  251. }
  252. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  253. qp->sq.max_gs = attr->cap.max_send_sge;
  254. qp->sq.max_post = wq_size / wqe_size;
  255. attr->cap.max_send_wr = qp->sq.max_post;
  256. return wq_size;
  257. }
  258. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  259. struct mlx5_ib_qp *qp,
  260. struct mlx5_ib_create_qp *ucmd)
  261. {
  262. int desc_sz = 1 << qp->sq.wqe_shift;
  263. if (desc_sz > dev->mdev.caps.max_sq_desc_sz) {
  264. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  265. desc_sz, dev->mdev.caps.max_sq_desc_sz);
  266. return -EINVAL;
  267. }
  268. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  269. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  270. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  271. return -EINVAL;
  272. }
  273. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  274. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  275. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  276. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  277. return -EINVAL;
  278. }
  279. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  280. (qp->sq.wqe_cnt << 6);
  281. return 0;
  282. }
  283. static int qp_has_rq(struct ib_qp_init_attr *attr)
  284. {
  285. if (attr->qp_type == IB_QPT_XRC_INI ||
  286. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  287. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  288. !attr->cap.max_recv_wr)
  289. return 0;
  290. return 1;
  291. }
  292. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  293. {
  294. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  295. int start_uuar;
  296. int i;
  297. start_uuar = nuuars - uuari->num_low_latency_uuars;
  298. for (i = start_uuar; i < nuuars; i++) {
  299. if (!test_bit(i, uuari->bitmap)) {
  300. set_bit(i, uuari->bitmap);
  301. uuari->count[i]++;
  302. return i;
  303. }
  304. }
  305. return -ENOMEM;
  306. }
  307. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  308. {
  309. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  310. int minidx = 1;
  311. int uuarn;
  312. int end;
  313. int i;
  314. end = nuuars - uuari->num_low_latency_uuars;
  315. for (i = 1; i < end; i++) {
  316. uuarn = i & 3;
  317. if (uuarn == 2 || uuarn == 3)
  318. continue;
  319. if (uuari->count[i] < uuari->count[minidx])
  320. minidx = i;
  321. }
  322. uuari->count[minidx]++;
  323. return minidx;
  324. }
  325. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  326. enum mlx5_ib_latency_class lat)
  327. {
  328. int uuarn = -EINVAL;
  329. mutex_lock(&uuari->lock);
  330. switch (lat) {
  331. case MLX5_IB_LATENCY_CLASS_LOW:
  332. uuarn = 0;
  333. uuari->count[uuarn]++;
  334. break;
  335. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  336. uuarn = alloc_med_class_uuar(uuari);
  337. break;
  338. case MLX5_IB_LATENCY_CLASS_HIGH:
  339. uuarn = alloc_high_class_uuar(uuari);
  340. break;
  341. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  342. uuarn = 2;
  343. break;
  344. }
  345. mutex_unlock(&uuari->lock);
  346. return uuarn;
  347. }
  348. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  349. {
  350. clear_bit(uuarn, uuari->bitmap);
  351. --uuari->count[uuarn];
  352. }
  353. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  354. {
  355. clear_bit(uuarn, uuari->bitmap);
  356. --uuari->count[uuarn];
  357. }
  358. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  359. {
  360. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  361. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  362. mutex_lock(&uuari->lock);
  363. if (uuarn == 0) {
  364. --uuari->count[uuarn];
  365. goto out;
  366. }
  367. if (uuarn < high_uuar) {
  368. free_med_class_uuar(uuari, uuarn);
  369. goto out;
  370. }
  371. free_high_class_uuar(uuari, uuarn);
  372. out:
  373. mutex_unlock(&uuari->lock);
  374. }
  375. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  376. {
  377. switch (state) {
  378. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  379. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  380. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  381. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  382. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  383. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  384. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  385. default: return -1;
  386. }
  387. }
  388. static int to_mlx5_st(enum ib_qp_type type)
  389. {
  390. switch (type) {
  391. case IB_QPT_RC: return MLX5_QP_ST_RC;
  392. case IB_QPT_UC: return MLX5_QP_ST_UC;
  393. case IB_QPT_UD: return MLX5_QP_ST_UD;
  394. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  395. case IB_QPT_XRC_INI:
  396. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  397. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  398. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  399. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  400. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  401. case IB_QPT_RAW_PACKET:
  402. case IB_QPT_MAX:
  403. default: return -EINVAL;
  404. }
  405. }
  406. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  407. {
  408. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  409. }
  410. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  411. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  412. struct mlx5_create_qp_mbox_in **in,
  413. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  414. {
  415. struct mlx5_ib_ucontext *context;
  416. struct mlx5_ib_create_qp ucmd;
  417. int page_shift;
  418. int uar_index;
  419. int npages;
  420. u32 offset;
  421. int uuarn;
  422. int ncont;
  423. int err;
  424. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  425. if (err) {
  426. mlx5_ib_dbg(dev, "copy failed\n");
  427. return err;
  428. }
  429. context = to_mucontext(pd->uobject->context);
  430. /*
  431. * TBD: should come from the verbs when we have the API
  432. */
  433. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  434. if (uuarn < 0) {
  435. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  436. mlx5_ib_dbg(dev, "reverting to high latency\n");
  437. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  438. if (uuarn < 0) {
  439. mlx5_ib_dbg(dev, "uuar allocation failed\n");
  440. return uuarn;
  441. }
  442. }
  443. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  444. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  445. err = set_user_buf_size(dev, qp, &ucmd);
  446. if (err)
  447. goto err_uuar;
  448. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  449. qp->buf_size, 0, 0);
  450. if (IS_ERR(qp->umem)) {
  451. mlx5_ib_dbg(dev, "umem_get failed\n");
  452. err = PTR_ERR(qp->umem);
  453. goto err_uuar;
  454. }
  455. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  456. &ncont, NULL);
  457. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  458. if (err) {
  459. mlx5_ib_warn(dev, "bad offset\n");
  460. goto err_umem;
  461. }
  462. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  463. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  464. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  465. *in = mlx5_vzalloc(*inlen);
  466. if (!*in) {
  467. err = -ENOMEM;
  468. goto err_umem;
  469. }
  470. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  471. (*in)->ctx.log_pg_sz_remote_qpn =
  472. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  473. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  474. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  475. resp->uuar_index = uuarn;
  476. qp->uuarn = uuarn;
  477. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  478. if (err) {
  479. mlx5_ib_dbg(dev, "map failed\n");
  480. goto err_free;
  481. }
  482. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  483. if (err) {
  484. mlx5_ib_dbg(dev, "copy failed\n");
  485. goto err_unmap;
  486. }
  487. qp->create_type = MLX5_QP_USER;
  488. return 0;
  489. err_unmap:
  490. mlx5_ib_db_unmap_user(context, &qp->db);
  491. err_free:
  492. mlx5_vfree(*in);
  493. err_umem:
  494. ib_umem_release(qp->umem);
  495. err_uuar:
  496. free_uuar(&context->uuari, uuarn);
  497. return err;
  498. }
  499. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  500. {
  501. struct mlx5_ib_ucontext *context;
  502. context = to_mucontext(pd->uobject->context);
  503. mlx5_ib_db_unmap_user(context, &qp->db);
  504. ib_umem_release(qp->umem);
  505. free_uuar(&context->uuari, qp->uuarn);
  506. }
  507. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  508. struct ib_qp_init_attr *init_attr,
  509. struct mlx5_ib_qp *qp,
  510. struct mlx5_create_qp_mbox_in **in, int *inlen)
  511. {
  512. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  513. struct mlx5_uuar_info *uuari;
  514. int uar_index;
  515. int uuarn;
  516. int err;
  517. uuari = &dev->mdev.priv.uuari;
  518. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  519. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  520. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  521. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  522. uuarn = alloc_uuar(uuari, lc);
  523. if (uuarn < 0) {
  524. mlx5_ib_dbg(dev, "\n");
  525. return -ENOMEM;
  526. }
  527. qp->bf = &uuari->bfs[uuarn];
  528. uar_index = qp->bf->uar->index;
  529. err = calc_sq_size(dev, init_attr, qp);
  530. if (err < 0) {
  531. mlx5_ib_dbg(dev, "err %d\n", err);
  532. goto err_uuar;
  533. }
  534. qp->rq.offset = 0;
  535. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  536. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  537. err = mlx5_buf_alloc(&dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  538. if (err) {
  539. mlx5_ib_dbg(dev, "err %d\n", err);
  540. goto err_uuar;
  541. }
  542. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  543. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  544. *in = mlx5_vzalloc(*inlen);
  545. if (!*in) {
  546. err = -ENOMEM;
  547. goto err_buf;
  548. }
  549. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  550. (*in)->ctx.log_pg_sz_remote_qpn =
  551. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  552. /* Set "fast registration enabled" for all kernel QPs */
  553. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  554. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  555. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  556. err = mlx5_db_alloc(&dev->mdev, &qp->db);
  557. if (err) {
  558. mlx5_ib_dbg(dev, "err %d\n", err);
  559. goto err_free;
  560. }
  561. qp->db.db[0] = 0;
  562. qp->db.db[1] = 0;
  563. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  564. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  565. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  566. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  567. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  568. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  569. !qp->sq.w_list || !qp->sq.wqe_head) {
  570. err = -ENOMEM;
  571. goto err_wrid;
  572. }
  573. qp->create_type = MLX5_QP_KERNEL;
  574. return 0;
  575. err_wrid:
  576. mlx5_db_free(&dev->mdev, &qp->db);
  577. kfree(qp->sq.wqe_head);
  578. kfree(qp->sq.w_list);
  579. kfree(qp->sq.wrid);
  580. kfree(qp->sq.wr_data);
  581. kfree(qp->rq.wrid);
  582. err_free:
  583. mlx5_vfree(*in);
  584. err_buf:
  585. mlx5_buf_free(&dev->mdev, &qp->buf);
  586. err_uuar:
  587. free_uuar(&dev->mdev.priv.uuari, uuarn);
  588. return err;
  589. }
  590. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  591. {
  592. mlx5_db_free(&dev->mdev, &qp->db);
  593. kfree(qp->sq.wqe_head);
  594. kfree(qp->sq.w_list);
  595. kfree(qp->sq.wrid);
  596. kfree(qp->sq.wr_data);
  597. kfree(qp->rq.wrid);
  598. mlx5_buf_free(&dev->mdev, &qp->buf);
  599. free_uuar(&dev->mdev.priv.uuari, qp->bf->uuarn);
  600. }
  601. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  602. {
  603. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  604. (attr->qp_type == IB_QPT_XRC_INI))
  605. return cpu_to_be32(MLX5_SRQ_RQ);
  606. else if (!qp->has_rq)
  607. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  608. else
  609. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  610. }
  611. static int is_connected(enum ib_qp_type qp_type)
  612. {
  613. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  614. return 1;
  615. return 0;
  616. }
  617. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  618. struct ib_qp_init_attr *init_attr,
  619. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  620. {
  621. struct mlx5_ib_resources *devr = &dev->devr;
  622. struct mlx5_ib_create_qp_resp resp;
  623. struct mlx5_create_qp_mbox_in *in;
  624. struct mlx5_ib_create_qp ucmd;
  625. int inlen = sizeof(*in);
  626. int err;
  627. mutex_init(&qp->mutex);
  628. spin_lock_init(&qp->sq.lock);
  629. spin_lock_init(&qp->rq.lock);
  630. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  631. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  632. if (pd && pd->uobject) {
  633. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  634. mlx5_ib_dbg(dev, "copy failed\n");
  635. return -EFAULT;
  636. }
  637. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  638. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  639. } else {
  640. qp->wq_sig = !!wq_signature;
  641. }
  642. qp->has_rq = qp_has_rq(init_attr);
  643. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  644. qp, (pd && pd->uobject) ? &ucmd : NULL);
  645. if (err) {
  646. mlx5_ib_dbg(dev, "err %d\n", err);
  647. return err;
  648. }
  649. if (pd) {
  650. if (pd->uobject) {
  651. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  652. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  653. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  654. mlx5_ib_dbg(dev, "invalid rq params\n");
  655. return -EINVAL;
  656. }
  657. if (ucmd.sq_wqe_count > dev->mdev.caps.max_wqes) {
  658. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  659. ucmd.sq_wqe_count, dev->mdev.caps.max_wqes);
  660. return -EINVAL;
  661. }
  662. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  663. if (err)
  664. mlx5_ib_dbg(dev, "err %d\n", err);
  665. } else {
  666. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  667. if (err)
  668. mlx5_ib_dbg(dev, "err %d\n", err);
  669. else
  670. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  671. }
  672. if (err)
  673. return err;
  674. } else {
  675. in = mlx5_vzalloc(sizeof(*in));
  676. if (!in)
  677. return -ENOMEM;
  678. qp->create_type = MLX5_QP_EMPTY;
  679. }
  680. if (is_sqp(init_attr->qp_type))
  681. qp->port = init_attr->port_num;
  682. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  683. MLX5_QP_PM_MIGRATED << 11);
  684. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  685. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  686. else
  687. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  688. if (qp->wq_sig)
  689. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  690. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  691. int rcqe_sz;
  692. int scqe_sz;
  693. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  694. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  695. if (rcqe_sz == 128)
  696. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  697. else
  698. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  699. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  700. if (scqe_sz == 128)
  701. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  702. else
  703. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  704. }
  705. }
  706. if (qp->rq.wqe_cnt) {
  707. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  708. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  709. }
  710. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  711. if (qp->sq.wqe_cnt)
  712. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  713. else
  714. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  715. /* Set default resources */
  716. switch (init_attr->qp_type) {
  717. case IB_QPT_XRC_TGT:
  718. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  719. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  720. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  721. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  722. break;
  723. case IB_QPT_XRC_INI:
  724. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  725. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  726. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  727. break;
  728. default:
  729. if (init_attr->srq) {
  730. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  731. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  732. } else {
  733. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  734. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  735. }
  736. }
  737. if (init_attr->send_cq)
  738. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  739. if (init_attr->recv_cq)
  740. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  741. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  742. err = mlx5_core_create_qp(&dev->mdev, &qp->mqp, in, inlen);
  743. if (err) {
  744. mlx5_ib_dbg(dev, "create qp failed\n");
  745. goto err_create;
  746. }
  747. mlx5_vfree(in);
  748. /* Hardware wants QPN written in big-endian order (after
  749. * shifting) for send doorbell. Precompute this value to save
  750. * a little bit when posting sends.
  751. */
  752. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  753. qp->mqp.event = mlx5_ib_qp_event;
  754. return 0;
  755. err_create:
  756. if (qp->create_type == MLX5_QP_USER)
  757. destroy_qp_user(pd, qp);
  758. else if (qp->create_type == MLX5_QP_KERNEL)
  759. destroy_qp_kernel(dev, qp);
  760. mlx5_vfree(in);
  761. return err;
  762. }
  763. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  764. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  765. {
  766. if (send_cq) {
  767. if (recv_cq) {
  768. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  769. spin_lock_irq(&send_cq->lock);
  770. spin_lock_nested(&recv_cq->lock,
  771. SINGLE_DEPTH_NESTING);
  772. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  773. spin_lock_irq(&send_cq->lock);
  774. __acquire(&recv_cq->lock);
  775. } else {
  776. spin_lock_irq(&recv_cq->lock);
  777. spin_lock_nested(&send_cq->lock,
  778. SINGLE_DEPTH_NESTING);
  779. }
  780. } else {
  781. spin_lock_irq(&send_cq->lock);
  782. }
  783. } else if (recv_cq) {
  784. spin_lock_irq(&recv_cq->lock);
  785. }
  786. }
  787. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  788. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  789. {
  790. if (send_cq) {
  791. if (recv_cq) {
  792. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  793. spin_unlock(&recv_cq->lock);
  794. spin_unlock_irq(&send_cq->lock);
  795. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  796. __release(&recv_cq->lock);
  797. spin_unlock_irq(&send_cq->lock);
  798. } else {
  799. spin_unlock(&send_cq->lock);
  800. spin_unlock_irq(&recv_cq->lock);
  801. }
  802. } else {
  803. spin_unlock_irq(&send_cq->lock);
  804. }
  805. } else if (recv_cq) {
  806. spin_unlock_irq(&recv_cq->lock);
  807. }
  808. }
  809. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  810. {
  811. return to_mpd(qp->ibqp.pd);
  812. }
  813. static void get_cqs(struct mlx5_ib_qp *qp,
  814. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  815. {
  816. switch (qp->ibqp.qp_type) {
  817. case IB_QPT_XRC_TGT:
  818. *send_cq = NULL;
  819. *recv_cq = NULL;
  820. break;
  821. case MLX5_IB_QPT_REG_UMR:
  822. case IB_QPT_XRC_INI:
  823. *send_cq = to_mcq(qp->ibqp.send_cq);
  824. *recv_cq = NULL;
  825. break;
  826. case IB_QPT_SMI:
  827. case IB_QPT_GSI:
  828. case IB_QPT_RC:
  829. case IB_QPT_UC:
  830. case IB_QPT_UD:
  831. case IB_QPT_RAW_IPV6:
  832. case IB_QPT_RAW_ETHERTYPE:
  833. *send_cq = to_mcq(qp->ibqp.send_cq);
  834. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  835. break;
  836. case IB_QPT_RAW_PACKET:
  837. case IB_QPT_MAX:
  838. default:
  839. *send_cq = NULL;
  840. *recv_cq = NULL;
  841. break;
  842. }
  843. }
  844. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  845. {
  846. struct mlx5_ib_cq *send_cq, *recv_cq;
  847. struct mlx5_modify_qp_mbox_in *in;
  848. int err;
  849. in = kzalloc(sizeof(*in), GFP_KERNEL);
  850. if (!in)
  851. return;
  852. if (qp->state != IB_QPS_RESET)
  853. if (mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(qp->state),
  854. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  855. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  856. qp->mqp.qpn);
  857. get_cqs(qp, &send_cq, &recv_cq);
  858. if (qp->create_type == MLX5_QP_KERNEL) {
  859. mlx5_ib_lock_cqs(send_cq, recv_cq);
  860. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  861. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  862. if (send_cq != recv_cq)
  863. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  864. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  865. }
  866. err = mlx5_core_destroy_qp(&dev->mdev, &qp->mqp);
  867. if (err)
  868. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  869. kfree(in);
  870. if (qp->create_type == MLX5_QP_KERNEL)
  871. destroy_qp_kernel(dev, qp);
  872. else if (qp->create_type == MLX5_QP_USER)
  873. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  874. }
  875. static const char *ib_qp_type_str(enum ib_qp_type type)
  876. {
  877. switch (type) {
  878. case IB_QPT_SMI:
  879. return "IB_QPT_SMI";
  880. case IB_QPT_GSI:
  881. return "IB_QPT_GSI";
  882. case IB_QPT_RC:
  883. return "IB_QPT_RC";
  884. case IB_QPT_UC:
  885. return "IB_QPT_UC";
  886. case IB_QPT_UD:
  887. return "IB_QPT_UD";
  888. case IB_QPT_RAW_IPV6:
  889. return "IB_QPT_RAW_IPV6";
  890. case IB_QPT_RAW_ETHERTYPE:
  891. return "IB_QPT_RAW_ETHERTYPE";
  892. case IB_QPT_XRC_INI:
  893. return "IB_QPT_XRC_INI";
  894. case IB_QPT_XRC_TGT:
  895. return "IB_QPT_XRC_TGT";
  896. case IB_QPT_RAW_PACKET:
  897. return "IB_QPT_RAW_PACKET";
  898. case MLX5_IB_QPT_REG_UMR:
  899. return "MLX5_IB_QPT_REG_UMR";
  900. case IB_QPT_MAX:
  901. default:
  902. return "Invalid QP type";
  903. }
  904. }
  905. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  906. struct ib_qp_init_attr *init_attr,
  907. struct ib_udata *udata)
  908. {
  909. struct mlx5_ib_dev *dev;
  910. struct mlx5_ib_qp *qp;
  911. u16 xrcdn = 0;
  912. int err;
  913. if (pd) {
  914. dev = to_mdev(pd->device);
  915. } else {
  916. /* being cautious here */
  917. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  918. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  919. pr_warn("%s: no PD for transport %s\n", __func__,
  920. ib_qp_type_str(init_attr->qp_type));
  921. return ERR_PTR(-EINVAL);
  922. }
  923. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  924. }
  925. switch (init_attr->qp_type) {
  926. case IB_QPT_XRC_TGT:
  927. case IB_QPT_XRC_INI:
  928. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC)) {
  929. mlx5_ib_dbg(dev, "XRC not supported\n");
  930. return ERR_PTR(-ENOSYS);
  931. }
  932. init_attr->recv_cq = NULL;
  933. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  934. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  935. init_attr->send_cq = NULL;
  936. }
  937. /* fall through */
  938. case IB_QPT_RC:
  939. case IB_QPT_UC:
  940. case IB_QPT_UD:
  941. case IB_QPT_SMI:
  942. case IB_QPT_GSI:
  943. case MLX5_IB_QPT_REG_UMR:
  944. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  945. if (!qp)
  946. return ERR_PTR(-ENOMEM);
  947. err = create_qp_common(dev, pd, init_attr, udata, qp);
  948. if (err) {
  949. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  950. kfree(qp);
  951. return ERR_PTR(err);
  952. }
  953. if (is_qp0(init_attr->qp_type))
  954. qp->ibqp.qp_num = 0;
  955. else if (is_qp1(init_attr->qp_type))
  956. qp->ibqp.qp_num = 1;
  957. else
  958. qp->ibqp.qp_num = qp->mqp.qpn;
  959. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  960. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  961. to_mcq(init_attr->send_cq)->mcq.cqn);
  962. qp->xrcdn = xrcdn;
  963. break;
  964. case IB_QPT_RAW_IPV6:
  965. case IB_QPT_RAW_ETHERTYPE:
  966. case IB_QPT_RAW_PACKET:
  967. case IB_QPT_MAX:
  968. default:
  969. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  970. init_attr->qp_type);
  971. /* Don't support raw QPs */
  972. return ERR_PTR(-EINVAL);
  973. }
  974. return &qp->ibqp;
  975. }
  976. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  977. {
  978. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  979. struct mlx5_ib_qp *mqp = to_mqp(qp);
  980. destroy_qp_common(dev, mqp);
  981. kfree(mqp);
  982. return 0;
  983. }
  984. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  985. int attr_mask)
  986. {
  987. u32 hw_access_flags = 0;
  988. u8 dest_rd_atomic;
  989. u32 access_flags;
  990. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  991. dest_rd_atomic = attr->max_dest_rd_atomic;
  992. else
  993. dest_rd_atomic = qp->resp_depth;
  994. if (attr_mask & IB_QP_ACCESS_FLAGS)
  995. access_flags = attr->qp_access_flags;
  996. else
  997. access_flags = qp->atomic_rd_en;
  998. if (!dest_rd_atomic)
  999. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1000. if (access_flags & IB_ACCESS_REMOTE_READ)
  1001. hw_access_flags |= MLX5_QP_BIT_RRE;
  1002. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1003. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1004. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1005. hw_access_flags |= MLX5_QP_BIT_RWE;
  1006. return cpu_to_be32(hw_access_flags);
  1007. }
  1008. enum {
  1009. MLX5_PATH_FLAG_FL = 1 << 0,
  1010. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1011. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1012. };
  1013. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1014. {
  1015. if (rate == IB_RATE_PORT_CURRENT) {
  1016. return 0;
  1017. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1018. return -EINVAL;
  1019. } else {
  1020. while (rate != IB_RATE_2_5_GBPS &&
  1021. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1022. dev->mdev.caps.stat_rate_support))
  1023. --rate;
  1024. }
  1025. return rate + MLX5_STAT_RATE_OFFSET;
  1026. }
  1027. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1028. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1029. u32 path_flags, const struct ib_qp_attr *attr)
  1030. {
  1031. int err;
  1032. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1033. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1034. if (attr_mask & IB_QP_PKEY_INDEX)
  1035. path->pkey_index = attr->pkey_index;
  1036. path->grh_mlid = ah->src_path_bits & 0x7f;
  1037. path->rlid = cpu_to_be16(ah->dlid);
  1038. if (ah->ah_flags & IB_AH_GRH) {
  1039. path->grh_mlid |= 1 << 7;
  1040. path->mgid_index = ah->grh.sgid_index;
  1041. path->hop_limit = ah->grh.hop_limit;
  1042. path->tclass_flowlabel =
  1043. cpu_to_be32((ah->grh.traffic_class << 20) |
  1044. (ah->grh.flow_label));
  1045. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1046. }
  1047. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1048. if (err < 0)
  1049. return err;
  1050. path->static_rate = err;
  1051. path->port = port;
  1052. if (ah->ah_flags & IB_AH_GRH) {
  1053. if (ah->grh.sgid_index >= dev->mdev.caps.port[port - 1].gid_table_len) {
  1054. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1055. ah->grh.sgid_index, dev->mdev.caps.port[port - 1].gid_table_len);
  1056. return -EINVAL;
  1057. }
  1058. path->grh_mlid |= 1 << 7;
  1059. path->mgid_index = ah->grh.sgid_index;
  1060. path->hop_limit = ah->grh.hop_limit;
  1061. path->tclass_flowlabel =
  1062. cpu_to_be32((ah->grh.traffic_class << 20) |
  1063. (ah->grh.flow_label));
  1064. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1065. }
  1066. if (attr_mask & IB_QP_TIMEOUT)
  1067. path->ackto_lt = attr->timeout << 3;
  1068. path->sl = ah->sl & 0xf;
  1069. return 0;
  1070. }
  1071. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1072. [MLX5_QP_STATE_INIT] = {
  1073. [MLX5_QP_STATE_INIT] = {
  1074. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1075. MLX5_QP_OPTPAR_RAE |
  1076. MLX5_QP_OPTPAR_RWE |
  1077. MLX5_QP_OPTPAR_PKEY_INDEX |
  1078. MLX5_QP_OPTPAR_PRI_PORT,
  1079. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1080. MLX5_QP_OPTPAR_PKEY_INDEX |
  1081. MLX5_QP_OPTPAR_PRI_PORT,
  1082. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1083. MLX5_QP_OPTPAR_Q_KEY |
  1084. MLX5_QP_OPTPAR_PRI_PORT,
  1085. },
  1086. [MLX5_QP_STATE_RTR] = {
  1087. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1088. MLX5_QP_OPTPAR_RRE |
  1089. MLX5_QP_OPTPAR_RAE |
  1090. MLX5_QP_OPTPAR_RWE |
  1091. MLX5_QP_OPTPAR_PKEY_INDEX,
  1092. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1093. MLX5_QP_OPTPAR_RWE |
  1094. MLX5_QP_OPTPAR_PKEY_INDEX,
  1095. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1096. MLX5_QP_OPTPAR_Q_KEY,
  1097. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1098. MLX5_QP_OPTPAR_Q_KEY,
  1099. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1100. MLX5_QP_OPTPAR_RRE |
  1101. MLX5_QP_OPTPAR_RAE |
  1102. MLX5_QP_OPTPAR_RWE |
  1103. MLX5_QP_OPTPAR_PKEY_INDEX,
  1104. },
  1105. },
  1106. [MLX5_QP_STATE_RTR] = {
  1107. [MLX5_QP_STATE_RTS] = {
  1108. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1109. MLX5_QP_OPTPAR_RRE |
  1110. MLX5_QP_OPTPAR_RAE |
  1111. MLX5_QP_OPTPAR_RWE |
  1112. MLX5_QP_OPTPAR_PM_STATE |
  1113. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1114. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1115. MLX5_QP_OPTPAR_RWE |
  1116. MLX5_QP_OPTPAR_PM_STATE,
  1117. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1118. },
  1119. },
  1120. [MLX5_QP_STATE_RTS] = {
  1121. [MLX5_QP_STATE_RTS] = {
  1122. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1123. MLX5_QP_OPTPAR_RAE |
  1124. MLX5_QP_OPTPAR_RWE |
  1125. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1126. MLX5_QP_OPTPAR_PM_STATE |
  1127. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1128. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1129. MLX5_QP_OPTPAR_PM_STATE |
  1130. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1131. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1132. MLX5_QP_OPTPAR_SRQN |
  1133. MLX5_QP_OPTPAR_CQN_RCV,
  1134. },
  1135. },
  1136. [MLX5_QP_STATE_SQER] = {
  1137. [MLX5_QP_STATE_RTS] = {
  1138. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1139. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1140. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1141. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1142. MLX5_QP_OPTPAR_RWE |
  1143. MLX5_QP_OPTPAR_RAE |
  1144. MLX5_QP_OPTPAR_RRE,
  1145. },
  1146. },
  1147. };
  1148. static int ib_nr_to_mlx5_nr(int ib_mask)
  1149. {
  1150. switch (ib_mask) {
  1151. case IB_QP_STATE:
  1152. return 0;
  1153. case IB_QP_CUR_STATE:
  1154. return 0;
  1155. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1156. return 0;
  1157. case IB_QP_ACCESS_FLAGS:
  1158. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1159. MLX5_QP_OPTPAR_RAE;
  1160. case IB_QP_PKEY_INDEX:
  1161. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1162. case IB_QP_PORT:
  1163. return MLX5_QP_OPTPAR_PRI_PORT;
  1164. case IB_QP_QKEY:
  1165. return MLX5_QP_OPTPAR_Q_KEY;
  1166. case IB_QP_AV:
  1167. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1168. MLX5_QP_OPTPAR_PRI_PORT;
  1169. case IB_QP_PATH_MTU:
  1170. return 0;
  1171. case IB_QP_TIMEOUT:
  1172. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1173. case IB_QP_RETRY_CNT:
  1174. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1175. case IB_QP_RNR_RETRY:
  1176. return MLX5_QP_OPTPAR_RNR_RETRY;
  1177. case IB_QP_RQ_PSN:
  1178. return 0;
  1179. case IB_QP_MAX_QP_RD_ATOMIC:
  1180. return MLX5_QP_OPTPAR_SRA_MAX;
  1181. case IB_QP_ALT_PATH:
  1182. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1183. case IB_QP_MIN_RNR_TIMER:
  1184. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1185. case IB_QP_SQ_PSN:
  1186. return 0;
  1187. case IB_QP_MAX_DEST_RD_ATOMIC:
  1188. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1189. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1190. case IB_QP_PATH_MIG_STATE:
  1191. return MLX5_QP_OPTPAR_PM_STATE;
  1192. case IB_QP_CAP:
  1193. return 0;
  1194. case IB_QP_DEST_QPN:
  1195. return 0;
  1196. }
  1197. return 0;
  1198. }
  1199. static int ib_mask_to_mlx5_opt(int ib_mask)
  1200. {
  1201. int result = 0;
  1202. int i;
  1203. for (i = 0; i < 8 * sizeof(int); i++) {
  1204. if ((1 << i) & ib_mask)
  1205. result |= ib_nr_to_mlx5_nr(1 << i);
  1206. }
  1207. return result;
  1208. }
  1209. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1210. const struct ib_qp_attr *attr, int attr_mask,
  1211. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1212. {
  1213. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1214. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1215. struct mlx5_ib_cq *send_cq, *recv_cq;
  1216. struct mlx5_qp_context *context;
  1217. struct mlx5_modify_qp_mbox_in *in;
  1218. struct mlx5_ib_pd *pd;
  1219. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1220. enum mlx5_qp_optpar optpar;
  1221. int sqd_event;
  1222. int mlx5_st;
  1223. int err;
  1224. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1225. if (!in)
  1226. return -ENOMEM;
  1227. context = &in->ctx;
  1228. err = to_mlx5_st(ibqp->qp_type);
  1229. if (err < 0)
  1230. goto out;
  1231. context->flags = cpu_to_be32(err << 16);
  1232. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1233. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1234. } else {
  1235. switch (attr->path_mig_state) {
  1236. case IB_MIG_MIGRATED:
  1237. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1238. break;
  1239. case IB_MIG_REARM:
  1240. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1241. break;
  1242. case IB_MIG_ARMED:
  1243. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1244. break;
  1245. }
  1246. }
  1247. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1248. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1249. } else if (ibqp->qp_type == IB_QPT_UD ||
  1250. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1251. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1252. } else if (attr_mask & IB_QP_PATH_MTU) {
  1253. if (attr->path_mtu < IB_MTU_256 ||
  1254. attr->path_mtu > IB_MTU_4096) {
  1255. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1256. err = -EINVAL;
  1257. goto out;
  1258. }
  1259. context->mtu_msgmax = (attr->path_mtu << 5) | dev->mdev.caps.log_max_msg;
  1260. }
  1261. if (attr_mask & IB_QP_DEST_QPN)
  1262. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1263. if (attr_mask & IB_QP_PKEY_INDEX)
  1264. context->pri_path.pkey_index = attr->pkey_index;
  1265. /* todo implement counter_index functionality */
  1266. if (is_sqp(ibqp->qp_type))
  1267. context->pri_path.port = qp->port;
  1268. if (attr_mask & IB_QP_PORT)
  1269. context->pri_path.port = attr->port_num;
  1270. if (attr_mask & IB_QP_AV) {
  1271. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1272. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1273. attr_mask, 0, attr);
  1274. if (err)
  1275. goto out;
  1276. }
  1277. if (attr_mask & IB_QP_TIMEOUT)
  1278. context->pri_path.ackto_lt |= attr->timeout << 3;
  1279. if (attr_mask & IB_QP_ALT_PATH) {
  1280. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1281. attr->alt_port_num, attr_mask, 0, attr);
  1282. if (err)
  1283. goto out;
  1284. }
  1285. pd = get_pd(qp);
  1286. get_cqs(qp, &send_cq, &recv_cq);
  1287. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1288. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1289. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1290. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1291. if (attr_mask & IB_QP_RNR_RETRY)
  1292. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1293. if (attr_mask & IB_QP_RETRY_CNT)
  1294. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1295. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1296. if (attr->max_rd_atomic)
  1297. context->params1 |=
  1298. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1299. }
  1300. if (attr_mask & IB_QP_SQ_PSN)
  1301. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1302. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1303. if (attr->max_dest_rd_atomic)
  1304. context->params2 |=
  1305. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1306. }
  1307. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1308. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1309. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1310. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1311. if (attr_mask & IB_QP_RQ_PSN)
  1312. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1313. if (attr_mask & IB_QP_QKEY)
  1314. context->qkey = cpu_to_be32(attr->qkey);
  1315. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1316. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1317. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1318. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1319. sqd_event = 1;
  1320. else
  1321. sqd_event = 0;
  1322. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1323. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1324. mlx5_cur = to_mlx5_state(cur_state);
  1325. mlx5_new = to_mlx5_state(new_state);
  1326. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1327. if (mlx5_st < 0)
  1328. goto out;
  1329. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1330. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1331. in->optparam = cpu_to_be32(optpar);
  1332. err = mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(cur_state),
  1333. to_mlx5_state(new_state), in, sqd_event,
  1334. &qp->mqp);
  1335. if (err)
  1336. goto out;
  1337. qp->state = new_state;
  1338. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1339. qp->atomic_rd_en = attr->qp_access_flags;
  1340. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1341. qp->resp_depth = attr->max_dest_rd_atomic;
  1342. if (attr_mask & IB_QP_PORT)
  1343. qp->port = attr->port_num;
  1344. if (attr_mask & IB_QP_ALT_PATH)
  1345. qp->alt_port = attr->alt_port_num;
  1346. /*
  1347. * If we moved a kernel QP to RESET, clean up all old CQ
  1348. * entries and reinitialize the QP.
  1349. */
  1350. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1351. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1352. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1353. if (send_cq != recv_cq)
  1354. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1355. qp->rq.head = 0;
  1356. qp->rq.tail = 0;
  1357. qp->sq.head = 0;
  1358. qp->sq.tail = 0;
  1359. qp->sq.cur_post = 0;
  1360. qp->sq.last_poll = 0;
  1361. qp->db.db[MLX5_RCV_DBR] = 0;
  1362. qp->db.db[MLX5_SND_DBR] = 0;
  1363. }
  1364. out:
  1365. kfree(in);
  1366. return err;
  1367. }
  1368. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1369. int attr_mask, struct ib_udata *udata)
  1370. {
  1371. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1372. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1373. enum ib_qp_state cur_state, new_state;
  1374. int err = -EINVAL;
  1375. int port;
  1376. mutex_lock(&qp->mutex);
  1377. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1378. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1379. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1380. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1381. IB_LINK_LAYER_UNSPECIFIED))
  1382. goto out;
  1383. if ((attr_mask & IB_QP_PORT) &&
  1384. (attr->port_num == 0 || attr->port_num > dev->mdev.caps.num_ports))
  1385. goto out;
  1386. if (attr_mask & IB_QP_PKEY_INDEX) {
  1387. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1388. if (attr->pkey_index >= dev->mdev.caps.port[port - 1].pkey_table_len)
  1389. goto out;
  1390. }
  1391. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1392. attr->max_rd_atomic > dev->mdev.caps.max_ra_res_qp)
  1393. goto out;
  1394. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1395. attr->max_dest_rd_atomic > dev->mdev.caps.max_ra_req_qp)
  1396. goto out;
  1397. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1398. err = 0;
  1399. goto out;
  1400. }
  1401. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1402. out:
  1403. mutex_unlock(&qp->mutex);
  1404. return err;
  1405. }
  1406. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1407. {
  1408. struct mlx5_ib_cq *cq;
  1409. unsigned cur;
  1410. cur = wq->head - wq->tail;
  1411. if (likely(cur + nreq < wq->max_post))
  1412. return 0;
  1413. cq = to_mcq(ib_cq);
  1414. spin_lock(&cq->lock);
  1415. cur = wq->head - wq->tail;
  1416. spin_unlock(&cq->lock);
  1417. return cur + nreq >= wq->max_post;
  1418. }
  1419. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1420. u64 remote_addr, u32 rkey)
  1421. {
  1422. rseg->raddr = cpu_to_be64(remote_addr);
  1423. rseg->rkey = cpu_to_be32(rkey);
  1424. rseg->reserved = 0;
  1425. }
  1426. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1427. struct ib_send_wr *wr)
  1428. {
  1429. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1430. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1431. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1432. }
  1433. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1434. {
  1435. dseg->byte_count = cpu_to_be32(sg->length);
  1436. dseg->lkey = cpu_to_be32(sg->lkey);
  1437. dseg->addr = cpu_to_be64(sg->addr);
  1438. }
  1439. static __be16 get_klm_octo(int npages)
  1440. {
  1441. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1442. }
  1443. static __be64 frwr_mkey_mask(void)
  1444. {
  1445. u64 result;
  1446. result = MLX5_MKEY_MASK_LEN |
  1447. MLX5_MKEY_MASK_PAGE_SIZE |
  1448. MLX5_MKEY_MASK_START_ADDR |
  1449. MLX5_MKEY_MASK_EN_RINVAL |
  1450. MLX5_MKEY_MASK_KEY |
  1451. MLX5_MKEY_MASK_LR |
  1452. MLX5_MKEY_MASK_LW |
  1453. MLX5_MKEY_MASK_RR |
  1454. MLX5_MKEY_MASK_RW |
  1455. MLX5_MKEY_MASK_A |
  1456. MLX5_MKEY_MASK_SMALL_FENCE |
  1457. MLX5_MKEY_MASK_FREE;
  1458. return cpu_to_be64(result);
  1459. }
  1460. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1461. struct ib_send_wr *wr, int li)
  1462. {
  1463. memset(umr, 0, sizeof(*umr));
  1464. if (li) {
  1465. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1466. umr->flags = 1 << 7;
  1467. return;
  1468. }
  1469. umr->flags = (1 << 5); /* fail if not free */
  1470. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1471. umr->mkey_mask = frwr_mkey_mask();
  1472. }
  1473. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1474. struct ib_send_wr *wr)
  1475. {
  1476. struct umr_wr *umrwr = (struct umr_wr *)&wr->wr.fast_reg;
  1477. u64 mask;
  1478. memset(umr, 0, sizeof(*umr));
  1479. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1480. umr->flags = 1 << 5; /* fail if not free */
  1481. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1482. mask = MLX5_MKEY_MASK_LEN |
  1483. MLX5_MKEY_MASK_PAGE_SIZE |
  1484. MLX5_MKEY_MASK_START_ADDR |
  1485. MLX5_MKEY_MASK_PD |
  1486. MLX5_MKEY_MASK_LR |
  1487. MLX5_MKEY_MASK_LW |
  1488. MLX5_MKEY_MASK_KEY |
  1489. MLX5_MKEY_MASK_RR |
  1490. MLX5_MKEY_MASK_RW |
  1491. MLX5_MKEY_MASK_A |
  1492. MLX5_MKEY_MASK_FREE;
  1493. umr->mkey_mask = cpu_to_be64(mask);
  1494. } else {
  1495. umr->flags = 2 << 5; /* fail if free */
  1496. mask = MLX5_MKEY_MASK_FREE;
  1497. umr->mkey_mask = cpu_to_be64(mask);
  1498. }
  1499. if (!wr->num_sge)
  1500. umr->flags |= (1 << 7); /* inline */
  1501. }
  1502. static u8 get_umr_flags(int acc)
  1503. {
  1504. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1505. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1506. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1507. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1508. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN | MLX5_ACCESS_MODE_MTT;
  1509. }
  1510. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1511. int li, int *writ)
  1512. {
  1513. memset(seg, 0, sizeof(*seg));
  1514. if (li) {
  1515. seg->status = 1 << 6;
  1516. return;
  1517. }
  1518. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags);
  1519. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1520. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1521. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1522. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1523. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1524. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1525. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1526. }
  1527. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1528. {
  1529. memset(seg, 0, sizeof(*seg));
  1530. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1531. seg->status = 1 << 6;
  1532. return;
  1533. }
  1534. seg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1535. seg->flags_pd = cpu_to_be32(to_mpd((struct ib_pd *)wr->wr.fast_reg.page_list)->pdn);
  1536. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1537. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1538. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1539. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1540. mlx5_mkey_variant(wr->wr.fast_reg.rkey));
  1541. }
  1542. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1543. struct ib_send_wr *wr,
  1544. struct mlx5_core_dev *mdev,
  1545. struct mlx5_ib_pd *pd,
  1546. int writ)
  1547. {
  1548. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1549. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1550. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1551. int i;
  1552. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1553. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1554. dseg->addr = cpu_to_be64(mfrpl->map);
  1555. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1556. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1557. }
  1558. static __be32 send_ieth(struct ib_send_wr *wr)
  1559. {
  1560. switch (wr->opcode) {
  1561. case IB_WR_SEND_WITH_IMM:
  1562. case IB_WR_RDMA_WRITE_WITH_IMM:
  1563. return wr->ex.imm_data;
  1564. case IB_WR_SEND_WITH_INV:
  1565. return cpu_to_be32(wr->ex.invalidate_rkey);
  1566. default:
  1567. return 0;
  1568. }
  1569. }
  1570. static u8 calc_sig(void *wqe, int size)
  1571. {
  1572. u8 *p = wqe;
  1573. u8 res = 0;
  1574. int i;
  1575. for (i = 0; i < size; i++)
  1576. res ^= p[i];
  1577. return ~res;
  1578. }
  1579. static u8 wq_sig(void *wqe)
  1580. {
  1581. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1582. }
  1583. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1584. void *wqe, int *sz)
  1585. {
  1586. struct mlx5_wqe_inline_seg *seg;
  1587. void *qend = qp->sq.qend;
  1588. void *addr;
  1589. int inl = 0;
  1590. int copy;
  1591. int len;
  1592. int i;
  1593. seg = wqe;
  1594. wqe += sizeof(*seg);
  1595. for (i = 0; i < wr->num_sge; i++) {
  1596. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1597. len = wr->sg_list[i].length;
  1598. inl += len;
  1599. if (unlikely(inl > qp->max_inline_data))
  1600. return -ENOMEM;
  1601. if (unlikely(wqe + len > qend)) {
  1602. copy = qend - wqe;
  1603. memcpy(wqe, addr, copy);
  1604. addr += copy;
  1605. len -= copy;
  1606. wqe = mlx5_get_send_wqe(qp, 0);
  1607. }
  1608. memcpy(wqe, addr, len);
  1609. wqe += len;
  1610. }
  1611. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1612. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1613. return 0;
  1614. }
  1615. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  1616. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  1617. {
  1618. int writ = 0;
  1619. int li;
  1620. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  1621. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  1622. return -EINVAL;
  1623. set_frwr_umr_segment(*seg, wr, li);
  1624. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1625. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1626. if (unlikely((*seg == qp->sq.qend)))
  1627. *seg = mlx5_get_send_wqe(qp, 0);
  1628. set_mkey_segment(*seg, wr, li, &writ);
  1629. *seg += sizeof(struct mlx5_mkey_seg);
  1630. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1631. if (unlikely((*seg == qp->sq.qend)))
  1632. *seg = mlx5_get_send_wqe(qp, 0);
  1633. if (!li) {
  1634. if (unlikely(wr->wr.fast_reg.page_list_len >
  1635. wr->wr.fast_reg.page_list->max_page_list_len))
  1636. return -ENOMEM;
  1637. set_frwr_pages(*seg, wr, mdev, pd, writ);
  1638. *seg += sizeof(struct mlx5_wqe_data_seg);
  1639. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  1640. }
  1641. return 0;
  1642. }
  1643. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  1644. {
  1645. __be32 *p = NULL;
  1646. int tidx = idx;
  1647. int i, j;
  1648. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  1649. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  1650. if ((i & 0xf) == 0) {
  1651. void *buf = mlx5_get_send_wqe(qp, tidx);
  1652. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  1653. p = buf;
  1654. j = 0;
  1655. }
  1656. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  1657. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  1658. be32_to_cpu(p[j + 3]));
  1659. }
  1660. }
  1661. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  1662. unsigned bytecnt, struct mlx5_ib_qp *qp)
  1663. {
  1664. while (bytecnt > 0) {
  1665. __iowrite64_copy(dst++, src++, 8);
  1666. __iowrite64_copy(dst++, src++, 8);
  1667. __iowrite64_copy(dst++, src++, 8);
  1668. __iowrite64_copy(dst++, src++, 8);
  1669. __iowrite64_copy(dst++, src++, 8);
  1670. __iowrite64_copy(dst++, src++, 8);
  1671. __iowrite64_copy(dst++, src++, 8);
  1672. __iowrite64_copy(dst++, src++, 8);
  1673. bytecnt -= 64;
  1674. if (unlikely(src == qp->sq.qend))
  1675. src = mlx5_get_send_wqe(qp, 0);
  1676. }
  1677. }
  1678. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  1679. {
  1680. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  1681. wr->send_flags & IB_SEND_FENCE))
  1682. return MLX5_FENCE_MODE_STRONG_ORDERING;
  1683. if (unlikely(fence)) {
  1684. if (wr->send_flags & IB_SEND_FENCE)
  1685. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  1686. else
  1687. return fence;
  1688. } else {
  1689. return 0;
  1690. }
  1691. }
  1692. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1693. struct ib_send_wr **bad_wr)
  1694. {
  1695. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  1696. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1697. struct mlx5_core_dev *mdev = &dev->mdev;
  1698. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1699. struct mlx5_wqe_data_seg *dpseg;
  1700. struct mlx5_wqe_xrc_seg *xrc;
  1701. struct mlx5_bf *bf = qp->bf;
  1702. int uninitialized_var(size);
  1703. void *qend = qp->sq.qend;
  1704. unsigned long flags;
  1705. u32 mlx5_opcode;
  1706. unsigned idx;
  1707. int err = 0;
  1708. int inl = 0;
  1709. int num_sge;
  1710. void *seg;
  1711. int nreq;
  1712. int i;
  1713. u8 next_fence = 0;
  1714. u8 opmod = 0;
  1715. u8 fence;
  1716. spin_lock_irqsave(&qp->sq.lock, flags);
  1717. for (nreq = 0; wr; nreq++, wr = wr->next) {
  1718. if (unlikely(wr->opcode >= sizeof(mlx5_ib_opcode) / sizeof(mlx5_ib_opcode[0]))) {
  1719. mlx5_ib_warn(dev, "\n");
  1720. err = -EINVAL;
  1721. *bad_wr = wr;
  1722. goto out;
  1723. }
  1724. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  1725. mlx5_ib_warn(dev, "\n");
  1726. err = -ENOMEM;
  1727. *bad_wr = wr;
  1728. goto out;
  1729. }
  1730. fence = qp->fm_cache;
  1731. num_sge = wr->num_sge;
  1732. if (unlikely(num_sge > qp->sq.max_gs)) {
  1733. mlx5_ib_warn(dev, "\n");
  1734. err = -ENOMEM;
  1735. *bad_wr = wr;
  1736. goto out;
  1737. }
  1738. idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  1739. seg = mlx5_get_send_wqe(qp, idx);
  1740. ctrl = seg;
  1741. *(uint32_t *)(seg + 8) = 0;
  1742. ctrl->imm = send_ieth(wr);
  1743. ctrl->fm_ce_se = qp->sq_signal_bits |
  1744. (wr->send_flags & IB_SEND_SIGNALED ?
  1745. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  1746. (wr->send_flags & IB_SEND_SOLICITED ?
  1747. MLX5_WQE_CTRL_SOLICITED : 0);
  1748. seg += sizeof(*ctrl);
  1749. size = sizeof(*ctrl) / 16;
  1750. switch (ibqp->qp_type) {
  1751. case IB_QPT_XRC_INI:
  1752. xrc = seg;
  1753. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  1754. seg += sizeof(*xrc);
  1755. size += sizeof(*xrc) / 16;
  1756. /* fall through */
  1757. case IB_QPT_RC:
  1758. switch (wr->opcode) {
  1759. case IB_WR_RDMA_READ:
  1760. case IB_WR_RDMA_WRITE:
  1761. case IB_WR_RDMA_WRITE_WITH_IMM:
  1762. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1763. wr->wr.rdma.rkey);
  1764. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1765. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1766. break;
  1767. case IB_WR_ATOMIC_CMP_AND_SWP:
  1768. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1769. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1770. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  1771. err = -ENOSYS;
  1772. *bad_wr = wr;
  1773. goto out;
  1774. case IB_WR_LOCAL_INV:
  1775. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1776. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  1777. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  1778. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1779. if (err) {
  1780. mlx5_ib_warn(dev, "\n");
  1781. *bad_wr = wr;
  1782. goto out;
  1783. }
  1784. num_sge = 0;
  1785. break;
  1786. case IB_WR_FAST_REG_MR:
  1787. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1788. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  1789. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1790. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1791. if (err) {
  1792. mlx5_ib_warn(dev, "\n");
  1793. *bad_wr = wr;
  1794. goto out;
  1795. }
  1796. num_sge = 0;
  1797. break;
  1798. default:
  1799. break;
  1800. }
  1801. break;
  1802. case IB_QPT_UC:
  1803. switch (wr->opcode) {
  1804. case IB_WR_RDMA_WRITE:
  1805. case IB_WR_RDMA_WRITE_WITH_IMM:
  1806. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1807. wr->wr.rdma.rkey);
  1808. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1809. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1810. break;
  1811. default:
  1812. break;
  1813. }
  1814. break;
  1815. case IB_QPT_UD:
  1816. case IB_QPT_SMI:
  1817. case IB_QPT_GSI:
  1818. set_datagram_seg(seg, wr);
  1819. seg += sizeof(struct mlx5_wqe_datagram_seg);
  1820. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  1821. if (unlikely((seg == qend)))
  1822. seg = mlx5_get_send_wqe(qp, 0);
  1823. break;
  1824. case MLX5_IB_QPT_REG_UMR:
  1825. if (wr->opcode != MLX5_IB_WR_UMR) {
  1826. err = -EINVAL;
  1827. mlx5_ib_warn(dev, "bad opcode\n");
  1828. goto out;
  1829. }
  1830. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  1831. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1832. set_reg_umr_segment(seg, wr);
  1833. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1834. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1835. if (unlikely((seg == qend)))
  1836. seg = mlx5_get_send_wqe(qp, 0);
  1837. set_reg_mkey_segment(seg, wr);
  1838. seg += sizeof(struct mlx5_mkey_seg);
  1839. size += sizeof(struct mlx5_mkey_seg) / 16;
  1840. if (unlikely((seg == qend)))
  1841. seg = mlx5_get_send_wqe(qp, 0);
  1842. break;
  1843. default:
  1844. break;
  1845. }
  1846. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  1847. int uninitialized_var(sz);
  1848. err = set_data_inl_seg(qp, wr, seg, &sz);
  1849. if (unlikely(err)) {
  1850. mlx5_ib_warn(dev, "\n");
  1851. *bad_wr = wr;
  1852. goto out;
  1853. }
  1854. inl = 1;
  1855. size += sz;
  1856. } else {
  1857. dpseg = seg;
  1858. for (i = 0; i < num_sge; i++) {
  1859. if (unlikely(dpseg == qend)) {
  1860. seg = mlx5_get_send_wqe(qp, 0);
  1861. dpseg = seg;
  1862. }
  1863. if (likely(wr->sg_list[i].length)) {
  1864. set_data_ptr_seg(dpseg, wr->sg_list + i);
  1865. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  1866. dpseg++;
  1867. }
  1868. }
  1869. }
  1870. mlx5_opcode = mlx5_ib_opcode[wr->opcode];
  1871. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  1872. mlx5_opcode |
  1873. ((u32)opmod << 24));
  1874. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  1875. ctrl->fm_ce_se |= get_fence(fence, wr);
  1876. qp->fm_cache = next_fence;
  1877. if (unlikely(qp->wq_sig))
  1878. ctrl->signature = wq_sig(ctrl);
  1879. qp->sq.wrid[idx] = wr->wr_id;
  1880. qp->sq.w_list[idx].opcode = mlx5_opcode;
  1881. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  1882. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  1883. qp->sq.w_list[idx].next = qp->sq.cur_post;
  1884. if (0)
  1885. dump_wqe(qp, idx, size);
  1886. }
  1887. out:
  1888. if (likely(nreq)) {
  1889. qp->sq.head += nreq;
  1890. /* Make sure that descriptors are written before
  1891. * updating doorbell record and ringing the doorbell
  1892. */
  1893. wmb();
  1894. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  1895. if (bf->need_lock)
  1896. spin_lock(&bf->lock);
  1897. /* TBD enable WC */
  1898. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  1899. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  1900. /* wc_wmb(); */
  1901. } else {
  1902. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  1903. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  1904. /* Make sure doorbells don't leak out of SQ spinlock
  1905. * and reach the HCA out of order.
  1906. */
  1907. mmiowb();
  1908. }
  1909. bf->offset ^= bf->buf_size;
  1910. if (bf->need_lock)
  1911. spin_unlock(&bf->lock);
  1912. }
  1913. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1914. return err;
  1915. }
  1916. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  1917. {
  1918. sig->signature = calc_sig(sig, size);
  1919. }
  1920. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1921. struct ib_recv_wr **bad_wr)
  1922. {
  1923. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1924. struct mlx5_wqe_data_seg *scat;
  1925. struct mlx5_rwqe_sig *sig;
  1926. unsigned long flags;
  1927. int err = 0;
  1928. int nreq;
  1929. int ind;
  1930. int i;
  1931. spin_lock_irqsave(&qp->rq.lock, flags);
  1932. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1933. for (nreq = 0; wr; nreq++, wr = wr->next) {
  1934. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1935. err = -ENOMEM;
  1936. *bad_wr = wr;
  1937. goto out;
  1938. }
  1939. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1940. err = -EINVAL;
  1941. *bad_wr = wr;
  1942. goto out;
  1943. }
  1944. scat = get_recv_wqe(qp, ind);
  1945. if (qp->wq_sig)
  1946. scat++;
  1947. for (i = 0; i < wr->num_sge; i++)
  1948. set_data_ptr_seg(scat + i, wr->sg_list + i);
  1949. if (i < qp->rq.max_gs) {
  1950. scat[i].byte_count = 0;
  1951. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  1952. scat[i].addr = 0;
  1953. }
  1954. if (qp->wq_sig) {
  1955. sig = (struct mlx5_rwqe_sig *)scat;
  1956. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  1957. }
  1958. qp->rq.wrid[ind] = wr->wr_id;
  1959. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1960. }
  1961. out:
  1962. if (likely(nreq)) {
  1963. qp->rq.head += nreq;
  1964. /* Make sure that descriptors are written before
  1965. * doorbell record.
  1966. */
  1967. wmb();
  1968. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1969. }
  1970. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1971. return err;
  1972. }
  1973. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  1974. {
  1975. switch (mlx5_state) {
  1976. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  1977. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  1978. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  1979. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  1980. case MLX5_QP_STATE_SQ_DRAINING:
  1981. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  1982. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  1983. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  1984. default: return -1;
  1985. }
  1986. }
  1987. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  1988. {
  1989. switch (mlx5_mig_state) {
  1990. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  1991. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  1992. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1993. default: return -1;
  1994. }
  1995. }
  1996. static int to_ib_qp_access_flags(int mlx5_flags)
  1997. {
  1998. int ib_flags = 0;
  1999. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2000. ib_flags |= IB_ACCESS_REMOTE_READ;
  2001. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2002. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2003. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2004. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2005. return ib_flags;
  2006. }
  2007. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2008. struct mlx5_qp_path *path)
  2009. {
  2010. struct mlx5_core_dev *dev = &ibdev->mdev;
  2011. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2012. ib_ah_attr->port_num = path->port;
  2013. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  2014. return;
  2015. ib_ah_attr->sl = path->sl & 0xf;
  2016. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2017. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2018. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2019. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2020. if (ib_ah_attr->ah_flags) {
  2021. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2022. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2023. ib_ah_attr->grh.traffic_class =
  2024. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2025. ib_ah_attr->grh.flow_label =
  2026. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2027. memcpy(ib_ah_attr->grh.dgid.raw,
  2028. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2029. }
  2030. }
  2031. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2032. struct ib_qp_init_attr *qp_init_attr)
  2033. {
  2034. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2035. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2036. struct mlx5_query_qp_mbox_out *outb;
  2037. struct mlx5_qp_context *context;
  2038. int mlx5_state;
  2039. int err = 0;
  2040. mutex_lock(&qp->mutex);
  2041. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2042. if (!outb) {
  2043. err = -ENOMEM;
  2044. goto out;
  2045. }
  2046. context = &outb->ctx;
  2047. err = mlx5_core_qp_query(&dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2048. if (err)
  2049. goto out_free;
  2050. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2051. qp->state = to_ib_qp_state(mlx5_state);
  2052. qp_attr->qp_state = qp->state;
  2053. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2054. qp_attr->path_mig_state =
  2055. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2056. qp_attr->qkey = be32_to_cpu(context->qkey);
  2057. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2058. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2059. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2060. qp_attr->qp_access_flags =
  2061. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2062. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2063. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2064. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2065. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2066. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2067. }
  2068. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2069. qp_attr->port_num = context->pri_path.port;
  2070. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2071. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2072. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2073. qp_attr->max_dest_rd_atomic =
  2074. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2075. qp_attr->min_rnr_timer =
  2076. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2077. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2078. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2079. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2080. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2081. qp_attr->cur_qp_state = qp_attr->qp_state;
  2082. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2083. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2084. if (!ibqp->uobject) {
  2085. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2086. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2087. } else {
  2088. qp_attr->cap.max_send_wr = 0;
  2089. qp_attr->cap.max_send_sge = 0;
  2090. }
  2091. /* We don't support inline sends for kernel QPs (yet), and we
  2092. * don't know what userspace's value should be.
  2093. */
  2094. qp_attr->cap.max_inline_data = 0;
  2095. qp_init_attr->cap = qp_attr->cap;
  2096. qp_init_attr->create_flags = 0;
  2097. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2098. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2099. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2100. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2101. out_free:
  2102. kfree(outb);
  2103. out:
  2104. mutex_unlock(&qp->mutex);
  2105. return err;
  2106. }
  2107. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2108. struct ib_ucontext *context,
  2109. struct ib_udata *udata)
  2110. {
  2111. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2112. struct mlx5_ib_xrcd *xrcd;
  2113. int err;
  2114. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC))
  2115. return ERR_PTR(-ENOSYS);
  2116. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2117. if (!xrcd)
  2118. return ERR_PTR(-ENOMEM);
  2119. err = mlx5_core_xrcd_alloc(&dev->mdev, &xrcd->xrcdn);
  2120. if (err) {
  2121. kfree(xrcd);
  2122. return ERR_PTR(-ENOMEM);
  2123. }
  2124. return &xrcd->ibxrcd;
  2125. }
  2126. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2127. {
  2128. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2129. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2130. int err;
  2131. err = mlx5_core_xrcd_dealloc(&dev->mdev, xrcdn);
  2132. if (err) {
  2133. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2134. return err;
  2135. }
  2136. kfree(xrcd);
  2137. return 0;
  2138. }