si.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "atom.h"
  33. #include "amdgpu_powerplay.h"
  34. #include "sid.h"
  35. #include "si_ih.h"
  36. #include "gfx_v6_0.h"
  37. #include "gmc_v6_0.h"
  38. #include "si_dma.h"
  39. #include "dce_v6_0.h"
  40. #include "si.h"
  41. #include "dce_virtual.h"
  42. #include "gca/gfx_6_0_d.h"
  43. #include "oss/oss_1_0_d.h"
  44. #include "gmc/gmc_6_0_d.h"
  45. #include "dce/dce_6_0_d.h"
  46. #include "uvd/uvd_4_0_d.h"
  47. static const u32 tahiti_golden_registers[] =
  48. {
  49. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  50. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  51. mmDB_DEBUG, 0xffffffff, 0x00000000,
  52. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  53. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  54. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  55. 0x340c, 0x000000c0, 0x00800040,
  56. 0x360c, 0x000000c0, 0x00800040,
  57. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  58. mmFBC_MISC, 0x00200000, 0x50100000,
  59. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  60. mmMC_ARB_WTM_CNTL_RD, 0x00000003, 0x000007ff,
  61. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  62. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  63. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  64. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  65. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  66. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x2a00126a,
  67. 0x000c, 0xffffffff, 0x0040,
  68. 0x000d, 0x00000040, 0x00004040,
  69. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  70. mmSQ_DED_CNT, 0x01ff1f3f, 0x00000000,
  71. mmSQ_SEC_CNT, 0x01ff1f3f, 0x00000000,
  72. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  73. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  74. mmTCP_ADDR_CONFIG, 0x00000200, 0x000002fb,
  75. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  76. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  77. mmVGT_FIFO_DEPTHS, 0xffffffff, 0x000fff40,
  78. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  79. mmVM_CONTEXT0_CNTL, 0x20000000, 0x20fffed8,
  80. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  81. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  82. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  85. };
  86. static const u32 tahiti_golden_registers2[] =
  87. {
  88. mmMCIF_MEM_CONTROL, 0x00000001, 0x00000001,
  89. };
  90. static const u32 tahiti_golden_rlc_registers[] =
  91. {
  92. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  93. mmRLC_LB_PARAMS, 0xffffffff, 0x00601005,
  94. 0x311f, 0xffffffff, 0x10104040,
  95. 0x3122, 0xffffffff, 0x0100000a,
  96. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  97. mmRLC_LB_CNTL, 0xffffffff, 0x800000f4,
  98. mmUVD_CGC_GATE, 0x00000008, 0x00000000,
  99. };
  100. static const u32 pitcairn_golden_registers[] =
  101. {
  102. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  103. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  104. mmDB_DEBUG, 0xffffffff, 0x00000000,
  105. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  106. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  107. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  108. 0x340c, 0x000300c0, 0x00800040,
  109. 0x360c, 0x000300c0, 0x00800040,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x00200000, 0x50100000,
  112. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  113. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  114. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  115. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  116. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  117. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  118. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  119. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x2a00126a,
  120. 0x000c, 0xffffffff, 0x0040,
  121. 0x000d, 0x00000040, 0x00004040,
  122. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  123. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  124. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  125. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  126. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  127. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x32761054,
  128. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  129. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  130. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  131. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  132. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  133. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  134. };
  135. static const u32 pitcairn_golden_rlc_registers[] =
  136. {
  137. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  138. mmRLC_LB_PARAMS, 0xffffffff, 0x00601004,
  139. 0x311f, 0xffffffff, 0x10102020,
  140. 0x3122, 0xffffffff, 0x01000020,
  141. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  142. mmRLC_LB_CNTL, 0xffffffff, 0x800000a4,
  143. };
  144. static const u32 verde_pg_init[] =
  145. {
  146. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x40000,
  147. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x200010ff,
  148. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  149. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  150. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  151. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  152. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  153. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x7007,
  154. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x300010ff,
  155. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  156. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  157. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  158. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  159. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  160. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x400000,
  161. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x100010ff,
  162. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  163. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  164. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  165. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  166. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  167. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x120200,
  168. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x500010ff,
  169. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  170. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  171. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  172. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  173. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  174. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x1e1e16,
  175. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x600010ff,
  176. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  177. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  178. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  179. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  180. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  181. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x171f1e,
  182. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x700010ff,
  183. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  184. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  185. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  186. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  187. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  188. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  189. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x9ff,
  190. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x0,
  191. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10000800,
  192. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf,
  193. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf,
  194. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x4,
  195. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1000051e,
  196. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xffff,
  197. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xffff,
  198. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x8,
  199. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x80500,
  200. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x12,
  201. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x9050c,
  202. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1d,
  203. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xb052c,
  204. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x2a,
  205. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1053e,
  206. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x2d,
  207. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10546,
  208. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x30,
  209. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xa054e,
  210. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x3c,
  211. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1055f,
  212. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x3f,
  213. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10567,
  214. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x42,
  215. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1056f,
  216. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x45,
  217. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10572,
  218. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x48,
  219. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20575,
  220. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x4c,
  221. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x190801,
  222. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x67,
  223. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1082a,
  224. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x6a,
  225. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1b082d,
  226. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x87,
  227. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x310851,
  228. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xba,
  229. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x891,
  230. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xbc,
  231. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x893,
  232. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xbe,
  233. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20895,
  234. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xc2,
  235. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20899,
  236. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xc6,
  237. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x2089d,
  238. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xca,
  239. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x8a1,
  240. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xcc,
  241. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x8a3,
  242. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xce,
  243. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x308a5,
  244. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xd3,
  245. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x6d08cd,
  246. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x142,
  247. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x2000095a,
  248. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1,
  249. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x144,
  250. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x301f095b,
  251. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x165,
  252. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xc094d,
  253. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x173,
  254. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf096d,
  255. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x184,
  256. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x15097f,
  257. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x19b,
  258. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xc0998,
  259. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1a9,
  260. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x409a7,
  261. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1af,
  262. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xcdc,
  263. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1b1,
  264. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x800,
  265. mmGMCON_RENG_EXECUTE, 0xffffffff, 0x6c9b2000,
  266. mmGMCON_MISC2, 0xfc00, 0x2000,
  267. mmGMCON_MISC3, 0xffffffff, 0xfc0,
  268. mmMC_PMG_AUTO_CFG, 0x00000100, 0x100,
  269. };
  270. static const u32 verde_golden_rlc_registers[] =
  271. {
  272. mmGB_ADDR_CONFIG, 0xffffffff, 0x02010002,
  273. mmRLC_LB_PARAMS, 0xffffffff, 0x033f1005,
  274. 0x311f, 0xffffffff, 0x10808020,
  275. 0x3122, 0xffffffff, 0x00800008,
  276. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00001000,
  277. mmRLC_LB_CNTL, 0xffffffff, 0x80010014,
  278. };
  279. static const u32 verde_golden_registers[] =
  280. {
  281. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  282. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  283. mmDB_DEBUG, 0xffffffff, 0x00000000,
  284. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  285. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  286. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  287. 0x340c, 0x000300c0, 0x00800040,
  288. 0x360c, 0x000300c0, 0x00800040,
  289. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  290. mmFBC_MISC, 0x00200000, 0x50100000,
  291. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  292. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  293. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  294. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  295. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  296. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  297. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  298. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x0000124a,
  299. 0x000c, 0xffffffff, 0x0040,
  300. 0x000d, 0x00000040, 0x00004040,
  301. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  302. mmSQ_DED_CNT, 0x01ff1f3f, 0x00000000,
  303. mmSQ_SEC_CNT, 0x01ff1f3f, 0x00000000,
  304. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  305. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  306. mmTCP_ADDR_CONFIG, 0x000003ff, 0x00000003,
  307. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  308. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001032,
  309. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  310. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  311. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  312. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  313. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  314. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  315. };
  316. static const u32 oland_golden_registers[] =
  317. {
  318. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  319. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  320. mmDB_DEBUG, 0xffffffff, 0x00000000,
  321. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  322. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  323. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  324. 0x340c, 0x000300c0, 0x00800040,
  325. 0x360c, 0x000300c0, 0x00800040,
  326. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  327. mmFBC_MISC, 0x00200000, 0x50100000,
  328. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  329. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  330. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  331. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  332. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  333. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  334. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  335. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x00000082,
  336. 0x000c, 0xffffffff, 0x0040,
  337. 0x000d, 0x00000040, 0x00004040,
  338. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  339. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  340. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  341. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  342. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  343. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  344. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  345. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  346. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  347. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  348. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  349. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  350. };
  351. static const u32 oland_golden_rlc_registers[] =
  352. {
  353. mmGB_ADDR_CONFIG, 0xffffffff, 0x02010002,
  354. mmRLC_LB_PARAMS, 0xffffffff, 0x00601005,
  355. 0x311f, 0xffffffff, 0x10104040,
  356. 0x3122, 0xffffffff, 0x0100000a,
  357. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  358. mmRLC_LB_CNTL, 0xffffffff, 0x800000f4,
  359. };
  360. static const u32 hainan_golden_registers[] =
  361. {
  362. 0x17bc, 0x00000030, 0x00000011,
  363. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  364. mmDB_DEBUG, 0xffffffff, 0x00000000,
  365. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  366. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  367. 0x031e, 0x00000080, 0x00000000,
  368. 0x3430, 0xff000fff, 0x00000100,
  369. 0x340c, 0x000300c0, 0x00800040,
  370. 0x3630, 0xff000fff, 0x00000100,
  371. 0x360c, 0x000300c0, 0x00800040,
  372. 0x16ec, 0x000000f0, 0x00000070,
  373. 0x16f0, 0x00200000, 0x50100000,
  374. 0x1c0c, 0x31000311, 0x00000011,
  375. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  376. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  377. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  378. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  379. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  380. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  381. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x00000000,
  382. 0x000c, 0xffffffff, 0x0040,
  383. 0x000d, 0x00000040, 0x00004040,
  384. mmSPI_CONFIG_CNTL, 0x03e00000, 0x03600000,
  385. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  386. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  387. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  388. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  389. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  390. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  391. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  392. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  393. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  394. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  395. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  396. };
  397. static const u32 hainan_golden_registers2[] =
  398. {
  399. mmGB_ADDR_CONFIG, 0xffffffff, 0x2011003,
  400. };
  401. static const u32 tahiti_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  421. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  424. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  425. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  426. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  427. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  428. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  429. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  430. 0x2458, 0xffffffff, 0x00010000,
  431. 0x2459, 0xffffffff, 0x00030002,
  432. 0x245a, 0xffffffff, 0x00040007,
  433. 0x245b, 0xffffffff, 0x00060005,
  434. 0x245c, 0xffffffff, 0x00090008,
  435. 0x245d, 0xffffffff, 0x00020001,
  436. 0x245e, 0xffffffff, 0x00040003,
  437. 0x245f, 0xffffffff, 0x00000007,
  438. 0x2460, 0xffffffff, 0x00060005,
  439. 0x2461, 0xffffffff, 0x00090008,
  440. 0x2462, 0xffffffff, 0x00030002,
  441. 0x2463, 0xffffffff, 0x00050004,
  442. 0x2464, 0xffffffff, 0x00000008,
  443. 0x2465, 0xffffffff, 0x00070006,
  444. 0x2466, 0xffffffff, 0x000a0009,
  445. 0x2467, 0xffffffff, 0x00040003,
  446. 0x2468, 0xffffffff, 0x00060005,
  447. 0x2469, 0xffffffff, 0x00000009,
  448. 0x246a, 0xffffffff, 0x00080007,
  449. 0x246b, 0xffffffff, 0x000b000a,
  450. 0x246c, 0xffffffff, 0x00050004,
  451. 0x246d, 0xffffffff, 0x00070006,
  452. 0x246e, 0xffffffff, 0x0008000b,
  453. 0x246f, 0xffffffff, 0x000a0009,
  454. 0x2470, 0xffffffff, 0x000d000c,
  455. 0x2471, 0xffffffff, 0x00060005,
  456. 0x2472, 0xffffffff, 0x00080007,
  457. 0x2473, 0xffffffff, 0x0000000b,
  458. 0x2474, 0xffffffff, 0x000a0009,
  459. 0x2475, 0xffffffff, 0x000d000c,
  460. 0x2476, 0xffffffff, 0x00070006,
  461. 0x2477, 0xffffffff, 0x00090008,
  462. 0x2478, 0xffffffff, 0x0000000c,
  463. 0x2479, 0xffffffff, 0x000b000a,
  464. 0x247a, 0xffffffff, 0x000e000d,
  465. 0x247b, 0xffffffff, 0x00080007,
  466. 0x247c, 0xffffffff, 0x000a0009,
  467. 0x247d, 0xffffffff, 0x0000000d,
  468. 0x247e, 0xffffffff, 0x000c000b,
  469. 0x247f, 0xffffffff, 0x000f000e,
  470. 0x2480, 0xffffffff, 0x00090008,
  471. 0x2481, 0xffffffff, 0x000b000a,
  472. 0x2482, 0xffffffff, 0x000c000f,
  473. 0x2483, 0xffffffff, 0x000e000d,
  474. 0x2484, 0xffffffff, 0x00110010,
  475. 0x2485, 0xffffffff, 0x000a0009,
  476. 0x2486, 0xffffffff, 0x000c000b,
  477. 0x2487, 0xffffffff, 0x0000000f,
  478. 0x2488, 0xffffffff, 0x000e000d,
  479. 0x2489, 0xffffffff, 0x00110010,
  480. 0x248a, 0xffffffff, 0x000b000a,
  481. 0x248b, 0xffffffff, 0x000d000c,
  482. 0x248c, 0xffffffff, 0x00000010,
  483. 0x248d, 0xffffffff, 0x000f000e,
  484. 0x248e, 0xffffffff, 0x00120011,
  485. 0x248f, 0xffffffff, 0x000c000b,
  486. 0x2490, 0xffffffff, 0x000e000d,
  487. 0x2491, 0xffffffff, 0x00000011,
  488. 0x2492, 0xffffffff, 0x0010000f,
  489. 0x2493, 0xffffffff, 0x00130012,
  490. 0x2494, 0xffffffff, 0x000d000c,
  491. 0x2495, 0xffffffff, 0x000f000e,
  492. 0x2496, 0xffffffff, 0x00100013,
  493. 0x2497, 0xffffffff, 0x00120011,
  494. 0x2498, 0xffffffff, 0x00150014,
  495. 0x2499, 0xffffffff, 0x000e000d,
  496. 0x249a, 0xffffffff, 0x0010000f,
  497. 0x249b, 0xffffffff, 0x00000013,
  498. 0x249c, 0xffffffff, 0x00120011,
  499. 0x249d, 0xffffffff, 0x00150014,
  500. 0x249e, 0xffffffff, 0x000f000e,
  501. 0x249f, 0xffffffff, 0x00110010,
  502. 0x24a0, 0xffffffff, 0x00000014,
  503. 0x24a1, 0xffffffff, 0x00130012,
  504. 0x24a2, 0xffffffff, 0x00160015,
  505. 0x24a3, 0xffffffff, 0x0010000f,
  506. 0x24a4, 0xffffffff, 0x00120011,
  507. 0x24a5, 0xffffffff, 0x00000015,
  508. 0x24a6, 0xffffffff, 0x00140013,
  509. 0x24a7, 0xffffffff, 0x00170016,
  510. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  511. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  512. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  513. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  514. 0x000c, 0xffffffff, 0x0000001c,
  515. 0x000d, 0x000f0000, 0x000f0000,
  516. 0x0583, 0xffffffff, 0x00000100,
  517. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  518. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  519. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  520. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  521. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  522. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  523. 0x157a, 0x00000001, 0x00000001,
  524. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  525. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  526. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  527. 0x3430, 0xfffffff0, 0x00000100,
  528. 0x3630, 0xfffffff0, 0x00000100,
  529. };
  530. static const u32 pitcairn_mgcg_cgcg_init[] =
  531. {
  532. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  533. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  534. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  538. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  539. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  540. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  541. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  542. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  545. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  546. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  547. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  548. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  549. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  550. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  551. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  552. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  553. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  554. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  555. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  556. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  557. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  558. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  559. 0x2458, 0xffffffff, 0x00010000,
  560. 0x2459, 0xffffffff, 0x00030002,
  561. 0x245a, 0xffffffff, 0x00040007,
  562. 0x245b, 0xffffffff, 0x00060005,
  563. 0x245c, 0xffffffff, 0x00090008,
  564. 0x245d, 0xffffffff, 0x00020001,
  565. 0x245e, 0xffffffff, 0x00040003,
  566. 0x245f, 0xffffffff, 0x00000007,
  567. 0x2460, 0xffffffff, 0x00060005,
  568. 0x2461, 0xffffffff, 0x00090008,
  569. 0x2462, 0xffffffff, 0x00030002,
  570. 0x2463, 0xffffffff, 0x00050004,
  571. 0x2464, 0xffffffff, 0x00000008,
  572. 0x2465, 0xffffffff, 0x00070006,
  573. 0x2466, 0xffffffff, 0x000a0009,
  574. 0x2467, 0xffffffff, 0x00040003,
  575. 0x2468, 0xffffffff, 0x00060005,
  576. 0x2469, 0xffffffff, 0x00000009,
  577. 0x246a, 0xffffffff, 0x00080007,
  578. 0x246b, 0xffffffff, 0x000b000a,
  579. 0x246c, 0xffffffff, 0x00050004,
  580. 0x246d, 0xffffffff, 0x00070006,
  581. 0x246e, 0xffffffff, 0x0008000b,
  582. 0x246f, 0xffffffff, 0x000a0009,
  583. 0x2470, 0xffffffff, 0x000d000c,
  584. 0x2480, 0xffffffff, 0x00090008,
  585. 0x2481, 0xffffffff, 0x000b000a,
  586. 0x2482, 0xffffffff, 0x000c000f,
  587. 0x2483, 0xffffffff, 0x000e000d,
  588. 0x2484, 0xffffffff, 0x00110010,
  589. 0x2485, 0xffffffff, 0x000a0009,
  590. 0x2486, 0xffffffff, 0x000c000b,
  591. 0x2487, 0xffffffff, 0x0000000f,
  592. 0x2488, 0xffffffff, 0x000e000d,
  593. 0x2489, 0xffffffff, 0x00110010,
  594. 0x248a, 0xffffffff, 0x000b000a,
  595. 0x248b, 0xffffffff, 0x000d000c,
  596. 0x248c, 0xffffffff, 0x00000010,
  597. 0x248d, 0xffffffff, 0x000f000e,
  598. 0x248e, 0xffffffff, 0x00120011,
  599. 0x248f, 0xffffffff, 0x000c000b,
  600. 0x2490, 0xffffffff, 0x000e000d,
  601. 0x2491, 0xffffffff, 0x00000011,
  602. 0x2492, 0xffffffff, 0x0010000f,
  603. 0x2493, 0xffffffff, 0x00130012,
  604. 0x2494, 0xffffffff, 0x000d000c,
  605. 0x2495, 0xffffffff, 0x000f000e,
  606. 0x2496, 0xffffffff, 0x00100013,
  607. 0x2497, 0xffffffff, 0x00120011,
  608. 0x2498, 0xffffffff, 0x00150014,
  609. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  610. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  611. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  612. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  613. 0x000c, 0xffffffff, 0x0000001c,
  614. 0x000d, 0x000f0000, 0x000f0000,
  615. 0x0583, 0xffffffff, 0x00000100,
  616. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  617. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  618. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  619. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  620. 0x157a, 0x00000001, 0x00000001,
  621. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  622. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  623. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  624. 0x3430, 0xfffffff0, 0x00000100,
  625. 0x3630, 0xfffffff0, 0x00000100,
  626. };
  627. static const u32 verde_mgcg_cgcg_init[] =
  628. {
  629. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  630. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  631. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  632. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  633. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  634. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  635. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  636. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  637. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  638. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  639. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  640. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  641. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  642. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  643. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  644. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  645. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  646. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  647. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  648. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  649. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  650. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  651. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  652. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  653. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  654. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  655. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  656. 0x2458, 0xffffffff, 0x00010000,
  657. 0x2459, 0xffffffff, 0x00030002,
  658. 0x245a, 0xffffffff, 0x00040007,
  659. 0x245b, 0xffffffff, 0x00060005,
  660. 0x245c, 0xffffffff, 0x00090008,
  661. 0x245d, 0xffffffff, 0x00020001,
  662. 0x245e, 0xffffffff, 0x00040003,
  663. 0x245f, 0xffffffff, 0x00000007,
  664. 0x2460, 0xffffffff, 0x00060005,
  665. 0x2461, 0xffffffff, 0x00090008,
  666. 0x2462, 0xffffffff, 0x00030002,
  667. 0x2463, 0xffffffff, 0x00050004,
  668. 0x2464, 0xffffffff, 0x00000008,
  669. 0x2465, 0xffffffff, 0x00070006,
  670. 0x2466, 0xffffffff, 0x000a0009,
  671. 0x2467, 0xffffffff, 0x00040003,
  672. 0x2468, 0xffffffff, 0x00060005,
  673. 0x2469, 0xffffffff, 0x00000009,
  674. 0x246a, 0xffffffff, 0x00080007,
  675. 0x246b, 0xffffffff, 0x000b000a,
  676. 0x246c, 0xffffffff, 0x00050004,
  677. 0x246d, 0xffffffff, 0x00070006,
  678. 0x246e, 0xffffffff, 0x0008000b,
  679. 0x246f, 0xffffffff, 0x000a0009,
  680. 0x2470, 0xffffffff, 0x000d000c,
  681. 0x2480, 0xffffffff, 0x00090008,
  682. 0x2481, 0xffffffff, 0x000b000a,
  683. 0x2482, 0xffffffff, 0x000c000f,
  684. 0x2483, 0xffffffff, 0x000e000d,
  685. 0x2484, 0xffffffff, 0x00110010,
  686. 0x2485, 0xffffffff, 0x000a0009,
  687. 0x2486, 0xffffffff, 0x000c000b,
  688. 0x2487, 0xffffffff, 0x0000000f,
  689. 0x2488, 0xffffffff, 0x000e000d,
  690. 0x2489, 0xffffffff, 0x00110010,
  691. 0x248a, 0xffffffff, 0x000b000a,
  692. 0x248b, 0xffffffff, 0x000d000c,
  693. 0x248c, 0xffffffff, 0x00000010,
  694. 0x248d, 0xffffffff, 0x000f000e,
  695. 0x248e, 0xffffffff, 0x00120011,
  696. 0x248f, 0xffffffff, 0x000c000b,
  697. 0x2490, 0xffffffff, 0x000e000d,
  698. 0x2491, 0xffffffff, 0x00000011,
  699. 0x2492, 0xffffffff, 0x0010000f,
  700. 0x2493, 0xffffffff, 0x00130012,
  701. 0x2494, 0xffffffff, 0x000d000c,
  702. 0x2495, 0xffffffff, 0x000f000e,
  703. 0x2496, 0xffffffff, 0x00100013,
  704. 0x2497, 0xffffffff, 0x00120011,
  705. 0x2498, 0xffffffff, 0x00150014,
  706. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  707. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  708. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  709. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  710. 0x000c, 0xffffffff, 0x0000001c,
  711. 0x000d, 0x000f0000, 0x000f0000,
  712. 0x0583, 0xffffffff, 0x00000100,
  713. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  714. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  715. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  716. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  717. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  718. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  719. 0x157a, 0x00000001, 0x00000001,
  720. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  721. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  722. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  723. 0x3430, 0xfffffff0, 0x00000100,
  724. 0x3630, 0xfffffff0, 0x00000100,
  725. };
  726. static const u32 oland_mgcg_cgcg_init[] =
  727. {
  728. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  729. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  730. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  731. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  732. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  733. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  734. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  735. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  736. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  737. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  738. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  739. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  740. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  741. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  742. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  743. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  744. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  745. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  746. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  747. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  748. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  749. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  750. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  751. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  752. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  753. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  754. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  755. 0x2458, 0xffffffff, 0x00010000,
  756. 0x2459, 0xffffffff, 0x00030002,
  757. 0x245a, 0xffffffff, 0x00040007,
  758. 0x245b, 0xffffffff, 0x00060005,
  759. 0x245c, 0xffffffff, 0x00090008,
  760. 0x245d, 0xffffffff, 0x00020001,
  761. 0x245e, 0xffffffff, 0x00040003,
  762. 0x245f, 0xffffffff, 0x00000007,
  763. 0x2460, 0xffffffff, 0x00060005,
  764. 0x2461, 0xffffffff, 0x00090008,
  765. 0x2462, 0xffffffff, 0x00030002,
  766. 0x2463, 0xffffffff, 0x00050004,
  767. 0x2464, 0xffffffff, 0x00000008,
  768. 0x2465, 0xffffffff, 0x00070006,
  769. 0x2466, 0xffffffff, 0x000a0009,
  770. 0x2467, 0xffffffff, 0x00040003,
  771. 0x2468, 0xffffffff, 0x00060005,
  772. 0x2469, 0xffffffff, 0x00000009,
  773. 0x246a, 0xffffffff, 0x00080007,
  774. 0x246b, 0xffffffff, 0x000b000a,
  775. 0x246c, 0xffffffff, 0x00050004,
  776. 0x246d, 0xffffffff, 0x00070006,
  777. 0x246e, 0xffffffff, 0x0008000b,
  778. 0x246f, 0xffffffff, 0x000a0009,
  779. 0x2470, 0xffffffff, 0x000d000c,
  780. 0x2471, 0xffffffff, 0x00060005,
  781. 0x2472, 0xffffffff, 0x00080007,
  782. 0x2473, 0xffffffff, 0x0000000b,
  783. 0x2474, 0xffffffff, 0x000a0009,
  784. 0x2475, 0xffffffff, 0x000d000c,
  785. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  786. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  787. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  788. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  789. 0x000c, 0xffffffff, 0x0000001c,
  790. 0x000d, 0x000f0000, 0x000f0000,
  791. 0x0583, 0xffffffff, 0x00000100,
  792. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  793. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  794. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  795. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  796. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  797. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  798. 0x157a, 0x00000001, 0x00000001,
  799. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  800. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  801. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  802. 0x3430, 0xfffffff0, 0x00000100,
  803. 0x3630, 0xfffffff0, 0x00000100,
  804. };
  805. static const u32 hainan_mgcg_cgcg_init[] =
  806. {
  807. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  808. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  809. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  810. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  811. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  812. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  813. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  814. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  815. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  816. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  817. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  818. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  819. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  820. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  821. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  822. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  823. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  824. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  825. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  826. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  827. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  828. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  829. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  830. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  831. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  832. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  833. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  834. 0x2458, 0xffffffff, 0x00010000,
  835. 0x2459, 0xffffffff, 0x00030002,
  836. 0x245a, 0xffffffff, 0x00040007,
  837. 0x245b, 0xffffffff, 0x00060005,
  838. 0x245c, 0xffffffff, 0x00090008,
  839. 0x245d, 0xffffffff, 0x00020001,
  840. 0x245e, 0xffffffff, 0x00040003,
  841. 0x245f, 0xffffffff, 0x00000007,
  842. 0x2460, 0xffffffff, 0x00060005,
  843. 0x2461, 0xffffffff, 0x00090008,
  844. 0x2462, 0xffffffff, 0x00030002,
  845. 0x2463, 0xffffffff, 0x00050004,
  846. 0x2464, 0xffffffff, 0x00000008,
  847. 0x2465, 0xffffffff, 0x00070006,
  848. 0x2466, 0xffffffff, 0x000a0009,
  849. 0x2467, 0xffffffff, 0x00040003,
  850. 0x2468, 0xffffffff, 0x00060005,
  851. 0x2469, 0xffffffff, 0x00000009,
  852. 0x246a, 0xffffffff, 0x00080007,
  853. 0x246b, 0xffffffff, 0x000b000a,
  854. 0x246c, 0xffffffff, 0x00050004,
  855. 0x246d, 0xffffffff, 0x00070006,
  856. 0x246e, 0xffffffff, 0x0008000b,
  857. 0x246f, 0xffffffff, 0x000a0009,
  858. 0x2470, 0xffffffff, 0x000d000c,
  859. 0x2471, 0xffffffff, 0x00060005,
  860. 0x2472, 0xffffffff, 0x00080007,
  861. 0x2473, 0xffffffff, 0x0000000b,
  862. 0x2474, 0xffffffff, 0x000a0009,
  863. 0x2475, 0xffffffff, 0x000d000c,
  864. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  865. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  866. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  867. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  868. 0x000c, 0xffffffff, 0x0000001c,
  869. 0x000d, 0x000f0000, 0x000f0000,
  870. 0x0583, 0xffffffff, 0x00000100,
  871. 0x0409, 0xffffffff, 0x00000100,
  872. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  873. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  874. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  875. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  876. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  877. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  878. 0x3430, 0xfffffff0, 0x00000100,
  879. 0x3630, 0xfffffff0, 0x00000100,
  880. };
  881. static u32 si_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  882. {
  883. unsigned long flags;
  884. u32 r;
  885. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  886. WREG32(AMDGPU_PCIE_INDEX, reg);
  887. (void)RREG32(AMDGPU_PCIE_INDEX);
  888. r = RREG32(AMDGPU_PCIE_DATA);
  889. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  890. return r;
  891. }
  892. static void si_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  893. {
  894. unsigned long flags;
  895. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  896. WREG32(AMDGPU_PCIE_INDEX, reg);
  897. (void)RREG32(AMDGPU_PCIE_INDEX);
  898. WREG32(AMDGPU_PCIE_DATA, v);
  899. (void)RREG32(AMDGPU_PCIE_DATA);
  900. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  901. }
  902. static u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg)
  903. {
  904. unsigned long flags;
  905. u32 r;
  906. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  907. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  908. (void)RREG32(PCIE_PORT_INDEX);
  909. r = RREG32(PCIE_PORT_DATA);
  910. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  911. return r;
  912. }
  913. static void si_pciep_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  914. {
  915. unsigned long flags;
  916. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  917. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  918. (void)RREG32(PCIE_PORT_INDEX);
  919. WREG32(PCIE_PORT_DATA, (v));
  920. (void)RREG32(PCIE_PORT_DATA);
  921. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  922. }
  923. static u32 si_smc_rreg(struct amdgpu_device *adev, u32 reg)
  924. {
  925. unsigned long flags;
  926. u32 r;
  927. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  928. WREG32(SMC_IND_INDEX_0, (reg));
  929. r = RREG32(SMC_IND_DATA_0);
  930. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  931. return r;
  932. }
  933. static void si_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  934. {
  935. unsigned long flags;
  936. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  937. WREG32(SMC_IND_INDEX_0, (reg));
  938. WREG32(SMC_IND_DATA_0, (v));
  939. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  940. }
  941. static struct amdgpu_allowed_register_entry si_allowed_read_registers[] = {
  942. {GRBM_STATUS, false},
  943. {GB_ADDR_CONFIG, false},
  944. {MC_ARB_RAMCFG, false},
  945. {GB_TILE_MODE0, false},
  946. {GB_TILE_MODE1, false},
  947. {GB_TILE_MODE2, false},
  948. {GB_TILE_MODE3, false},
  949. {GB_TILE_MODE4, false},
  950. {GB_TILE_MODE5, false},
  951. {GB_TILE_MODE6, false},
  952. {GB_TILE_MODE7, false},
  953. {GB_TILE_MODE8, false},
  954. {GB_TILE_MODE9, false},
  955. {GB_TILE_MODE10, false},
  956. {GB_TILE_MODE11, false},
  957. {GB_TILE_MODE12, false},
  958. {GB_TILE_MODE13, false},
  959. {GB_TILE_MODE14, false},
  960. {GB_TILE_MODE15, false},
  961. {GB_TILE_MODE16, false},
  962. {GB_TILE_MODE17, false},
  963. {GB_TILE_MODE18, false},
  964. {GB_TILE_MODE19, false},
  965. {GB_TILE_MODE20, false},
  966. {GB_TILE_MODE21, false},
  967. {GB_TILE_MODE22, false},
  968. {GB_TILE_MODE23, false},
  969. {GB_TILE_MODE24, false},
  970. {GB_TILE_MODE25, false},
  971. {GB_TILE_MODE26, false},
  972. {GB_TILE_MODE27, false},
  973. {GB_TILE_MODE28, false},
  974. {GB_TILE_MODE29, false},
  975. {GB_TILE_MODE30, false},
  976. {GB_TILE_MODE31, false},
  977. {CC_RB_BACKEND_DISABLE, false, true},
  978. {GC_USER_RB_BACKEND_DISABLE, false, true},
  979. {PA_SC_RASTER_CONFIG, false, true},
  980. };
  981. static uint32_t si_get_register_value(struct amdgpu_device *adev,
  982. bool indexed, u32 se_num,
  983. u32 sh_num, u32 reg_offset)
  984. {
  985. if (indexed) {
  986. uint32_t val;
  987. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  988. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  989. switch (reg_offset) {
  990. case mmCC_RB_BACKEND_DISABLE:
  991. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  992. case mmGC_USER_RB_BACKEND_DISABLE:
  993. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  994. case mmPA_SC_RASTER_CONFIG:
  995. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  996. }
  997. mutex_lock(&adev->grbm_idx_mutex);
  998. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  999. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  1000. val = RREG32(reg_offset);
  1001. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  1002. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1003. mutex_unlock(&adev->grbm_idx_mutex);
  1004. return val;
  1005. } else {
  1006. unsigned idx;
  1007. switch (reg_offset) {
  1008. case mmGB_ADDR_CONFIG:
  1009. return adev->gfx.config.gb_addr_config;
  1010. case mmMC_ARB_RAMCFG:
  1011. return adev->gfx.config.mc_arb_ramcfg;
  1012. case mmGB_TILE_MODE0:
  1013. case mmGB_TILE_MODE1:
  1014. case mmGB_TILE_MODE2:
  1015. case mmGB_TILE_MODE3:
  1016. case mmGB_TILE_MODE4:
  1017. case mmGB_TILE_MODE5:
  1018. case mmGB_TILE_MODE6:
  1019. case mmGB_TILE_MODE7:
  1020. case mmGB_TILE_MODE8:
  1021. case mmGB_TILE_MODE9:
  1022. case mmGB_TILE_MODE10:
  1023. case mmGB_TILE_MODE11:
  1024. case mmGB_TILE_MODE12:
  1025. case mmGB_TILE_MODE13:
  1026. case mmGB_TILE_MODE14:
  1027. case mmGB_TILE_MODE15:
  1028. case mmGB_TILE_MODE16:
  1029. case mmGB_TILE_MODE17:
  1030. case mmGB_TILE_MODE18:
  1031. case mmGB_TILE_MODE19:
  1032. case mmGB_TILE_MODE20:
  1033. case mmGB_TILE_MODE21:
  1034. case mmGB_TILE_MODE22:
  1035. case mmGB_TILE_MODE23:
  1036. case mmGB_TILE_MODE24:
  1037. case mmGB_TILE_MODE25:
  1038. case mmGB_TILE_MODE26:
  1039. case mmGB_TILE_MODE27:
  1040. case mmGB_TILE_MODE28:
  1041. case mmGB_TILE_MODE29:
  1042. case mmGB_TILE_MODE30:
  1043. case mmGB_TILE_MODE31:
  1044. idx = (reg_offset - mmGB_TILE_MODE0);
  1045. return adev->gfx.config.tile_mode_array[idx];
  1046. default:
  1047. return RREG32(reg_offset);
  1048. }
  1049. }
  1050. }
  1051. static int si_read_register(struct amdgpu_device *adev, u32 se_num,
  1052. u32 sh_num, u32 reg_offset, u32 *value)
  1053. {
  1054. uint32_t i;
  1055. *value = 0;
  1056. for (i = 0; i < ARRAY_SIZE(si_allowed_read_registers); i++) {
  1057. if (reg_offset != si_allowed_read_registers[i].reg_offset)
  1058. continue;
  1059. if (!si_allowed_read_registers[i].untouched)
  1060. *value = si_get_register_value(adev,
  1061. si_allowed_read_registers[i].grbm_indexed,
  1062. se_num, sh_num, reg_offset);
  1063. return 0;
  1064. }
  1065. return -EINVAL;
  1066. }
  1067. static bool si_read_disabled_bios(struct amdgpu_device *adev)
  1068. {
  1069. u32 bus_cntl;
  1070. u32 d1vga_control = 0;
  1071. u32 d2vga_control = 0;
  1072. u32 vga_render_control = 0;
  1073. u32 rom_cntl;
  1074. bool r;
  1075. bus_cntl = RREG32(R600_BUS_CNTL);
  1076. if (adev->mode_info.num_crtc) {
  1077. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  1078. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  1079. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1080. }
  1081. rom_cntl = RREG32(R600_ROM_CNTL);
  1082. /* enable the rom */
  1083. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  1084. if (adev->mode_info.num_crtc) {
  1085. /* Disable VGA mode */
  1086. WREG32(AVIVO_D1VGA_CONTROL,
  1087. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1088. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1089. WREG32(AVIVO_D2VGA_CONTROL,
  1090. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1091. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1092. WREG32(VGA_RENDER_CONTROL,
  1093. (vga_render_control & C_000300_VGA_VSTATUS_CNTL));
  1094. }
  1095. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  1096. r = amdgpu_read_bios(adev);
  1097. /* restore regs */
  1098. WREG32(R600_BUS_CNTL, bus_cntl);
  1099. if (adev->mode_info.num_crtc) {
  1100. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  1101. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  1102. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  1103. }
  1104. WREG32(R600_ROM_CNTL, rom_cntl);
  1105. return r;
  1106. }
  1107. //xxx: not implemented
  1108. static int si_asic_reset(struct amdgpu_device *adev)
  1109. {
  1110. return 0;
  1111. }
  1112. static void si_vga_set_state(struct amdgpu_device *adev, bool state)
  1113. {
  1114. uint32_t temp;
  1115. temp = RREG32(CONFIG_CNTL);
  1116. if (state == false) {
  1117. temp &= ~(1<<0);
  1118. temp |= (1<<1);
  1119. } else {
  1120. temp &= ~(1<<1);
  1121. }
  1122. WREG32(CONFIG_CNTL, temp);
  1123. }
  1124. static u32 si_get_xclk(struct amdgpu_device *adev)
  1125. {
  1126. u32 reference_clock = adev->clock.spll.reference_freq;
  1127. u32 tmp;
  1128. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1129. if (tmp & MUX_TCLK_TO_XCLK)
  1130. return TCLK;
  1131. tmp = RREG32(CG_CLKPIN_CNTL);
  1132. if (tmp & XTALIN_DIVIDE)
  1133. return reference_clock / 4;
  1134. return reference_clock;
  1135. }
  1136. //xxx:not implemented
  1137. static int si_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1138. {
  1139. return 0;
  1140. }
  1141. static void si_detect_hw_virtualization(struct amdgpu_device *adev)
  1142. {
  1143. if (is_virtual_machine()) /* passthrough mode */
  1144. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  1145. }
  1146. static const struct amdgpu_asic_funcs si_asic_funcs =
  1147. {
  1148. .read_disabled_bios = &si_read_disabled_bios,
  1149. .read_register = &si_read_register,
  1150. .reset = &si_asic_reset,
  1151. .set_vga_state = &si_vga_set_state,
  1152. .get_xclk = &si_get_xclk,
  1153. .set_uvd_clocks = &si_set_uvd_clocks,
  1154. .set_vce_clocks = NULL,
  1155. };
  1156. static uint32_t si_get_rev_id(struct amdgpu_device *adev)
  1157. {
  1158. return (RREG32(CC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1159. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1160. }
  1161. static int si_common_early_init(void *handle)
  1162. {
  1163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1164. adev->smc_rreg = &si_smc_rreg;
  1165. adev->smc_wreg = &si_smc_wreg;
  1166. adev->pcie_rreg = &si_pcie_rreg;
  1167. adev->pcie_wreg = &si_pcie_wreg;
  1168. adev->pciep_rreg = &si_pciep_rreg;
  1169. adev->pciep_wreg = &si_pciep_wreg;
  1170. adev->uvd_ctx_rreg = NULL;
  1171. adev->uvd_ctx_wreg = NULL;
  1172. adev->didt_rreg = NULL;
  1173. adev->didt_wreg = NULL;
  1174. adev->asic_funcs = &si_asic_funcs;
  1175. adev->rev_id = si_get_rev_id(adev);
  1176. adev->external_rev_id = 0xFF;
  1177. switch (adev->asic_type) {
  1178. case CHIP_TAHITI:
  1179. adev->cg_flags =
  1180. AMD_CG_SUPPORT_GFX_MGCG |
  1181. AMD_CG_SUPPORT_GFX_MGLS |
  1182. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1183. AMD_CG_SUPPORT_GFX_CGLS |
  1184. AMD_CG_SUPPORT_GFX_CGTS |
  1185. AMD_CG_SUPPORT_GFX_CP_LS |
  1186. AMD_CG_SUPPORT_MC_MGCG |
  1187. AMD_CG_SUPPORT_SDMA_MGCG |
  1188. AMD_CG_SUPPORT_BIF_LS |
  1189. AMD_CG_SUPPORT_VCE_MGCG |
  1190. AMD_CG_SUPPORT_UVD_MGCG |
  1191. AMD_CG_SUPPORT_HDP_LS |
  1192. AMD_CG_SUPPORT_HDP_MGCG;
  1193. adev->pg_flags = 0;
  1194. adev->external_rev_id = (adev->rev_id == 0) ? 1 :
  1195. (adev->rev_id == 1) ? 5 : 6;
  1196. break;
  1197. case CHIP_PITCAIRN:
  1198. adev->cg_flags =
  1199. AMD_CG_SUPPORT_GFX_MGCG |
  1200. AMD_CG_SUPPORT_GFX_MGLS |
  1201. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1202. AMD_CG_SUPPORT_GFX_CGLS |
  1203. AMD_CG_SUPPORT_GFX_CGTS |
  1204. AMD_CG_SUPPORT_GFX_CP_LS |
  1205. AMD_CG_SUPPORT_GFX_RLC_LS |
  1206. AMD_CG_SUPPORT_MC_LS |
  1207. AMD_CG_SUPPORT_MC_MGCG |
  1208. AMD_CG_SUPPORT_SDMA_MGCG |
  1209. AMD_CG_SUPPORT_BIF_LS |
  1210. AMD_CG_SUPPORT_VCE_MGCG |
  1211. AMD_CG_SUPPORT_UVD_MGCG |
  1212. AMD_CG_SUPPORT_HDP_LS |
  1213. AMD_CG_SUPPORT_HDP_MGCG;
  1214. adev->pg_flags = 0;
  1215. adev->external_rev_id = adev->rev_id + 20;
  1216. break;
  1217. case CHIP_VERDE:
  1218. adev->cg_flags =
  1219. AMD_CG_SUPPORT_GFX_MGCG |
  1220. AMD_CG_SUPPORT_GFX_MGLS |
  1221. AMD_CG_SUPPORT_GFX_CGLS |
  1222. AMD_CG_SUPPORT_GFX_CGTS |
  1223. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1224. AMD_CG_SUPPORT_GFX_CP_LS |
  1225. AMD_CG_SUPPORT_MC_LS |
  1226. AMD_CG_SUPPORT_MC_MGCG |
  1227. AMD_CG_SUPPORT_SDMA_MGCG |
  1228. AMD_CG_SUPPORT_SDMA_LS |
  1229. AMD_CG_SUPPORT_BIF_LS |
  1230. AMD_CG_SUPPORT_VCE_MGCG |
  1231. AMD_CG_SUPPORT_UVD_MGCG |
  1232. AMD_CG_SUPPORT_HDP_LS |
  1233. AMD_CG_SUPPORT_HDP_MGCG;
  1234. adev->pg_flags = 0;
  1235. //???
  1236. adev->external_rev_id = adev->rev_id + 40;
  1237. break;
  1238. case CHIP_OLAND:
  1239. adev->cg_flags =
  1240. AMD_CG_SUPPORT_GFX_MGCG |
  1241. AMD_CG_SUPPORT_GFX_MGLS |
  1242. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1243. AMD_CG_SUPPORT_GFX_CGLS |
  1244. AMD_CG_SUPPORT_GFX_CGTS |
  1245. AMD_CG_SUPPORT_GFX_CP_LS |
  1246. AMD_CG_SUPPORT_GFX_RLC_LS |
  1247. AMD_CG_SUPPORT_MC_LS |
  1248. AMD_CG_SUPPORT_MC_MGCG |
  1249. AMD_CG_SUPPORT_SDMA_MGCG |
  1250. AMD_CG_SUPPORT_BIF_LS |
  1251. AMD_CG_SUPPORT_UVD_MGCG |
  1252. AMD_CG_SUPPORT_HDP_LS |
  1253. AMD_CG_SUPPORT_HDP_MGCG;
  1254. adev->pg_flags = 0;
  1255. adev->external_rev_id = 60;
  1256. break;
  1257. case CHIP_HAINAN:
  1258. adev->cg_flags =
  1259. AMD_CG_SUPPORT_GFX_MGCG |
  1260. AMD_CG_SUPPORT_GFX_MGLS |
  1261. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1262. AMD_CG_SUPPORT_GFX_CGLS |
  1263. AMD_CG_SUPPORT_GFX_CGTS |
  1264. AMD_CG_SUPPORT_GFX_CP_LS |
  1265. AMD_CG_SUPPORT_GFX_RLC_LS |
  1266. AMD_CG_SUPPORT_MC_LS |
  1267. AMD_CG_SUPPORT_MC_MGCG |
  1268. AMD_CG_SUPPORT_SDMA_MGCG |
  1269. AMD_CG_SUPPORT_BIF_LS |
  1270. AMD_CG_SUPPORT_HDP_LS |
  1271. AMD_CG_SUPPORT_HDP_MGCG;
  1272. adev->pg_flags = 0;
  1273. adev->external_rev_id = 70;
  1274. break;
  1275. default:
  1276. return -EINVAL;
  1277. }
  1278. return 0;
  1279. }
  1280. static int si_common_sw_init(void *handle)
  1281. {
  1282. return 0;
  1283. }
  1284. static int si_common_sw_fini(void *handle)
  1285. {
  1286. return 0;
  1287. }
  1288. static void si_init_golden_registers(struct amdgpu_device *adev)
  1289. {
  1290. switch (adev->asic_type) {
  1291. case CHIP_TAHITI:
  1292. amdgpu_program_register_sequence(adev,
  1293. tahiti_golden_registers,
  1294. (const u32)ARRAY_SIZE(tahiti_golden_registers));
  1295. amdgpu_program_register_sequence(adev,
  1296. tahiti_golden_rlc_registers,
  1297. (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
  1298. amdgpu_program_register_sequence(adev,
  1299. tahiti_mgcg_cgcg_init,
  1300. (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1301. amdgpu_program_register_sequence(adev,
  1302. tahiti_golden_registers2,
  1303. (const u32)ARRAY_SIZE(tahiti_golden_registers2));
  1304. break;
  1305. case CHIP_PITCAIRN:
  1306. amdgpu_program_register_sequence(adev,
  1307. pitcairn_golden_registers,
  1308. (const u32)ARRAY_SIZE(pitcairn_golden_registers));
  1309. amdgpu_program_register_sequence(adev,
  1310. pitcairn_golden_rlc_registers,
  1311. (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1312. amdgpu_program_register_sequence(adev,
  1313. pitcairn_mgcg_cgcg_init,
  1314. (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1315. case CHIP_VERDE:
  1316. amdgpu_program_register_sequence(adev,
  1317. verde_golden_registers,
  1318. (const u32)ARRAY_SIZE(verde_golden_registers));
  1319. amdgpu_program_register_sequence(adev,
  1320. verde_golden_rlc_registers,
  1321. (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
  1322. amdgpu_program_register_sequence(adev,
  1323. verde_mgcg_cgcg_init,
  1324. (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
  1325. amdgpu_program_register_sequence(adev,
  1326. verde_pg_init,
  1327. (const u32)ARRAY_SIZE(verde_pg_init));
  1328. break;
  1329. case CHIP_OLAND:
  1330. amdgpu_program_register_sequence(adev,
  1331. oland_golden_registers,
  1332. (const u32)ARRAY_SIZE(oland_golden_registers));
  1333. amdgpu_program_register_sequence(adev,
  1334. oland_golden_rlc_registers,
  1335. (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
  1336. amdgpu_program_register_sequence(adev,
  1337. oland_mgcg_cgcg_init,
  1338. (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
  1339. case CHIP_HAINAN:
  1340. amdgpu_program_register_sequence(adev,
  1341. hainan_golden_registers,
  1342. (const u32)ARRAY_SIZE(hainan_golden_registers));
  1343. amdgpu_program_register_sequence(adev,
  1344. hainan_golden_registers2,
  1345. (const u32)ARRAY_SIZE(hainan_golden_registers2));
  1346. amdgpu_program_register_sequence(adev,
  1347. hainan_mgcg_cgcg_init,
  1348. (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1349. break;
  1350. default:
  1351. BUG();
  1352. }
  1353. }
  1354. static void si_pcie_gen3_enable(struct amdgpu_device *adev)
  1355. {
  1356. struct pci_dev *root = adev->pdev->bus->self;
  1357. int bridge_pos, gpu_pos;
  1358. u32 speed_cntl, mask, current_data_rate;
  1359. int ret, i;
  1360. u16 tmp16;
  1361. if (pci_is_root_bus(adev->pdev->bus))
  1362. return;
  1363. if (amdgpu_pcie_gen2 == 0)
  1364. return;
  1365. if (adev->flags & AMD_IS_APU)
  1366. return;
  1367. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  1368. if (ret != 0)
  1369. return;
  1370. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  1371. return;
  1372. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1373. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  1374. LC_CURRENT_DATA_RATE_SHIFT;
  1375. if (mask & DRM_PCIE_SPEED_80) {
  1376. if (current_data_rate == 2) {
  1377. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1378. return;
  1379. }
  1380. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1381. } else if (mask & DRM_PCIE_SPEED_50) {
  1382. if (current_data_rate == 1) {
  1383. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1384. return;
  1385. }
  1386. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1387. }
  1388. bridge_pos = pci_pcie_cap(root);
  1389. if (!bridge_pos)
  1390. return;
  1391. gpu_pos = pci_pcie_cap(adev->pdev);
  1392. if (!gpu_pos)
  1393. return;
  1394. if (mask & DRM_PCIE_SPEED_80) {
  1395. if (current_data_rate != 2) {
  1396. u16 bridge_cfg, gpu_cfg;
  1397. u16 bridge_cfg2, gpu_cfg2;
  1398. u32 max_lw, current_lw, tmp;
  1399. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1400. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1401. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1402. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1403. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1404. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1405. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  1406. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  1407. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  1408. if (current_lw < max_lw) {
  1409. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1410. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  1411. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  1412. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  1413. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  1414. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  1415. }
  1416. }
  1417. for (i = 0; i < 10; i++) {
  1418. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1419. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1420. break;
  1421. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1422. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1423. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1424. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1425. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1426. tmp |= LC_SET_QUIESCE;
  1427. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1428. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1429. tmp |= LC_REDO_EQ;
  1430. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1431. mdelay(100);
  1432. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1433. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1434. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1435. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1436. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1437. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1438. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1439. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1440. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1441. tmp16 &= ~((1 << 4) | (7 << 9));
  1442. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1443. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1444. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1445. tmp16 &= ~((1 << 4) | (7 << 9));
  1446. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1447. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1448. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1449. tmp &= ~LC_SET_QUIESCE;
  1450. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1451. }
  1452. }
  1453. }
  1454. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  1455. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  1456. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1457. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1458. tmp16 &= ~0xf;
  1459. if (mask & DRM_PCIE_SPEED_80)
  1460. tmp16 |= 3;
  1461. else if (mask & DRM_PCIE_SPEED_50)
  1462. tmp16 |= 2;
  1463. else
  1464. tmp16 |= 1;
  1465. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1466. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1467. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  1468. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1469. for (i = 0; i < adev->usec_timeout; i++) {
  1470. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1471. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  1472. break;
  1473. udelay(1);
  1474. }
  1475. }
  1476. static inline u32 si_pif_phy0_rreg(struct amdgpu_device *adev, u32 reg)
  1477. {
  1478. unsigned long flags;
  1479. u32 r;
  1480. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1481. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1482. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  1483. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1484. return r;
  1485. }
  1486. static inline void si_pif_phy0_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1487. {
  1488. unsigned long flags;
  1489. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1490. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1491. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  1492. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1493. }
  1494. static inline u32 si_pif_phy1_rreg(struct amdgpu_device *adev, u32 reg)
  1495. {
  1496. unsigned long flags;
  1497. u32 r;
  1498. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1499. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1500. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  1501. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1502. return r;
  1503. }
  1504. static inline void si_pif_phy1_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1505. {
  1506. unsigned long flags;
  1507. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1508. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1509. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  1510. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1511. }
  1512. static void si_program_aspm(struct amdgpu_device *adev)
  1513. {
  1514. u32 data, orig;
  1515. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1516. bool disable_clkreq = false;
  1517. if (amdgpu_aspm == 0)
  1518. return;
  1519. if (adev->flags & AMD_IS_APU)
  1520. return;
  1521. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1522. data &= ~LC_XMIT_N_FTS_MASK;
  1523. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  1524. if (orig != data)
  1525. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  1526. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  1527. data |= LC_GO_TO_RECOVERY;
  1528. if (orig != data)
  1529. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  1530. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  1531. data |= P_IGNORE_EDB_ERR;
  1532. if (orig != data)
  1533. WREG32_PCIE(PCIE_P_CNTL, data);
  1534. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1535. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  1536. data |= LC_PMI_TO_L1_DIS;
  1537. if (!disable_l0s)
  1538. data |= LC_L0S_INACTIVITY(7);
  1539. if (!disable_l1) {
  1540. data |= LC_L1_INACTIVITY(7);
  1541. data &= ~LC_PMI_TO_L1_DIS;
  1542. if (orig != data)
  1543. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1544. if (!disable_plloff_in_l1) {
  1545. bool clk_req_support;
  1546. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1547. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1548. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1549. if (orig != data)
  1550. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1551. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1552. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1553. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1554. if (orig != data)
  1555. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1556. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1557. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1558. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1559. if (orig != data)
  1560. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1561. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1562. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1563. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1564. if (orig != data)
  1565. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1566. if ((adev->family != CHIP_OLAND) && (adev->family != CHIP_HAINAN)) {
  1567. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1568. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1569. if (orig != data)
  1570. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1571. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1572. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1573. if (orig != data)
  1574. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1575. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_2);
  1576. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1577. if (orig != data)
  1578. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_2, data);
  1579. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_3);
  1580. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1581. if (orig != data)
  1582. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_3, data);
  1583. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1584. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1585. if (orig != data)
  1586. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1587. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1588. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1589. if (orig != data)
  1590. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1591. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_2);
  1592. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1593. if (orig != data)
  1594. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_2, data);
  1595. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_3);
  1596. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1597. if (orig != data)
  1598. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_3, data);
  1599. }
  1600. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1601. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  1602. data |= LC_DYN_LANES_PWR_STATE(3);
  1603. if (orig != data)
  1604. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  1605. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_CNTL);
  1606. data &= ~LS2_EXIT_TIME_MASK;
  1607. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1608. data |= LS2_EXIT_TIME(5);
  1609. if (orig != data)
  1610. si_pif_phy0_wreg(adev,PB0_PIF_CNTL, data);
  1611. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_CNTL);
  1612. data &= ~LS2_EXIT_TIME_MASK;
  1613. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1614. data |= LS2_EXIT_TIME(5);
  1615. if (orig != data)
  1616. si_pif_phy1_wreg(adev,PB1_PIF_CNTL, data);
  1617. if (!disable_clkreq &&
  1618. !pci_is_root_bus(adev->pdev->bus)) {
  1619. struct pci_dev *root = adev->pdev->bus->self;
  1620. u32 lnkcap;
  1621. clk_req_support = false;
  1622. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1623. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1624. clk_req_support = true;
  1625. } else {
  1626. clk_req_support = false;
  1627. }
  1628. if (clk_req_support) {
  1629. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  1630. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  1631. if (orig != data)
  1632. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  1633. orig = data = RREG32(THM_CLK_CNTL);
  1634. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  1635. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  1636. if (orig != data)
  1637. WREG32(THM_CLK_CNTL, data);
  1638. orig = data = RREG32(MISC_CLK_CNTL);
  1639. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  1640. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  1641. if (orig != data)
  1642. WREG32(MISC_CLK_CNTL, data);
  1643. orig = data = RREG32(CG_CLKPIN_CNTL);
  1644. data &= ~BCLK_AS_XCLK;
  1645. if (orig != data)
  1646. WREG32(CG_CLKPIN_CNTL, data);
  1647. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  1648. data &= ~FORCE_BIF_REFCLK_EN;
  1649. if (orig != data)
  1650. WREG32(CG_CLKPIN_CNTL_2, data);
  1651. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  1652. data &= ~MPLL_CLKOUT_SEL_MASK;
  1653. data |= MPLL_CLKOUT_SEL(4);
  1654. if (orig != data)
  1655. WREG32(MPLL_BYPASSCLK_SEL, data);
  1656. orig = data = RREG32(SPLL_CNTL_MODE);
  1657. data &= ~SPLL_REFCLK_SEL_MASK;
  1658. if (orig != data)
  1659. WREG32(SPLL_CNTL_MODE, data);
  1660. }
  1661. }
  1662. } else {
  1663. if (orig != data)
  1664. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1665. }
  1666. orig = data = RREG32_PCIE(PCIE_CNTL2);
  1667. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  1668. if (orig != data)
  1669. WREG32_PCIE(PCIE_CNTL2, data);
  1670. if (!disable_l0s) {
  1671. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1672. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  1673. data = RREG32_PCIE(PCIE_LC_STATUS1);
  1674. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  1675. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1676. data &= ~LC_L0S_INACTIVITY_MASK;
  1677. if (orig != data)
  1678. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1679. }
  1680. }
  1681. }
  1682. }
  1683. static void si_fix_pci_max_read_req_size(struct amdgpu_device *adev)
  1684. {
  1685. int readrq;
  1686. u16 v;
  1687. readrq = pcie_get_readrq(adev->pdev);
  1688. v = ffs(readrq) - 8;
  1689. if ((v == 0) || (v == 6) || (v == 7))
  1690. pcie_set_readrq(adev->pdev, 512);
  1691. }
  1692. static int si_common_hw_init(void *handle)
  1693. {
  1694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1695. si_fix_pci_max_read_req_size(adev);
  1696. si_init_golden_registers(adev);
  1697. si_pcie_gen3_enable(adev);
  1698. si_program_aspm(adev);
  1699. return 0;
  1700. }
  1701. static int si_common_hw_fini(void *handle)
  1702. {
  1703. return 0;
  1704. }
  1705. static int si_common_suspend(void *handle)
  1706. {
  1707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1708. return si_common_hw_fini(adev);
  1709. }
  1710. static int si_common_resume(void *handle)
  1711. {
  1712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1713. return si_common_hw_init(adev);
  1714. }
  1715. static bool si_common_is_idle(void *handle)
  1716. {
  1717. return true;
  1718. }
  1719. static int si_common_wait_for_idle(void *handle)
  1720. {
  1721. return 0;
  1722. }
  1723. static int si_common_soft_reset(void *handle)
  1724. {
  1725. return 0;
  1726. }
  1727. static int si_common_set_clockgating_state(void *handle,
  1728. enum amd_clockgating_state state)
  1729. {
  1730. return 0;
  1731. }
  1732. static int si_common_set_powergating_state(void *handle,
  1733. enum amd_powergating_state state)
  1734. {
  1735. return 0;
  1736. }
  1737. static const struct amd_ip_funcs si_common_ip_funcs = {
  1738. .name = "si_common",
  1739. .early_init = si_common_early_init,
  1740. .late_init = NULL,
  1741. .sw_init = si_common_sw_init,
  1742. .sw_fini = si_common_sw_fini,
  1743. .hw_init = si_common_hw_init,
  1744. .hw_fini = si_common_hw_fini,
  1745. .suspend = si_common_suspend,
  1746. .resume = si_common_resume,
  1747. .is_idle = si_common_is_idle,
  1748. .wait_for_idle = si_common_wait_for_idle,
  1749. .soft_reset = si_common_soft_reset,
  1750. .set_clockgating_state = si_common_set_clockgating_state,
  1751. .set_powergating_state = si_common_set_powergating_state,
  1752. };
  1753. static const struct amdgpu_ip_block_version si_common_ip_block =
  1754. {
  1755. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1756. .major = 1,
  1757. .minor = 0,
  1758. .rev = 0,
  1759. .funcs = &si_common_ip_funcs,
  1760. };
  1761. int si_set_ip_blocks(struct amdgpu_device *adev)
  1762. {
  1763. si_detect_hw_virtualization(adev);
  1764. switch (adev->asic_type) {
  1765. case CHIP_VERDE:
  1766. case CHIP_TAHITI:
  1767. case CHIP_PITCAIRN:
  1768. amdgpu_ip_block_add(adev, &si_common_ip_block);
  1769. amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
  1770. amdgpu_ip_block_add(adev, &si_ih_ip_block);
  1771. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1772. if (adev->enable_virtual_display)
  1773. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1774. else
  1775. amdgpu_ip_block_add(adev, &dce_v6_0_ip_block);
  1776. amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
  1777. amdgpu_ip_block_add(adev, &si_dma_ip_block);
  1778. /* amdgpu_ip_block_add(adev, &uvd_v3_1_ip_block); */
  1779. /* amdgpu_ip_block_add(adev, &vce_v1_0_ip_block); */
  1780. break;
  1781. case CHIP_OLAND:
  1782. amdgpu_ip_block_add(adev, &si_common_ip_block);
  1783. amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
  1784. amdgpu_ip_block_add(adev, &si_ih_ip_block);
  1785. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1786. if (adev->enable_virtual_display)
  1787. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1788. else
  1789. amdgpu_ip_block_add(adev, &dce_v6_4_ip_block);
  1790. amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
  1791. amdgpu_ip_block_add(adev, &si_dma_ip_block);
  1792. /* amdgpu_ip_block_add(adev, &uvd_v3_1_ip_block); */
  1793. /* amdgpu_ip_block_add(adev, &vce_v1_0_ip_block); */
  1794. break;
  1795. case CHIP_HAINAN:
  1796. amdgpu_ip_block_add(adev, &si_common_ip_block);
  1797. amdgpu_ip_block_add(adev, &gmc_v6_0_ip_block);
  1798. amdgpu_ip_block_add(adev, &si_ih_ip_block);
  1799. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1800. if (adev->enable_virtual_display)
  1801. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1802. amdgpu_ip_block_add(adev, &gfx_v6_0_ip_block);
  1803. amdgpu_ip_block_add(adev, &si_dma_ip_block);
  1804. break;
  1805. default:
  1806. BUG();
  1807. }
  1808. return 0;
  1809. }