ci_dpm.c 198 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  47. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  48. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  49. #define MC_CG_ARB_FREQ_F0 0x0a
  50. #define MC_CG_ARB_FREQ_F1 0x0b
  51. #define MC_CG_ARB_FREQ_F2 0x0c
  52. #define MC_CG_ARB_FREQ_F3 0x0d
  53. #define SMC_RAM_END 0x40000
  54. #define VOLTAGE_SCALE 4
  55. #define VOLTAGE_VID_OFFSET_SCALE1 625
  56. #define VOLTAGE_VID_OFFSET_SCALE2 100
  57. static const struct ci_pt_defaults defaults_hawaii_xt =
  58. {
  59. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  60. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  61. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  62. };
  63. static const struct ci_pt_defaults defaults_hawaii_pro =
  64. {
  65. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  66. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  67. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  68. };
  69. static const struct ci_pt_defaults defaults_bonaire_xt =
  70. {
  71. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  72. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  73. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  74. };
  75. #if 0
  76. static const struct ci_pt_defaults defaults_bonaire_pro =
  77. {
  78. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  79. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  80. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  81. };
  82. #endif
  83. static const struct ci_pt_defaults defaults_saturn_xt =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  86. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  87. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  88. };
  89. #if 0
  90. static const struct ci_pt_defaults defaults_saturn_pro =
  91. {
  92. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  93. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  94. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  95. };
  96. #endif
  97. static const struct ci_pt_config_reg didt_config_ci[] =
  98. {
  99. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  166. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  167. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  168. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  169. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  170. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  171. { 0xFFFFFFFF }
  172. };
  173. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  174. {
  175. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  176. }
  177. #define MC_CG_ARB_FREQ_F0 0x0a
  178. #define MC_CG_ARB_FREQ_F1 0x0b
  179. #define MC_CG_ARB_FREQ_F2 0x0c
  180. #define MC_CG_ARB_FREQ_F3 0x0d
  181. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  182. u32 arb_freq_src, u32 arb_freq_dest)
  183. {
  184. u32 mc_arb_dram_timing;
  185. u32 mc_arb_dram_timing2;
  186. u32 burst_time;
  187. u32 mc_cg_config;
  188. switch (arb_freq_src) {
  189. case MC_CG_ARB_FREQ_F0:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  193. MC_ARB_BURST_TIME__STATE0__SHIFT;
  194. break;
  195. case MC_CG_ARB_FREQ_F1:
  196. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  197. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  198. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  199. MC_ARB_BURST_TIME__STATE1__SHIFT;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (arb_freq_dest) {
  205. case MC_CG_ARB_FREQ_F0:
  206. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE0_MASK);
  210. break;
  211. case MC_CG_ARB_FREQ_F1:
  212. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  213. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  214. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  215. ~MC_ARB_BURST_TIME__STATE1_MASK);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  221. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  222. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  223. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  224. return 0;
  225. }
  226. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  227. {
  228. u8 mc_para_index;
  229. if (memory_clock < 10000)
  230. mc_para_index = 0;
  231. else if (memory_clock >= 80000)
  232. mc_para_index = 0x0f;
  233. else
  234. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  235. return mc_para_index;
  236. }
  237. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  238. {
  239. u8 mc_para_index;
  240. if (strobe_mode) {
  241. if (memory_clock < 12500)
  242. mc_para_index = 0x00;
  243. else if (memory_clock > 47500)
  244. mc_para_index = 0x0f;
  245. else
  246. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  247. } else {
  248. if (memory_clock < 65000)
  249. mc_para_index = 0x00;
  250. else if (memory_clock > 135000)
  251. mc_para_index = 0x0f;
  252. else
  253. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  254. }
  255. return mc_para_index;
  256. }
  257. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  258. u32 max_voltage_steps,
  259. struct atom_voltage_table *voltage_table)
  260. {
  261. unsigned int i, diff;
  262. if (voltage_table->count <= max_voltage_steps)
  263. return;
  264. diff = voltage_table->count - max_voltage_steps;
  265. for (i = 0; i < max_voltage_steps; i++)
  266. voltage_table->entries[i] = voltage_table->entries[i + diff];
  267. voltage_table->count = max_voltage_steps;
  268. }
  269. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  270. struct atom_voltage_table_entry *voltage_table,
  271. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  272. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  273. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  274. u32 target_tdp);
  275. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  276. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  277. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  278. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  279. PPSMC_Msg msg, u32 parameter);
  280. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  281. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  282. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  283. {
  284. struct ci_power_info *pi = adev->pm.dpm.priv;
  285. return pi;
  286. }
  287. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  288. {
  289. struct ci_ps *ps = rps->ps_priv;
  290. return ps;
  291. }
  292. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  293. {
  294. struct ci_power_info *pi = ci_get_pi(adev);
  295. switch (adev->pdev->device) {
  296. case 0x6649:
  297. case 0x6650:
  298. case 0x6651:
  299. case 0x6658:
  300. case 0x665C:
  301. case 0x665D:
  302. default:
  303. pi->powertune_defaults = &defaults_bonaire_xt;
  304. break;
  305. case 0x6640:
  306. case 0x6641:
  307. case 0x6646:
  308. case 0x6647:
  309. pi->powertune_defaults = &defaults_saturn_xt;
  310. break;
  311. case 0x67B8:
  312. case 0x67B0:
  313. pi->powertune_defaults = &defaults_hawaii_xt;
  314. break;
  315. case 0x67BA:
  316. case 0x67B1:
  317. pi->powertune_defaults = &defaults_hawaii_pro;
  318. break;
  319. case 0x67A0:
  320. case 0x67A1:
  321. case 0x67A2:
  322. case 0x67A8:
  323. case 0x67A9:
  324. case 0x67AA:
  325. case 0x67B9:
  326. case 0x67BE:
  327. pi->powertune_defaults = &defaults_bonaire_xt;
  328. break;
  329. }
  330. pi->dte_tj_offset = 0;
  331. pi->caps_power_containment = true;
  332. pi->caps_cac = false;
  333. pi->caps_sq_ramping = false;
  334. pi->caps_db_ramping = false;
  335. pi->caps_td_ramping = false;
  336. pi->caps_tcp_ramping = false;
  337. if (pi->caps_power_containment) {
  338. pi->caps_cac = true;
  339. if (adev->asic_type == CHIP_HAWAII)
  340. pi->enable_bapm_feature = false;
  341. else
  342. pi->enable_bapm_feature = true;
  343. pi->enable_tdc_limit_feature = true;
  344. pi->enable_pkg_pwr_tracking_feature = true;
  345. }
  346. }
  347. static u8 ci_convert_to_vid(u16 vddc)
  348. {
  349. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  350. }
  351. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  352. {
  353. struct ci_power_info *pi = ci_get_pi(adev);
  354. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  355. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  356. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  357. u32 i;
  358. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  359. return -EINVAL;
  360. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  361. return -EINVAL;
  362. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  363. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  364. return -EINVAL;
  365. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  366. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  367. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  368. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  369. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  370. } else {
  371. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  372. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  373. }
  374. }
  375. return 0;
  376. }
  377. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  378. {
  379. struct ci_power_info *pi = ci_get_pi(adev);
  380. u8 *vid = pi->smc_powertune_table.VddCVid;
  381. u32 i;
  382. if (pi->vddc_voltage_table.count > 8)
  383. return -EINVAL;
  384. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  385. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  386. return 0;
  387. }
  388. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  389. {
  390. struct ci_power_info *pi = ci_get_pi(adev);
  391. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  392. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  393. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  394. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  395. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  396. return 0;
  397. }
  398. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  399. {
  400. struct ci_power_info *pi = ci_get_pi(adev);
  401. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  402. u16 tdc_limit;
  403. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  404. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  405. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  406. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  407. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  408. return 0;
  409. }
  410. static int ci_populate_dw8(struct amdgpu_device *adev)
  411. {
  412. struct ci_power_info *pi = ci_get_pi(adev);
  413. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  414. int ret;
  415. ret = amdgpu_ci_read_smc_sram_dword(adev,
  416. SMU7_FIRMWARE_HEADER_LOCATION +
  417. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  418. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  419. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  420. pi->sram_end);
  421. if (ret)
  422. return -EINVAL;
  423. else
  424. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  425. return 0;
  426. }
  427. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  428. {
  429. struct ci_power_info *pi = ci_get_pi(adev);
  430. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  431. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  432. adev->pm.dpm.fan.fan_output_sensitivity =
  433. adev->pm.dpm.fan.default_fan_output_sensitivity;
  434. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  435. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  436. return 0;
  437. }
  438. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  439. {
  440. struct ci_power_info *pi = ci_get_pi(adev);
  441. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  442. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  443. int i, min, max;
  444. min = max = hi_vid[0];
  445. for (i = 0; i < 8; i++) {
  446. if (0 != hi_vid[i]) {
  447. if (min > hi_vid[i])
  448. min = hi_vid[i];
  449. if (max < hi_vid[i])
  450. max = hi_vid[i];
  451. }
  452. if (0 != lo_vid[i]) {
  453. if (min > lo_vid[i])
  454. min = lo_vid[i];
  455. if (max < lo_vid[i])
  456. max = lo_vid[i];
  457. }
  458. }
  459. if ((min == 0) || (max == 0))
  460. return -EINVAL;
  461. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  462. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  463. return 0;
  464. }
  465. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  466. {
  467. struct ci_power_info *pi = ci_get_pi(adev);
  468. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  469. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  470. struct amdgpu_cac_tdp_table *cac_tdp_table =
  471. adev->pm.dpm.dyn_state.cac_tdp_table;
  472. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  473. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  474. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  475. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  476. return 0;
  477. }
  478. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  479. {
  480. struct ci_power_info *pi = ci_get_pi(adev);
  481. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  482. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  483. struct amdgpu_cac_tdp_table *cac_tdp_table =
  484. adev->pm.dpm.dyn_state.cac_tdp_table;
  485. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  486. int i, j, k;
  487. const u16 *def1;
  488. const u16 *def2;
  489. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  490. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  491. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  492. dpm_table->GpuTjMax =
  493. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  494. dpm_table->GpuTjHyst = 8;
  495. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  496. if (ppm) {
  497. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  498. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  499. } else {
  500. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  501. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  502. }
  503. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  504. def1 = pt_defaults->bapmti_r;
  505. def2 = pt_defaults->bapmti_rc;
  506. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  507. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  508. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  509. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  510. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  511. def1++;
  512. def2++;
  513. }
  514. }
  515. }
  516. return 0;
  517. }
  518. static int ci_populate_pm_base(struct amdgpu_device *adev)
  519. {
  520. struct ci_power_info *pi = ci_get_pi(adev);
  521. u32 pm_fuse_table_offset;
  522. int ret;
  523. if (pi->caps_power_containment) {
  524. ret = amdgpu_ci_read_smc_sram_dword(adev,
  525. SMU7_FIRMWARE_HEADER_LOCATION +
  526. offsetof(SMU7_Firmware_Header, PmFuseTable),
  527. &pm_fuse_table_offset, pi->sram_end);
  528. if (ret)
  529. return ret;
  530. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  531. if (ret)
  532. return ret;
  533. ret = ci_populate_vddc_vid(adev);
  534. if (ret)
  535. return ret;
  536. ret = ci_populate_svi_load_line(adev);
  537. if (ret)
  538. return ret;
  539. ret = ci_populate_tdc_limit(adev);
  540. if (ret)
  541. return ret;
  542. ret = ci_populate_dw8(adev);
  543. if (ret)
  544. return ret;
  545. ret = ci_populate_fuzzy_fan(adev);
  546. if (ret)
  547. return ret;
  548. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  549. if (ret)
  550. return ret;
  551. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  552. if (ret)
  553. return ret;
  554. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  555. (u8 *)&pi->smc_powertune_table,
  556. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  557. if (ret)
  558. return ret;
  559. }
  560. return 0;
  561. }
  562. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  563. {
  564. struct ci_power_info *pi = ci_get_pi(adev);
  565. u32 data;
  566. if (pi->caps_sq_ramping) {
  567. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  568. if (enable)
  569. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  570. else
  571. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  572. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  573. }
  574. if (pi->caps_db_ramping) {
  575. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  576. if (enable)
  577. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  578. else
  579. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  580. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  581. }
  582. if (pi->caps_td_ramping) {
  583. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  584. if (enable)
  585. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  586. else
  587. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  588. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  589. }
  590. if (pi->caps_tcp_ramping) {
  591. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  592. if (enable)
  593. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  594. else
  595. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  596. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  597. }
  598. }
  599. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  600. const struct ci_pt_config_reg *cac_config_regs)
  601. {
  602. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  603. u32 data;
  604. u32 cache = 0;
  605. if (config_regs == NULL)
  606. return -EINVAL;
  607. while (config_regs->offset != 0xFFFFFFFF) {
  608. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  609. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  610. } else {
  611. switch (config_regs->type) {
  612. case CISLANDS_CONFIGREG_SMC_IND:
  613. data = RREG32_SMC(config_regs->offset);
  614. break;
  615. case CISLANDS_CONFIGREG_DIDT_IND:
  616. data = RREG32_DIDT(config_regs->offset);
  617. break;
  618. default:
  619. data = RREG32(config_regs->offset);
  620. break;
  621. }
  622. data &= ~config_regs->mask;
  623. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  624. data |= cache;
  625. switch (config_regs->type) {
  626. case CISLANDS_CONFIGREG_SMC_IND:
  627. WREG32_SMC(config_regs->offset, data);
  628. break;
  629. case CISLANDS_CONFIGREG_DIDT_IND:
  630. WREG32_DIDT(config_regs->offset, data);
  631. break;
  632. default:
  633. WREG32(config_regs->offset, data);
  634. break;
  635. }
  636. cache = 0;
  637. }
  638. config_regs++;
  639. }
  640. return 0;
  641. }
  642. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  643. {
  644. struct ci_power_info *pi = ci_get_pi(adev);
  645. int ret;
  646. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  647. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  648. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  649. if (enable) {
  650. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  651. if (ret) {
  652. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  653. return ret;
  654. }
  655. }
  656. ci_do_enable_didt(adev, enable);
  657. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  658. }
  659. return 0;
  660. }
  661. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  662. {
  663. struct ci_power_info *pi = ci_get_pi(adev);
  664. PPSMC_Result smc_result;
  665. int ret = 0;
  666. if (enable) {
  667. pi->power_containment_features = 0;
  668. if (pi->caps_power_containment) {
  669. if (pi->enable_bapm_feature) {
  670. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  671. if (smc_result != PPSMC_Result_OK)
  672. ret = -EINVAL;
  673. else
  674. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  675. }
  676. if (pi->enable_tdc_limit_feature) {
  677. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  678. if (smc_result != PPSMC_Result_OK)
  679. ret = -EINVAL;
  680. else
  681. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  682. }
  683. if (pi->enable_pkg_pwr_tracking_feature) {
  684. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  685. if (smc_result != PPSMC_Result_OK) {
  686. ret = -EINVAL;
  687. } else {
  688. struct amdgpu_cac_tdp_table *cac_tdp_table =
  689. adev->pm.dpm.dyn_state.cac_tdp_table;
  690. u32 default_pwr_limit =
  691. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  692. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  693. ci_set_power_limit(adev, default_pwr_limit);
  694. }
  695. }
  696. }
  697. } else {
  698. if (pi->caps_power_containment && pi->power_containment_features) {
  699. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  700. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  701. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  702. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  703. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  704. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  705. pi->power_containment_features = 0;
  706. }
  707. }
  708. return ret;
  709. }
  710. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  711. {
  712. struct ci_power_info *pi = ci_get_pi(adev);
  713. PPSMC_Result smc_result;
  714. int ret = 0;
  715. if (pi->caps_cac) {
  716. if (enable) {
  717. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  718. if (smc_result != PPSMC_Result_OK) {
  719. ret = -EINVAL;
  720. pi->cac_enabled = false;
  721. } else {
  722. pi->cac_enabled = true;
  723. }
  724. } else if (pi->cac_enabled) {
  725. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  726. pi->cac_enabled = false;
  727. }
  728. }
  729. return ret;
  730. }
  731. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  732. bool enable)
  733. {
  734. struct ci_power_info *pi = ci_get_pi(adev);
  735. PPSMC_Result smc_result = PPSMC_Result_OK;
  736. if (pi->thermal_sclk_dpm_enabled) {
  737. if (enable)
  738. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  739. else
  740. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  741. }
  742. if (smc_result == PPSMC_Result_OK)
  743. return 0;
  744. else
  745. return -EINVAL;
  746. }
  747. static int ci_power_control_set_level(struct amdgpu_device *adev)
  748. {
  749. struct ci_power_info *pi = ci_get_pi(adev);
  750. struct amdgpu_cac_tdp_table *cac_tdp_table =
  751. adev->pm.dpm.dyn_state.cac_tdp_table;
  752. s32 adjust_percent;
  753. s32 target_tdp;
  754. int ret = 0;
  755. bool adjust_polarity = false; /* ??? */
  756. if (pi->caps_power_containment) {
  757. adjust_percent = adjust_polarity ?
  758. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  759. target_tdp = ((100 + adjust_percent) *
  760. (s32)cac_tdp_table->configurable_tdp) / 100;
  761. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  762. }
  763. return ret;
  764. }
  765. static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  766. {
  767. struct ci_power_info *pi = ci_get_pi(adev);
  768. pi->uvd_power_gated = gate;
  769. if (gate) {
  770. /* stop the UVD block */
  771. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  772. AMD_PG_STATE_GATE);
  773. ci_update_uvd_dpm(adev, gate);
  774. } else {
  775. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  776. AMD_PG_STATE_UNGATE);
  777. ci_update_uvd_dpm(adev, gate);
  778. }
  779. }
  780. static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
  781. {
  782. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  783. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  784. if (vblank_time < switch_limit)
  785. return true;
  786. else
  787. return false;
  788. }
  789. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  790. struct amdgpu_ps *rps)
  791. {
  792. struct ci_ps *ps = ci_get_ps(rps);
  793. struct ci_power_info *pi = ci_get_pi(adev);
  794. struct amdgpu_clock_and_voltage_limits *max_limits;
  795. bool disable_mclk_switching;
  796. u32 sclk, mclk;
  797. int i;
  798. if (rps->vce_active) {
  799. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  800. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  801. } else {
  802. rps->evclk = 0;
  803. rps->ecclk = 0;
  804. }
  805. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  806. ci_dpm_vblank_too_short(adev))
  807. disable_mclk_switching = true;
  808. else
  809. disable_mclk_switching = false;
  810. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  811. pi->battery_state = true;
  812. else
  813. pi->battery_state = false;
  814. if (adev->pm.dpm.ac_power)
  815. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  816. else
  817. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  818. if (adev->pm.dpm.ac_power == false) {
  819. for (i = 0; i < ps->performance_level_count; i++) {
  820. if (ps->performance_levels[i].mclk > max_limits->mclk)
  821. ps->performance_levels[i].mclk = max_limits->mclk;
  822. if (ps->performance_levels[i].sclk > max_limits->sclk)
  823. ps->performance_levels[i].sclk = max_limits->sclk;
  824. }
  825. }
  826. /* XXX validate the min clocks required for display */
  827. if (disable_mclk_switching) {
  828. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  829. sclk = ps->performance_levels[0].sclk;
  830. } else {
  831. mclk = ps->performance_levels[0].mclk;
  832. sclk = ps->performance_levels[0].sclk;
  833. }
  834. if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
  835. sclk = adev->pm.pm_display_cfg.min_core_set_clock;
  836. if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
  837. mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
  838. if (rps->vce_active) {
  839. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  840. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  841. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  842. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  843. }
  844. ps->performance_levels[0].sclk = sclk;
  845. ps->performance_levels[0].mclk = mclk;
  846. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  847. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  848. if (disable_mclk_switching) {
  849. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  850. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  851. } else {
  852. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  853. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  854. }
  855. }
  856. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  857. int min_temp, int max_temp)
  858. {
  859. int low_temp = 0 * 1000;
  860. int high_temp = 255 * 1000;
  861. u32 tmp;
  862. if (low_temp < min_temp)
  863. low_temp = min_temp;
  864. if (high_temp > max_temp)
  865. high_temp = max_temp;
  866. if (high_temp < low_temp) {
  867. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  868. return -EINVAL;
  869. }
  870. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  871. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  872. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  873. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  874. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  875. #if 0
  876. /* XXX: need to figure out how to handle this properly */
  877. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  878. tmp &= DIG_THERM_DPM_MASK;
  879. tmp |= DIG_THERM_DPM(high_temp / 1000);
  880. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  881. #endif
  882. adev->pm.dpm.thermal.min_temp = low_temp;
  883. adev->pm.dpm.thermal.max_temp = high_temp;
  884. return 0;
  885. }
  886. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  887. bool enable)
  888. {
  889. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  890. PPSMC_Result result;
  891. if (enable) {
  892. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  893. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  894. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  895. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  896. if (result != PPSMC_Result_OK) {
  897. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  898. return -EINVAL;
  899. }
  900. } else {
  901. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  902. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  903. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  904. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  905. if (result != PPSMC_Result_OK) {
  906. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  907. return -EINVAL;
  908. }
  909. }
  910. return 0;
  911. }
  912. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  913. {
  914. struct ci_power_info *pi = ci_get_pi(adev);
  915. u32 tmp;
  916. if (pi->fan_ctrl_is_in_default_mode) {
  917. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  918. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  919. pi->fan_ctrl_default_mode = tmp;
  920. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  921. >> CG_FDO_CTRL2__TMIN__SHIFT;
  922. pi->t_min = tmp;
  923. pi->fan_ctrl_is_in_default_mode = false;
  924. }
  925. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  926. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  927. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  928. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  929. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  930. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  931. }
  932. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  933. {
  934. struct ci_power_info *pi = ci_get_pi(adev);
  935. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  936. u32 duty100;
  937. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  938. u16 fdo_min, slope1, slope2;
  939. u32 reference_clock, tmp;
  940. int ret;
  941. u64 tmp64;
  942. if (!pi->fan_table_start) {
  943. adev->pm.dpm.fan.ucode_fan_control = false;
  944. return 0;
  945. }
  946. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  947. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  948. if (duty100 == 0) {
  949. adev->pm.dpm.fan.ucode_fan_control = false;
  950. return 0;
  951. }
  952. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  953. do_div(tmp64, 10000);
  954. fdo_min = (u16)tmp64;
  955. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  956. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  957. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  958. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  959. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  960. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  961. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  962. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  963. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  964. fan_table.Slope1 = cpu_to_be16(slope1);
  965. fan_table.Slope2 = cpu_to_be16(slope2);
  966. fan_table.FdoMin = cpu_to_be16(fdo_min);
  967. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  968. fan_table.HystUp = cpu_to_be16(1);
  969. fan_table.HystSlope = cpu_to_be16(1);
  970. fan_table.TempRespLim = cpu_to_be16(5);
  971. reference_clock = amdgpu_asic_get_xclk(adev);
  972. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  973. reference_clock) / 1600);
  974. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  975. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  976. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  977. fan_table.TempSrc = (uint8_t)tmp;
  978. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  979. pi->fan_table_start,
  980. (u8 *)(&fan_table),
  981. sizeof(fan_table),
  982. pi->sram_end);
  983. if (ret) {
  984. DRM_ERROR("Failed to load fan table to the SMC.");
  985. adev->pm.dpm.fan.ucode_fan_control = false;
  986. }
  987. return 0;
  988. }
  989. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  990. {
  991. struct ci_power_info *pi = ci_get_pi(adev);
  992. PPSMC_Result ret;
  993. if (pi->caps_od_fuzzy_fan_control_support) {
  994. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  995. PPSMC_StartFanControl,
  996. FAN_CONTROL_FUZZY);
  997. if (ret != PPSMC_Result_OK)
  998. return -EINVAL;
  999. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1000. PPSMC_MSG_SetFanPwmMax,
  1001. adev->pm.dpm.fan.default_max_fan_pwm);
  1002. if (ret != PPSMC_Result_OK)
  1003. return -EINVAL;
  1004. } else {
  1005. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1006. PPSMC_StartFanControl,
  1007. FAN_CONTROL_TABLE);
  1008. if (ret != PPSMC_Result_OK)
  1009. return -EINVAL;
  1010. }
  1011. pi->fan_is_controlled_by_smc = true;
  1012. return 0;
  1013. }
  1014. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  1015. {
  1016. PPSMC_Result ret;
  1017. struct ci_power_info *pi = ci_get_pi(adev);
  1018. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1019. if (ret == PPSMC_Result_OK) {
  1020. pi->fan_is_controlled_by_smc = false;
  1021. return 0;
  1022. } else {
  1023. return -EINVAL;
  1024. }
  1025. }
  1026. static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  1027. u32 *speed)
  1028. {
  1029. u32 duty, duty100;
  1030. u64 tmp64;
  1031. if (adev->pm.no_fan)
  1032. return -ENOENT;
  1033. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1034. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1035. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1036. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1037. if (duty100 == 0)
  1038. return -EINVAL;
  1039. tmp64 = (u64)duty * 100;
  1040. do_div(tmp64, duty100);
  1041. *speed = (u32)tmp64;
  1042. if (*speed > 100)
  1043. *speed = 100;
  1044. return 0;
  1045. }
  1046. static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  1047. u32 speed)
  1048. {
  1049. u32 tmp;
  1050. u32 duty, duty100;
  1051. u64 tmp64;
  1052. struct ci_power_info *pi = ci_get_pi(adev);
  1053. if (adev->pm.no_fan)
  1054. return -ENOENT;
  1055. if (pi->fan_is_controlled_by_smc)
  1056. return -EINVAL;
  1057. if (speed > 100)
  1058. return -EINVAL;
  1059. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1060. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1061. if (duty100 == 0)
  1062. return -EINVAL;
  1063. tmp64 = (u64)speed * duty100;
  1064. do_div(tmp64, 100);
  1065. duty = (u32)tmp64;
  1066. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1067. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1068. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1069. return 0;
  1070. }
  1071. static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  1072. {
  1073. if (mode) {
  1074. /* stop auto-manage */
  1075. if (adev->pm.dpm.fan.ucode_fan_control)
  1076. ci_fan_ctrl_stop_smc_fan_control(adev);
  1077. ci_fan_ctrl_set_static_mode(adev, mode);
  1078. } else {
  1079. /* restart auto-manage */
  1080. if (adev->pm.dpm.fan.ucode_fan_control)
  1081. ci_thermal_start_smc_fan_control(adev);
  1082. else
  1083. ci_fan_ctrl_set_default_mode(adev);
  1084. }
  1085. }
  1086. static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  1087. {
  1088. struct ci_power_info *pi = ci_get_pi(adev);
  1089. u32 tmp;
  1090. if (pi->fan_is_controlled_by_smc)
  1091. return 0;
  1092. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1093. return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
  1094. }
  1095. #if 0
  1096. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1097. u32 *speed)
  1098. {
  1099. u32 tach_period;
  1100. u32 xclk = amdgpu_asic_get_xclk(adev);
  1101. if (adev->pm.no_fan)
  1102. return -ENOENT;
  1103. if (adev->pm.fan_pulses_per_revolution == 0)
  1104. return -ENOENT;
  1105. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1106. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1107. if (tach_period == 0)
  1108. return -ENOENT;
  1109. *speed = 60 * xclk * 10000 / tach_period;
  1110. return 0;
  1111. }
  1112. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1113. u32 speed)
  1114. {
  1115. u32 tach_period, tmp;
  1116. u32 xclk = amdgpu_asic_get_xclk(adev);
  1117. if (adev->pm.no_fan)
  1118. return -ENOENT;
  1119. if (adev->pm.fan_pulses_per_revolution == 0)
  1120. return -ENOENT;
  1121. if ((speed < adev->pm.fan_min_rpm) ||
  1122. (speed > adev->pm.fan_max_rpm))
  1123. return -EINVAL;
  1124. if (adev->pm.dpm.fan.ucode_fan_control)
  1125. ci_fan_ctrl_stop_smc_fan_control(adev);
  1126. tach_period = 60 * xclk * 10000 / (8 * speed);
  1127. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1128. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1129. WREG32_SMC(CG_TACH_CTRL, tmp);
  1130. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1131. return 0;
  1132. }
  1133. #endif
  1134. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1135. {
  1136. struct ci_power_info *pi = ci_get_pi(adev);
  1137. u32 tmp;
  1138. if (!pi->fan_ctrl_is_in_default_mode) {
  1139. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1140. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1141. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1142. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1143. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1144. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1145. pi->fan_ctrl_is_in_default_mode = true;
  1146. }
  1147. }
  1148. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1149. {
  1150. if (adev->pm.dpm.fan.ucode_fan_control) {
  1151. ci_fan_ctrl_start_smc_fan_control(adev);
  1152. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1153. }
  1154. }
  1155. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1156. {
  1157. u32 tmp;
  1158. if (adev->pm.fan_pulses_per_revolution) {
  1159. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1160. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1161. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1162. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1163. }
  1164. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1165. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1166. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1167. }
  1168. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1169. {
  1170. int ret;
  1171. ci_thermal_initialize(adev);
  1172. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1173. if (ret)
  1174. return ret;
  1175. ret = ci_thermal_enable_alert(adev, true);
  1176. if (ret)
  1177. return ret;
  1178. if (adev->pm.dpm.fan.ucode_fan_control) {
  1179. ret = ci_thermal_setup_fan_table(adev);
  1180. if (ret)
  1181. return ret;
  1182. ci_thermal_start_smc_fan_control(adev);
  1183. }
  1184. return 0;
  1185. }
  1186. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1187. {
  1188. if (!adev->pm.no_fan)
  1189. ci_fan_ctrl_set_default_mode(adev);
  1190. }
  1191. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1192. u16 reg_offset, u32 *value)
  1193. {
  1194. struct ci_power_info *pi = ci_get_pi(adev);
  1195. return amdgpu_ci_read_smc_sram_dword(adev,
  1196. pi->soft_regs_start + reg_offset,
  1197. value, pi->sram_end);
  1198. }
  1199. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1200. u16 reg_offset, u32 value)
  1201. {
  1202. struct ci_power_info *pi = ci_get_pi(adev);
  1203. return amdgpu_ci_write_smc_sram_dword(adev,
  1204. pi->soft_regs_start + reg_offset,
  1205. value, pi->sram_end);
  1206. }
  1207. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1208. {
  1209. struct ci_power_info *pi = ci_get_pi(adev);
  1210. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1211. if (pi->caps_fps) {
  1212. u16 tmp;
  1213. tmp = 45;
  1214. table->FpsHighT = cpu_to_be16(tmp);
  1215. tmp = 30;
  1216. table->FpsLowT = cpu_to_be16(tmp);
  1217. }
  1218. }
  1219. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1220. {
  1221. struct ci_power_info *pi = ci_get_pi(adev);
  1222. int ret = 0;
  1223. u32 low_sclk_interrupt_t = 0;
  1224. if (pi->caps_sclk_throttle_low_notification) {
  1225. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1226. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1227. pi->dpm_table_start +
  1228. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1229. (u8 *)&low_sclk_interrupt_t,
  1230. sizeof(u32), pi->sram_end);
  1231. }
  1232. return ret;
  1233. }
  1234. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1235. {
  1236. struct ci_power_info *pi = ci_get_pi(adev);
  1237. u16 leakage_id, virtual_voltage_id;
  1238. u16 vddc, vddci;
  1239. int i;
  1240. pi->vddc_leakage.count = 0;
  1241. pi->vddci_leakage.count = 0;
  1242. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1243. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1244. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1245. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1246. continue;
  1247. if (vddc != 0 && vddc != virtual_voltage_id) {
  1248. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1249. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1250. pi->vddc_leakage.count++;
  1251. }
  1252. }
  1253. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1254. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1255. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1256. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1257. virtual_voltage_id,
  1258. leakage_id) == 0) {
  1259. if (vddc != 0 && vddc != virtual_voltage_id) {
  1260. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1261. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1262. pi->vddc_leakage.count++;
  1263. }
  1264. if (vddci != 0 && vddci != virtual_voltage_id) {
  1265. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1266. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1267. pi->vddci_leakage.count++;
  1268. }
  1269. }
  1270. }
  1271. }
  1272. }
  1273. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1274. {
  1275. struct ci_power_info *pi = ci_get_pi(adev);
  1276. bool want_thermal_protection;
  1277. enum amdgpu_dpm_event_src dpm_event_src;
  1278. u32 tmp;
  1279. switch (sources) {
  1280. case 0:
  1281. default:
  1282. want_thermal_protection = false;
  1283. break;
  1284. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1285. want_thermal_protection = true;
  1286. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1287. break;
  1288. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1289. want_thermal_protection = true;
  1290. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1291. break;
  1292. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1293. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1294. want_thermal_protection = true;
  1295. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1296. break;
  1297. }
  1298. if (want_thermal_protection) {
  1299. #if 0
  1300. /* XXX: need to figure out how to handle this properly */
  1301. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1302. tmp &= DPM_EVENT_SRC_MASK;
  1303. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1304. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1305. #endif
  1306. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1307. if (pi->thermal_protection)
  1308. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1309. else
  1310. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1311. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1312. } else {
  1313. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1314. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1315. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1316. }
  1317. }
  1318. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1319. enum amdgpu_dpm_auto_throttle_src source,
  1320. bool enable)
  1321. {
  1322. struct ci_power_info *pi = ci_get_pi(adev);
  1323. if (enable) {
  1324. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1325. pi->active_auto_throttle_sources |= 1 << source;
  1326. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1327. }
  1328. } else {
  1329. if (pi->active_auto_throttle_sources & (1 << source)) {
  1330. pi->active_auto_throttle_sources &= ~(1 << source);
  1331. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1332. }
  1333. }
  1334. }
  1335. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1336. {
  1337. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1338. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1339. }
  1340. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1341. {
  1342. struct ci_power_info *pi = ci_get_pi(adev);
  1343. PPSMC_Result smc_result;
  1344. if (!pi->need_update_smu7_dpm_table)
  1345. return 0;
  1346. if ((!pi->sclk_dpm_key_disabled) &&
  1347. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1348. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1349. if (smc_result != PPSMC_Result_OK)
  1350. return -EINVAL;
  1351. }
  1352. if ((!pi->mclk_dpm_key_disabled) &&
  1353. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1354. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1355. if (smc_result != PPSMC_Result_OK)
  1356. return -EINVAL;
  1357. }
  1358. pi->need_update_smu7_dpm_table = 0;
  1359. return 0;
  1360. }
  1361. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1362. {
  1363. struct ci_power_info *pi = ci_get_pi(adev);
  1364. PPSMC_Result smc_result;
  1365. if (enable) {
  1366. if (!pi->sclk_dpm_key_disabled) {
  1367. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1368. if (smc_result != PPSMC_Result_OK)
  1369. return -EINVAL;
  1370. }
  1371. if (!pi->mclk_dpm_key_disabled) {
  1372. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1373. if (smc_result != PPSMC_Result_OK)
  1374. return -EINVAL;
  1375. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1376. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1377. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1378. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1379. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1380. udelay(10);
  1381. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1382. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1383. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1384. }
  1385. } else {
  1386. if (!pi->sclk_dpm_key_disabled) {
  1387. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1388. if (smc_result != PPSMC_Result_OK)
  1389. return -EINVAL;
  1390. }
  1391. if (!pi->mclk_dpm_key_disabled) {
  1392. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1393. if (smc_result != PPSMC_Result_OK)
  1394. return -EINVAL;
  1395. }
  1396. }
  1397. return 0;
  1398. }
  1399. static int ci_start_dpm(struct amdgpu_device *adev)
  1400. {
  1401. struct ci_power_info *pi = ci_get_pi(adev);
  1402. PPSMC_Result smc_result;
  1403. int ret;
  1404. u32 tmp;
  1405. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1406. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1407. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1408. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1409. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1410. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1411. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1412. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1413. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1414. if (smc_result != PPSMC_Result_OK)
  1415. return -EINVAL;
  1416. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1417. if (ret)
  1418. return ret;
  1419. if (!pi->pcie_dpm_key_disabled) {
  1420. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1421. if (smc_result != PPSMC_Result_OK)
  1422. return -EINVAL;
  1423. }
  1424. return 0;
  1425. }
  1426. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1427. {
  1428. struct ci_power_info *pi = ci_get_pi(adev);
  1429. PPSMC_Result smc_result;
  1430. if (!pi->need_update_smu7_dpm_table)
  1431. return 0;
  1432. if ((!pi->sclk_dpm_key_disabled) &&
  1433. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1434. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1435. if (smc_result != PPSMC_Result_OK)
  1436. return -EINVAL;
  1437. }
  1438. if ((!pi->mclk_dpm_key_disabled) &&
  1439. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1440. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1441. if (smc_result != PPSMC_Result_OK)
  1442. return -EINVAL;
  1443. }
  1444. return 0;
  1445. }
  1446. static int ci_stop_dpm(struct amdgpu_device *adev)
  1447. {
  1448. struct ci_power_info *pi = ci_get_pi(adev);
  1449. PPSMC_Result smc_result;
  1450. int ret;
  1451. u32 tmp;
  1452. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1453. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1454. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1455. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1456. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1457. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1458. if (!pi->pcie_dpm_key_disabled) {
  1459. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1460. if (smc_result != PPSMC_Result_OK)
  1461. return -EINVAL;
  1462. }
  1463. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1464. if (ret)
  1465. return ret;
  1466. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1467. if (smc_result != PPSMC_Result_OK)
  1468. return -EINVAL;
  1469. return 0;
  1470. }
  1471. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1472. {
  1473. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1474. if (enable)
  1475. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1476. else
  1477. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1478. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1479. }
  1480. #if 0
  1481. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1482. bool ac_power)
  1483. {
  1484. struct ci_power_info *pi = ci_get_pi(adev);
  1485. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1486. adev->pm.dpm.dyn_state.cac_tdp_table;
  1487. u32 power_limit;
  1488. if (ac_power)
  1489. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1490. else
  1491. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1492. ci_set_power_limit(adev, power_limit);
  1493. if (pi->caps_automatic_dc_transition) {
  1494. if (ac_power)
  1495. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1496. else
  1497. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1498. }
  1499. return 0;
  1500. }
  1501. #endif
  1502. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1503. PPSMC_Msg msg, u32 parameter)
  1504. {
  1505. WREG32(mmSMC_MSG_ARG_0, parameter);
  1506. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1507. }
  1508. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1509. PPSMC_Msg msg, u32 *parameter)
  1510. {
  1511. PPSMC_Result smc_result;
  1512. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1513. if ((smc_result == PPSMC_Result_OK) && parameter)
  1514. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1515. return smc_result;
  1516. }
  1517. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1518. {
  1519. struct ci_power_info *pi = ci_get_pi(adev);
  1520. if (!pi->sclk_dpm_key_disabled) {
  1521. PPSMC_Result smc_result =
  1522. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1523. if (smc_result != PPSMC_Result_OK)
  1524. return -EINVAL;
  1525. }
  1526. return 0;
  1527. }
  1528. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1529. {
  1530. struct ci_power_info *pi = ci_get_pi(adev);
  1531. if (!pi->mclk_dpm_key_disabled) {
  1532. PPSMC_Result smc_result =
  1533. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1534. if (smc_result != PPSMC_Result_OK)
  1535. return -EINVAL;
  1536. }
  1537. return 0;
  1538. }
  1539. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1540. {
  1541. struct ci_power_info *pi = ci_get_pi(adev);
  1542. if (!pi->pcie_dpm_key_disabled) {
  1543. PPSMC_Result smc_result =
  1544. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1545. if (smc_result != PPSMC_Result_OK)
  1546. return -EINVAL;
  1547. }
  1548. return 0;
  1549. }
  1550. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1551. {
  1552. struct ci_power_info *pi = ci_get_pi(adev);
  1553. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1554. PPSMC_Result smc_result =
  1555. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1556. if (smc_result != PPSMC_Result_OK)
  1557. return -EINVAL;
  1558. }
  1559. return 0;
  1560. }
  1561. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1562. u32 target_tdp)
  1563. {
  1564. PPSMC_Result smc_result =
  1565. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1566. if (smc_result != PPSMC_Result_OK)
  1567. return -EINVAL;
  1568. return 0;
  1569. }
  1570. #if 0
  1571. static int ci_set_boot_state(struct amdgpu_device *adev)
  1572. {
  1573. return ci_enable_sclk_mclk_dpm(adev, false);
  1574. }
  1575. #endif
  1576. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1577. {
  1578. u32 sclk_freq;
  1579. PPSMC_Result smc_result =
  1580. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1581. PPSMC_MSG_API_GetSclkFrequency,
  1582. &sclk_freq);
  1583. if (smc_result != PPSMC_Result_OK)
  1584. sclk_freq = 0;
  1585. return sclk_freq;
  1586. }
  1587. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1588. {
  1589. u32 mclk_freq;
  1590. PPSMC_Result smc_result =
  1591. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1592. PPSMC_MSG_API_GetMclkFrequency,
  1593. &mclk_freq);
  1594. if (smc_result != PPSMC_Result_OK)
  1595. mclk_freq = 0;
  1596. return mclk_freq;
  1597. }
  1598. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1599. {
  1600. int i;
  1601. amdgpu_ci_program_jump_on_start(adev);
  1602. amdgpu_ci_start_smc_clock(adev);
  1603. amdgpu_ci_start_smc(adev);
  1604. for (i = 0; i < adev->usec_timeout; i++) {
  1605. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1606. break;
  1607. }
  1608. }
  1609. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1610. {
  1611. amdgpu_ci_reset_smc(adev);
  1612. amdgpu_ci_stop_smc_clock(adev);
  1613. }
  1614. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1615. {
  1616. struct ci_power_info *pi = ci_get_pi(adev);
  1617. u32 tmp;
  1618. int ret;
  1619. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1620. SMU7_FIRMWARE_HEADER_LOCATION +
  1621. offsetof(SMU7_Firmware_Header, DpmTable),
  1622. &tmp, pi->sram_end);
  1623. if (ret)
  1624. return ret;
  1625. pi->dpm_table_start = tmp;
  1626. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1627. SMU7_FIRMWARE_HEADER_LOCATION +
  1628. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1629. &tmp, pi->sram_end);
  1630. if (ret)
  1631. return ret;
  1632. pi->soft_regs_start = tmp;
  1633. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1634. SMU7_FIRMWARE_HEADER_LOCATION +
  1635. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1636. &tmp, pi->sram_end);
  1637. if (ret)
  1638. return ret;
  1639. pi->mc_reg_table_start = tmp;
  1640. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1641. SMU7_FIRMWARE_HEADER_LOCATION +
  1642. offsetof(SMU7_Firmware_Header, FanTable),
  1643. &tmp, pi->sram_end);
  1644. if (ret)
  1645. return ret;
  1646. pi->fan_table_start = tmp;
  1647. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1648. SMU7_FIRMWARE_HEADER_LOCATION +
  1649. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1650. &tmp, pi->sram_end);
  1651. if (ret)
  1652. return ret;
  1653. pi->arb_table_start = tmp;
  1654. return 0;
  1655. }
  1656. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1657. {
  1658. struct ci_power_info *pi = ci_get_pi(adev);
  1659. pi->clock_registers.cg_spll_func_cntl =
  1660. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1661. pi->clock_registers.cg_spll_func_cntl_2 =
  1662. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1663. pi->clock_registers.cg_spll_func_cntl_3 =
  1664. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1665. pi->clock_registers.cg_spll_func_cntl_4 =
  1666. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1667. pi->clock_registers.cg_spll_spread_spectrum =
  1668. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1669. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1670. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1671. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1672. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1673. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1674. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1675. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1676. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1677. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1678. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1679. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1680. }
  1681. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1682. {
  1683. struct ci_power_info *pi = ci_get_pi(adev);
  1684. pi->low_sclk_interrupt_t = 0;
  1685. }
  1686. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1687. bool enable)
  1688. {
  1689. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1690. if (enable)
  1691. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1692. else
  1693. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1694. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1695. }
  1696. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1697. {
  1698. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1699. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1700. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1701. }
  1702. #if 0
  1703. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1704. {
  1705. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1706. udelay(25000);
  1707. return 0;
  1708. }
  1709. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1710. {
  1711. int i;
  1712. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1713. udelay(7000);
  1714. for (i = 0; i < adev->usec_timeout; i++) {
  1715. if (RREG32(mmSMC_RESP_0) == 1)
  1716. break;
  1717. udelay(1000);
  1718. }
  1719. return 0;
  1720. }
  1721. #endif
  1722. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1723. bool has_display)
  1724. {
  1725. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1726. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1727. }
  1728. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1729. bool enable)
  1730. {
  1731. struct ci_power_info *pi = ci_get_pi(adev);
  1732. if (enable) {
  1733. if (pi->caps_sclk_ds) {
  1734. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1735. return -EINVAL;
  1736. } else {
  1737. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1738. return -EINVAL;
  1739. }
  1740. } else {
  1741. if (pi->caps_sclk_ds) {
  1742. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1743. return -EINVAL;
  1744. }
  1745. }
  1746. return 0;
  1747. }
  1748. static void ci_program_display_gap(struct amdgpu_device *adev)
  1749. {
  1750. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1751. u32 pre_vbi_time_in_us;
  1752. u32 frame_time_in_us;
  1753. u32 ref_clock = adev->clock.spll.reference_freq;
  1754. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1755. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1756. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1757. if (adev->pm.dpm.new_active_crtc_count > 0)
  1758. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1759. else
  1760. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1761. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1762. if (refresh_rate == 0)
  1763. refresh_rate = 60;
  1764. if (vblank_time == 0xffffffff)
  1765. vblank_time = 500;
  1766. frame_time_in_us = 1000000 / refresh_rate;
  1767. pre_vbi_time_in_us =
  1768. frame_time_in_us - 200 - vblank_time;
  1769. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1770. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1771. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1772. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1773. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1774. }
  1775. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1776. {
  1777. struct ci_power_info *pi = ci_get_pi(adev);
  1778. u32 tmp;
  1779. if (enable) {
  1780. if (pi->caps_sclk_ss_support) {
  1781. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1782. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1783. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1784. }
  1785. } else {
  1786. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1787. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1788. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1789. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1790. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1791. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1792. }
  1793. }
  1794. static void ci_program_sstp(struct amdgpu_device *adev)
  1795. {
  1796. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1797. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1798. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1799. }
  1800. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1801. {
  1802. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1803. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1804. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1805. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1806. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1807. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1808. }
  1809. static void ci_program_vc(struct amdgpu_device *adev)
  1810. {
  1811. u32 tmp;
  1812. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1813. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1814. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1816. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1817. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1819. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1820. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1821. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1822. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1823. }
  1824. static void ci_clear_vc(struct amdgpu_device *adev)
  1825. {
  1826. u32 tmp;
  1827. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1828. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1829. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1830. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1831. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1832. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1833. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1834. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1835. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1836. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1837. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1838. }
  1839. static int ci_upload_firmware(struct amdgpu_device *adev)
  1840. {
  1841. int i, ret;
  1842. if (amdgpu_ci_is_smc_running(adev)) {
  1843. DRM_INFO("smc is running, no need to load smc firmware\n");
  1844. return 0;
  1845. }
  1846. for (i = 0; i < adev->usec_timeout; i++) {
  1847. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1848. break;
  1849. }
  1850. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1851. amdgpu_ci_stop_smc_clock(adev);
  1852. amdgpu_ci_reset_smc(adev);
  1853. ret = amdgpu_ci_load_smc_ucode(adev, SMC_RAM_END);
  1854. return ret;
  1855. }
  1856. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1857. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1858. struct atom_voltage_table *voltage_table)
  1859. {
  1860. u32 i;
  1861. if (voltage_dependency_table == NULL)
  1862. return -EINVAL;
  1863. voltage_table->mask_low = 0;
  1864. voltage_table->phase_delay = 0;
  1865. voltage_table->count = voltage_dependency_table->count;
  1866. for (i = 0; i < voltage_table->count; i++) {
  1867. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1868. voltage_table->entries[i].smio_low = 0;
  1869. }
  1870. return 0;
  1871. }
  1872. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1873. {
  1874. struct ci_power_info *pi = ci_get_pi(adev);
  1875. int ret;
  1876. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1877. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1878. VOLTAGE_OBJ_GPIO_LUT,
  1879. &pi->vddc_voltage_table);
  1880. if (ret)
  1881. return ret;
  1882. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1883. ret = ci_get_svi2_voltage_table(adev,
  1884. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1885. &pi->vddc_voltage_table);
  1886. if (ret)
  1887. return ret;
  1888. }
  1889. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1890. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1891. &pi->vddc_voltage_table);
  1892. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1893. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1894. VOLTAGE_OBJ_GPIO_LUT,
  1895. &pi->vddci_voltage_table);
  1896. if (ret)
  1897. return ret;
  1898. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1899. ret = ci_get_svi2_voltage_table(adev,
  1900. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1901. &pi->vddci_voltage_table);
  1902. if (ret)
  1903. return ret;
  1904. }
  1905. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1906. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1907. &pi->vddci_voltage_table);
  1908. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1909. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1910. VOLTAGE_OBJ_GPIO_LUT,
  1911. &pi->mvdd_voltage_table);
  1912. if (ret)
  1913. return ret;
  1914. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1915. ret = ci_get_svi2_voltage_table(adev,
  1916. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1917. &pi->mvdd_voltage_table);
  1918. if (ret)
  1919. return ret;
  1920. }
  1921. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1922. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1923. &pi->mvdd_voltage_table);
  1924. return 0;
  1925. }
  1926. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1927. struct atom_voltage_table_entry *voltage_table,
  1928. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1929. {
  1930. int ret;
  1931. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1932. &smc_voltage_table->StdVoltageHiSidd,
  1933. &smc_voltage_table->StdVoltageLoSidd);
  1934. if (ret) {
  1935. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1936. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1937. }
  1938. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1939. smc_voltage_table->StdVoltageHiSidd =
  1940. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1941. smc_voltage_table->StdVoltageLoSidd =
  1942. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1943. }
  1944. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1945. SMU7_Discrete_DpmTable *table)
  1946. {
  1947. struct ci_power_info *pi = ci_get_pi(adev);
  1948. unsigned int count;
  1949. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1950. for (count = 0; count < table->VddcLevelCount; count++) {
  1951. ci_populate_smc_voltage_table(adev,
  1952. &pi->vddc_voltage_table.entries[count],
  1953. &table->VddcLevel[count]);
  1954. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1955. table->VddcLevel[count].Smio |=
  1956. pi->vddc_voltage_table.entries[count].smio_low;
  1957. else
  1958. table->VddcLevel[count].Smio = 0;
  1959. }
  1960. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1961. return 0;
  1962. }
  1963. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1964. SMU7_Discrete_DpmTable *table)
  1965. {
  1966. unsigned int count;
  1967. struct ci_power_info *pi = ci_get_pi(adev);
  1968. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1969. for (count = 0; count < table->VddciLevelCount; count++) {
  1970. ci_populate_smc_voltage_table(adev,
  1971. &pi->vddci_voltage_table.entries[count],
  1972. &table->VddciLevel[count]);
  1973. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1974. table->VddciLevel[count].Smio |=
  1975. pi->vddci_voltage_table.entries[count].smio_low;
  1976. else
  1977. table->VddciLevel[count].Smio = 0;
  1978. }
  1979. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1980. return 0;
  1981. }
  1982. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1983. SMU7_Discrete_DpmTable *table)
  1984. {
  1985. struct ci_power_info *pi = ci_get_pi(adev);
  1986. unsigned int count;
  1987. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1988. for (count = 0; count < table->MvddLevelCount; count++) {
  1989. ci_populate_smc_voltage_table(adev,
  1990. &pi->mvdd_voltage_table.entries[count],
  1991. &table->MvddLevel[count]);
  1992. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1993. table->MvddLevel[count].Smio |=
  1994. pi->mvdd_voltage_table.entries[count].smio_low;
  1995. else
  1996. table->MvddLevel[count].Smio = 0;
  1997. }
  1998. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1999. return 0;
  2000. }
  2001. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  2002. SMU7_Discrete_DpmTable *table)
  2003. {
  2004. int ret;
  2005. ret = ci_populate_smc_vddc_table(adev, table);
  2006. if (ret)
  2007. return ret;
  2008. ret = ci_populate_smc_vddci_table(adev, table);
  2009. if (ret)
  2010. return ret;
  2011. ret = ci_populate_smc_mvdd_table(adev, table);
  2012. if (ret)
  2013. return ret;
  2014. return 0;
  2015. }
  2016. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  2017. SMU7_Discrete_VoltageLevel *voltage)
  2018. {
  2019. struct ci_power_info *pi = ci_get_pi(adev);
  2020. u32 i = 0;
  2021. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2022. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2023. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2024. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2025. break;
  2026. }
  2027. }
  2028. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2029. return -EINVAL;
  2030. }
  2031. return -EINVAL;
  2032. }
  2033. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2034. struct atom_voltage_table_entry *voltage_table,
  2035. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2036. {
  2037. u16 v_index, idx;
  2038. bool voltage_found = false;
  2039. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2040. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2041. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2042. return -EINVAL;
  2043. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2044. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2045. if (voltage_table->value ==
  2046. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2047. voltage_found = true;
  2048. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2049. idx = v_index;
  2050. else
  2051. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2052. *std_voltage_lo_sidd =
  2053. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2054. *std_voltage_hi_sidd =
  2055. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2056. break;
  2057. }
  2058. }
  2059. if (!voltage_found) {
  2060. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2061. if (voltage_table->value <=
  2062. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2063. voltage_found = true;
  2064. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2065. idx = v_index;
  2066. else
  2067. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2068. *std_voltage_lo_sidd =
  2069. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2070. *std_voltage_hi_sidd =
  2071. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2072. break;
  2073. }
  2074. }
  2075. }
  2076. }
  2077. return 0;
  2078. }
  2079. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2080. const struct amdgpu_phase_shedding_limits_table *limits,
  2081. u32 sclk,
  2082. u32 *phase_shedding)
  2083. {
  2084. unsigned int i;
  2085. *phase_shedding = 1;
  2086. for (i = 0; i < limits->count; i++) {
  2087. if (sclk < limits->entries[i].sclk) {
  2088. *phase_shedding = i;
  2089. break;
  2090. }
  2091. }
  2092. }
  2093. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2094. const struct amdgpu_phase_shedding_limits_table *limits,
  2095. u32 mclk,
  2096. u32 *phase_shedding)
  2097. {
  2098. unsigned int i;
  2099. *phase_shedding = 1;
  2100. for (i = 0; i < limits->count; i++) {
  2101. if (mclk < limits->entries[i].mclk) {
  2102. *phase_shedding = i;
  2103. break;
  2104. }
  2105. }
  2106. }
  2107. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2108. {
  2109. struct ci_power_info *pi = ci_get_pi(adev);
  2110. u32 tmp;
  2111. int ret;
  2112. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2113. &tmp, pi->sram_end);
  2114. if (ret)
  2115. return ret;
  2116. tmp &= 0x00FFFFFF;
  2117. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2118. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2119. tmp, pi->sram_end);
  2120. }
  2121. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2122. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2123. u32 clock, u32 *voltage)
  2124. {
  2125. u32 i = 0;
  2126. if (allowed_clock_voltage_table->count == 0)
  2127. return -EINVAL;
  2128. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2129. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2130. *voltage = allowed_clock_voltage_table->entries[i].v;
  2131. return 0;
  2132. }
  2133. }
  2134. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2135. return 0;
  2136. }
  2137. static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
  2138. {
  2139. u32 i;
  2140. u32 tmp;
  2141. u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
  2142. if (sclk < min)
  2143. return 0;
  2144. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2145. tmp = sclk >> i;
  2146. if (tmp >= min || i == 0)
  2147. break;
  2148. }
  2149. return (u8)i;
  2150. }
  2151. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2152. {
  2153. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2154. }
  2155. static int ci_reset_to_default(struct amdgpu_device *adev)
  2156. {
  2157. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2158. 0 : -EINVAL;
  2159. }
  2160. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2161. {
  2162. u32 tmp;
  2163. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2164. if (tmp == MC_CG_ARB_FREQ_F0)
  2165. return 0;
  2166. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2167. }
  2168. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2169. const u32 engine_clock,
  2170. const u32 memory_clock,
  2171. u32 *dram_timimg2)
  2172. {
  2173. bool patch;
  2174. u32 tmp, tmp2;
  2175. tmp = RREG32(mmMC_SEQ_MISC0);
  2176. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2177. if (patch &&
  2178. ((adev->pdev->device == 0x67B0) ||
  2179. (adev->pdev->device == 0x67B1))) {
  2180. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2181. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2182. *dram_timimg2 &= ~0x00ff0000;
  2183. *dram_timimg2 |= tmp2 << 16;
  2184. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2185. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2186. *dram_timimg2 &= ~0x00ff0000;
  2187. *dram_timimg2 |= tmp2 << 16;
  2188. }
  2189. }
  2190. }
  2191. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2192. u32 sclk,
  2193. u32 mclk,
  2194. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2195. {
  2196. u32 dram_timing;
  2197. u32 dram_timing2;
  2198. u32 burst_time;
  2199. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2200. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2201. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2202. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2203. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2204. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2205. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2206. arb_regs->McArbBurstTime = (u8)burst_time;
  2207. return 0;
  2208. }
  2209. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2210. {
  2211. struct ci_power_info *pi = ci_get_pi(adev);
  2212. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2213. u32 i, j;
  2214. int ret = 0;
  2215. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2216. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2217. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2218. ret = ci_populate_memory_timing_parameters(adev,
  2219. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2220. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2221. &arb_regs.entries[i][j]);
  2222. if (ret)
  2223. break;
  2224. }
  2225. }
  2226. if (ret == 0)
  2227. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2228. pi->arb_table_start,
  2229. (u8 *)&arb_regs,
  2230. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2231. pi->sram_end);
  2232. return ret;
  2233. }
  2234. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2235. {
  2236. struct ci_power_info *pi = ci_get_pi(adev);
  2237. if (pi->need_update_smu7_dpm_table == 0)
  2238. return 0;
  2239. return ci_do_program_memory_timing_parameters(adev);
  2240. }
  2241. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2242. struct amdgpu_ps *amdgpu_boot_state)
  2243. {
  2244. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2245. struct ci_power_info *pi = ci_get_pi(adev);
  2246. u32 level = 0;
  2247. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2248. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2249. boot_state->performance_levels[0].sclk) {
  2250. pi->smc_state_table.GraphicsBootLevel = level;
  2251. break;
  2252. }
  2253. }
  2254. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2255. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2256. boot_state->performance_levels[0].mclk) {
  2257. pi->smc_state_table.MemoryBootLevel = level;
  2258. break;
  2259. }
  2260. }
  2261. }
  2262. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2263. {
  2264. u32 i;
  2265. u32 mask_value = 0;
  2266. for (i = dpm_table->count; i > 0; i--) {
  2267. mask_value = mask_value << 1;
  2268. if (dpm_table->dpm_levels[i-1].enabled)
  2269. mask_value |= 0x1;
  2270. else
  2271. mask_value &= 0xFFFFFFFE;
  2272. }
  2273. return mask_value;
  2274. }
  2275. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2276. SMU7_Discrete_DpmTable *table)
  2277. {
  2278. struct ci_power_info *pi = ci_get_pi(adev);
  2279. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2280. u32 i;
  2281. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2282. table->LinkLevel[i].PcieGenSpeed =
  2283. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2284. table->LinkLevel[i].PcieLaneCount =
  2285. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2286. table->LinkLevel[i].EnabledForActivity = 1;
  2287. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2288. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2289. }
  2290. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2291. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2292. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2293. }
  2294. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2295. SMU7_Discrete_DpmTable *table)
  2296. {
  2297. u32 count;
  2298. struct atom_clock_dividers dividers;
  2299. int ret = -EINVAL;
  2300. table->UvdLevelCount =
  2301. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2302. for (count = 0; count < table->UvdLevelCount; count++) {
  2303. table->UvdLevel[count].VclkFrequency =
  2304. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2305. table->UvdLevel[count].DclkFrequency =
  2306. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2307. table->UvdLevel[count].MinVddc =
  2308. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2309. table->UvdLevel[count].MinVddcPhases = 1;
  2310. ret = amdgpu_atombios_get_clock_dividers(adev,
  2311. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2312. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2313. if (ret)
  2314. return ret;
  2315. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2316. ret = amdgpu_atombios_get_clock_dividers(adev,
  2317. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2318. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2319. if (ret)
  2320. return ret;
  2321. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2322. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2323. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2324. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2325. }
  2326. return ret;
  2327. }
  2328. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2329. SMU7_Discrete_DpmTable *table)
  2330. {
  2331. u32 count;
  2332. struct atom_clock_dividers dividers;
  2333. int ret = -EINVAL;
  2334. table->VceLevelCount =
  2335. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2336. for (count = 0; count < table->VceLevelCount; count++) {
  2337. table->VceLevel[count].Frequency =
  2338. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2339. table->VceLevel[count].MinVoltage =
  2340. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2341. table->VceLevel[count].MinPhases = 1;
  2342. ret = amdgpu_atombios_get_clock_dividers(adev,
  2343. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2344. table->VceLevel[count].Frequency, false, &dividers);
  2345. if (ret)
  2346. return ret;
  2347. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2348. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2349. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2350. }
  2351. return ret;
  2352. }
  2353. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2354. SMU7_Discrete_DpmTable *table)
  2355. {
  2356. u32 count;
  2357. struct atom_clock_dividers dividers;
  2358. int ret = -EINVAL;
  2359. table->AcpLevelCount = (u8)
  2360. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2361. for (count = 0; count < table->AcpLevelCount; count++) {
  2362. table->AcpLevel[count].Frequency =
  2363. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2364. table->AcpLevel[count].MinVoltage =
  2365. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2366. table->AcpLevel[count].MinPhases = 1;
  2367. ret = amdgpu_atombios_get_clock_dividers(adev,
  2368. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2369. table->AcpLevel[count].Frequency, false, &dividers);
  2370. if (ret)
  2371. return ret;
  2372. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2373. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2374. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2375. }
  2376. return ret;
  2377. }
  2378. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2379. SMU7_Discrete_DpmTable *table)
  2380. {
  2381. u32 count;
  2382. struct atom_clock_dividers dividers;
  2383. int ret = -EINVAL;
  2384. table->SamuLevelCount =
  2385. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2386. for (count = 0; count < table->SamuLevelCount; count++) {
  2387. table->SamuLevel[count].Frequency =
  2388. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2389. table->SamuLevel[count].MinVoltage =
  2390. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2391. table->SamuLevel[count].MinPhases = 1;
  2392. ret = amdgpu_atombios_get_clock_dividers(adev,
  2393. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2394. table->SamuLevel[count].Frequency, false, &dividers);
  2395. if (ret)
  2396. return ret;
  2397. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2398. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2399. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2400. }
  2401. return ret;
  2402. }
  2403. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2404. u32 memory_clock,
  2405. SMU7_Discrete_MemoryLevel *mclk,
  2406. bool strobe_mode,
  2407. bool dll_state_on)
  2408. {
  2409. struct ci_power_info *pi = ci_get_pi(adev);
  2410. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2411. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2412. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2413. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2414. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2415. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2416. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2417. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2418. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2419. struct atom_mpll_param mpll_param;
  2420. int ret;
  2421. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2422. if (ret)
  2423. return ret;
  2424. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2425. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2426. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2427. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2428. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2429. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2430. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2431. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2432. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2433. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2434. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2435. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2436. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2437. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2438. }
  2439. if (pi->caps_mclk_ss_support) {
  2440. struct amdgpu_atom_ss ss;
  2441. u32 freq_nom;
  2442. u32 tmp;
  2443. u32 reference_clock = adev->clock.mpll.reference_freq;
  2444. if (mpll_param.qdr == 1)
  2445. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2446. else
  2447. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2448. tmp = (freq_nom / reference_clock);
  2449. tmp = tmp * tmp;
  2450. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2451. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2452. u32 clks = reference_clock * 5 / ss.rate;
  2453. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2454. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2455. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2456. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2457. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2458. }
  2459. }
  2460. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2461. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2462. if (dll_state_on)
  2463. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2464. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2465. else
  2466. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2467. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2468. mclk->MclkFrequency = memory_clock;
  2469. mclk->MpllFuncCntl = mpll_func_cntl;
  2470. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2471. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2472. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2473. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2474. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2475. mclk->DllCntl = dll_cntl;
  2476. mclk->MpllSs1 = mpll_ss1;
  2477. mclk->MpllSs2 = mpll_ss2;
  2478. return 0;
  2479. }
  2480. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2481. u32 memory_clock,
  2482. SMU7_Discrete_MemoryLevel *memory_level)
  2483. {
  2484. struct ci_power_info *pi = ci_get_pi(adev);
  2485. int ret;
  2486. bool dll_state_on;
  2487. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2488. ret = ci_get_dependency_volt_by_clk(adev,
  2489. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2490. memory_clock, &memory_level->MinVddc);
  2491. if (ret)
  2492. return ret;
  2493. }
  2494. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2495. ret = ci_get_dependency_volt_by_clk(adev,
  2496. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2497. memory_clock, &memory_level->MinVddci);
  2498. if (ret)
  2499. return ret;
  2500. }
  2501. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2502. ret = ci_get_dependency_volt_by_clk(adev,
  2503. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2504. memory_clock, &memory_level->MinMvdd);
  2505. if (ret)
  2506. return ret;
  2507. }
  2508. memory_level->MinVddcPhases = 1;
  2509. if (pi->vddc_phase_shed_control)
  2510. ci_populate_phase_value_based_on_mclk(adev,
  2511. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2512. memory_clock,
  2513. &memory_level->MinVddcPhases);
  2514. memory_level->EnabledForThrottle = 1;
  2515. memory_level->UpH = 0;
  2516. memory_level->DownH = 100;
  2517. memory_level->VoltageDownH = 0;
  2518. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2519. memory_level->StutterEnable = false;
  2520. memory_level->StrobeEnable = false;
  2521. memory_level->EdcReadEnable = false;
  2522. memory_level->EdcWriteEnable = false;
  2523. memory_level->RttEnable = false;
  2524. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2525. if (pi->mclk_stutter_mode_threshold &&
  2526. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2527. (!pi->uvd_enabled) &&
  2528. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2529. (adev->pm.dpm.new_active_crtc_count <= 2))
  2530. memory_level->StutterEnable = true;
  2531. if (pi->mclk_strobe_mode_threshold &&
  2532. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2533. memory_level->StrobeEnable = 1;
  2534. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2535. memory_level->StrobeRatio =
  2536. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2537. if (pi->mclk_edc_enable_threshold &&
  2538. (memory_clock > pi->mclk_edc_enable_threshold))
  2539. memory_level->EdcReadEnable = true;
  2540. if (pi->mclk_edc_wr_enable_threshold &&
  2541. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2542. memory_level->EdcWriteEnable = true;
  2543. if (memory_level->StrobeEnable) {
  2544. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2545. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2546. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2547. else
  2548. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2549. } else {
  2550. dll_state_on = pi->dll_default_on;
  2551. }
  2552. } else {
  2553. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2554. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2555. }
  2556. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2557. if (ret)
  2558. return ret;
  2559. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2560. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2561. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2562. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2563. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2564. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2565. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2566. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2567. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2568. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2569. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2570. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2571. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2572. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2573. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2574. return 0;
  2575. }
  2576. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2577. SMU7_Discrete_DpmTable *table)
  2578. {
  2579. struct ci_power_info *pi = ci_get_pi(adev);
  2580. struct atom_clock_dividers dividers;
  2581. SMU7_Discrete_VoltageLevel voltage_level;
  2582. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2583. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2584. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2585. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2586. int ret;
  2587. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2588. if (pi->acpi_vddc)
  2589. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2590. else
  2591. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2592. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2593. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2594. ret = amdgpu_atombios_get_clock_dividers(adev,
  2595. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2596. table->ACPILevel.SclkFrequency, false, &dividers);
  2597. if (ret)
  2598. return ret;
  2599. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2600. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2601. table->ACPILevel.DeepSleepDivId = 0;
  2602. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2603. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2604. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2605. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2606. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2607. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2608. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2609. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2610. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2611. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2612. table->ACPILevel.CcPwrDynRm = 0;
  2613. table->ACPILevel.CcPwrDynRm1 = 0;
  2614. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2615. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2616. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2617. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2618. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2619. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2620. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2621. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2622. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2623. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2624. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2625. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2626. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2627. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2628. if (pi->acpi_vddci)
  2629. table->MemoryACPILevel.MinVddci =
  2630. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2631. else
  2632. table->MemoryACPILevel.MinVddci =
  2633. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2634. }
  2635. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2636. table->MemoryACPILevel.MinMvdd = 0;
  2637. else
  2638. table->MemoryACPILevel.MinMvdd =
  2639. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2640. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2641. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2642. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2643. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2644. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2645. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2646. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2647. table->MemoryACPILevel.MpllAdFuncCntl =
  2648. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2649. table->MemoryACPILevel.MpllDqFuncCntl =
  2650. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2651. table->MemoryACPILevel.MpllFuncCntl =
  2652. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2653. table->MemoryACPILevel.MpllFuncCntl_1 =
  2654. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2655. table->MemoryACPILevel.MpllFuncCntl_2 =
  2656. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2657. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2658. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2659. table->MemoryACPILevel.EnabledForThrottle = 0;
  2660. table->MemoryACPILevel.EnabledForActivity = 0;
  2661. table->MemoryACPILevel.UpH = 0;
  2662. table->MemoryACPILevel.DownH = 100;
  2663. table->MemoryACPILevel.VoltageDownH = 0;
  2664. table->MemoryACPILevel.ActivityLevel =
  2665. cpu_to_be16((u16)pi->mclk_activity_target);
  2666. table->MemoryACPILevel.StutterEnable = false;
  2667. table->MemoryACPILevel.StrobeEnable = false;
  2668. table->MemoryACPILevel.EdcReadEnable = false;
  2669. table->MemoryACPILevel.EdcWriteEnable = false;
  2670. table->MemoryACPILevel.RttEnable = false;
  2671. return 0;
  2672. }
  2673. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2674. {
  2675. struct ci_power_info *pi = ci_get_pi(adev);
  2676. struct ci_ulv_parm *ulv = &pi->ulv;
  2677. if (ulv->supported) {
  2678. if (enable)
  2679. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2680. 0 : -EINVAL;
  2681. else
  2682. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2683. 0 : -EINVAL;
  2684. }
  2685. return 0;
  2686. }
  2687. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2688. SMU7_Discrete_Ulv *state)
  2689. {
  2690. struct ci_power_info *pi = ci_get_pi(adev);
  2691. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2692. state->CcPwrDynRm = 0;
  2693. state->CcPwrDynRm1 = 0;
  2694. if (ulv_voltage == 0) {
  2695. pi->ulv.supported = false;
  2696. return 0;
  2697. }
  2698. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2699. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2700. state->VddcOffset = 0;
  2701. else
  2702. state->VddcOffset =
  2703. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2704. } else {
  2705. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2706. state->VddcOffsetVid = 0;
  2707. else
  2708. state->VddcOffsetVid = (u8)
  2709. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2710. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2711. }
  2712. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2713. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2714. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2715. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2716. return 0;
  2717. }
  2718. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2719. u32 engine_clock,
  2720. SMU7_Discrete_GraphicsLevel *sclk)
  2721. {
  2722. struct ci_power_info *pi = ci_get_pi(adev);
  2723. struct atom_clock_dividers dividers;
  2724. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2725. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2726. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2727. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2728. u32 reference_clock = adev->clock.spll.reference_freq;
  2729. u32 reference_divider;
  2730. u32 fbdiv;
  2731. int ret;
  2732. ret = amdgpu_atombios_get_clock_dividers(adev,
  2733. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2734. engine_clock, false, &dividers);
  2735. if (ret)
  2736. return ret;
  2737. reference_divider = 1 + dividers.ref_div;
  2738. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2739. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2740. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2741. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2742. if (pi->caps_sclk_ss_support) {
  2743. struct amdgpu_atom_ss ss;
  2744. u32 vco_freq = engine_clock * dividers.post_div;
  2745. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2746. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2747. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2748. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2749. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2750. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2751. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2752. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2753. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2754. }
  2755. }
  2756. sclk->SclkFrequency = engine_clock;
  2757. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2758. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2759. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2760. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2761. sclk->SclkDid = (u8)dividers.post_divider;
  2762. return 0;
  2763. }
  2764. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2765. u32 engine_clock,
  2766. u16 sclk_activity_level_t,
  2767. SMU7_Discrete_GraphicsLevel *graphic_level)
  2768. {
  2769. struct ci_power_info *pi = ci_get_pi(adev);
  2770. int ret;
  2771. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2772. if (ret)
  2773. return ret;
  2774. ret = ci_get_dependency_volt_by_clk(adev,
  2775. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2776. engine_clock, &graphic_level->MinVddc);
  2777. if (ret)
  2778. return ret;
  2779. graphic_level->SclkFrequency = engine_clock;
  2780. graphic_level->Flags = 0;
  2781. graphic_level->MinVddcPhases = 1;
  2782. if (pi->vddc_phase_shed_control)
  2783. ci_populate_phase_value_based_on_sclk(adev,
  2784. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2785. engine_clock,
  2786. &graphic_level->MinVddcPhases);
  2787. graphic_level->ActivityLevel = sclk_activity_level_t;
  2788. graphic_level->CcPwrDynRm = 0;
  2789. graphic_level->CcPwrDynRm1 = 0;
  2790. graphic_level->EnabledForThrottle = 1;
  2791. graphic_level->UpH = 0;
  2792. graphic_level->DownH = 0;
  2793. graphic_level->VoltageDownH = 0;
  2794. graphic_level->PowerThrottle = 0;
  2795. if (pi->caps_sclk_ds)
  2796. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
  2797. CISLAND_MINIMUM_ENGINE_CLOCK);
  2798. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2799. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2800. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2801. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2802. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2803. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2804. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2805. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2806. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2807. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2808. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2809. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2810. return 0;
  2811. }
  2812. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2813. {
  2814. struct ci_power_info *pi = ci_get_pi(adev);
  2815. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2816. u32 level_array_address = pi->dpm_table_start +
  2817. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2818. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2819. SMU7_MAX_LEVELS_GRAPHICS;
  2820. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2821. u32 i, ret;
  2822. memset(levels, 0, level_array_size);
  2823. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2824. ret = ci_populate_single_graphic_level(adev,
  2825. dpm_table->sclk_table.dpm_levels[i].value,
  2826. (u16)pi->activity_target[i],
  2827. &pi->smc_state_table.GraphicsLevel[i]);
  2828. if (ret)
  2829. return ret;
  2830. if (i > 1)
  2831. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2832. if (i == (dpm_table->sclk_table.count - 1))
  2833. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2834. PPSMC_DISPLAY_WATERMARK_HIGH;
  2835. }
  2836. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2837. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2838. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2839. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2840. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2841. (u8 *)levels, level_array_size,
  2842. pi->sram_end);
  2843. if (ret)
  2844. return ret;
  2845. return 0;
  2846. }
  2847. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2848. SMU7_Discrete_Ulv *ulv_level)
  2849. {
  2850. return ci_populate_ulv_level(adev, ulv_level);
  2851. }
  2852. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2853. {
  2854. struct ci_power_info *pi = ci_get_pi(adev);
  2855. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2856. u32 level_array_address = pi->dpm_table_start +
  2857. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2858. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2859. SMU7_MAX_LEVELS_MEMORY;
  2860. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2861. u32 i, ret;
  2862. memset(levels, 0, level_array_size);
  2863. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2864. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2865. return -EINVAL;
  2866. ret = ci_populate_single_memory_level(adev,
  2867. dpm_table->mclk_table.dpm_levels[i].value,
  2868. &pi->smc_state_table.MemoryLevel[i]);
  2869. if (ret)
  2870. return ret;
  2871. }
  2872. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2873. if ((dpm_table->mclk_table.count >= 2) &&
  2874. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2875. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2876. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2877. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2878. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2879. }
  2880. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2881. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2882. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2883. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2884. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2885. PPSMC_DISPLAY_WATERMARK_HIGH;
  2886. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2887. (u8 *)levels, level_array_size,
  2888. pi->sram_end);
  2889. if (ret)
  2890. return ret;
  2891. return 0;
  2892. }
  2893. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2894. struct ci_single_dpm_table* dpm_table,
  2895. u32 count)
  2896. {
  2897. u32 i;
  2898. dpm_table->count = count;
  2899. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2900. dpm_table->dpm_levels[i].enabled = false;
  2901. }
  2902. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2903. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2904. {
  2905. dpm_table->dpm_levels[index].value = pcie_gen;
  2906. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2907. dpm_table->dpm_levels[index].enabled = true;
  2908. }
  2909. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2910. {
  2911. struct ci_power_info *pi = ci_get_pi(adev);
  2912. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2913. return -EINVAL;
  2914. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2915. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2916. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2917. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2918. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2919. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2920. }
  2921. ci_reset_single_dpm_table(adev,
  2922. &pi->dpm_table.pcie_speed_table,
  2923. SMU7_MAX_LEVELS_LINK);
  2924. if (adev->asic_type == CHIP_BONAIRE)
  2925. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2926. pi->pcie_gen_powersaving.min,
  2927. pi->pcie_lane_powersaving.max);
  2928. else
  2929. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2930. pi->pcie_gen_powersaving.min,
  2931. pi->pcie_lane_powersaving.min);
  2932. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2933. pi->pcie_gen_performance.min,
  2934. pi->pcie_lane_performance.min);
  2935. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2936. pi->pcie_gen_powersaving.min,
  2937. pi->pcie_lane_powersaving.max);
  2938. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2939. pi->pcie_gen_performance.min,
  2940. pi->pcie_lane_performance.max);
  2941. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2942. pi->pcie_gen_powersaving.max,
  2943. pi->pcie_lane_powersaving.max);
  2944. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2945. pi->pcie_gen_performance.max,
  2946. pi->pcie_lane_performance.max);
  2947. pi->dpm_table.pcie_speed_table.count = 6;
  2948. return 0;
  2949. }
  2950. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2951. {
  2952. struct ci_power_info *pi = ci_get_pi(adev);
  2953. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2954. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2955. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2956. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2957. struct amdgpu_cac_leakage_table *std_voltage_table =
  2958. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2959. u32 i;
  2960. if (allowed_sclk_vddc_table == NULL)
  2961. return -EINVAL;
  2962. if (allowed_sclk_vddc_table->count < 1)
  2963. return -EINVAL;
  2964. if (allowed_mclk_table == NULL)
  2965. return -EINVAL;
  2966. if (allowed_mclk_table->count < 1)
  2967. return -EINVAL;
  2968. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2969. ci_reset_single_dpm_table(adev,
  2970. &pi->dpm_table.sclk_table,
  2971. SMU7_MAX_LEVELS_GRAPHICS);
  2972. ci_reset_single_dpm_table(adev,
  2973. &pi->dpm_table.mclk_table,
  2974. SMU7_MAX_LEVELS_MEMORY);
  2975. ci_reset_single_dpm_table(adev,
  2976. &pi->dpm_table.vddc_table,
  2977. SMU7_MAX_LEVELS_VDDC);
  2978. ci_reset_single_dpm_table(adev,
  2979. &pi->dpm_table.vddci_table,
  2980. SMU7_MAX_LEVELS_VDDCI);
  2981. ci_reset_single_dpm_table(adev,
  2982. &pi->dpm_table.mvdd_table,
  2983. SMU7_MAX_LEVELS_MVDD);
  2984. pi->dpm_table.sclk_table.count = 0;
  2985. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2986. if ((i == 0) ||
  2987. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2988. allowed_sclk_vddc_table->entries[i].clk)) {
  2989. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2990. allowed_sclk_vddc_table->entries[i].clk;
  2991. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2992. (i == 0) ? true : false;
  2993. pi->dpm_table.sclk_table.count++;
  2994. }
  2995. }
  2996. pi->dpm_table.mclk_table.count = 0;
  2997. for (i = 0; i < allowed_mclk_table->count; i++) {
  2998. if ((i == 0) ||
  2999. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  3000. allowed_mclk_table->entries[i].clk)) {
  3001. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  3002. allowed_mclk_table->entries[i].clk;
  3003. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  3004. (i == 0) ? true : false;
  3005. pi->dpm_table.mclk_table.count++;
  3006. }
  3007. }
  3008. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3009. pi->dpm_table.vddc_table.dpm_levels[i].value =
  3010. allowed_sclk_vddc_table->entries[i].v;
  3011. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  3012. std_voltage_table->entries[i].leakage;
  3013. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  3014. }
  3015. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  3016. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3017. if (allowed_mclk_table) {
  3018. for (i = 0; i < allowed_mclk_table->count; i++) {
  3019. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3020. allowed_mclk_table->entries[i].v;
  3021. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3022. }
  3023. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3024. }
  3025. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3026. if (allowed_mclk_table) {
  3027. for (i = 0; i < allowed_mclk_table->count; i++) {
  3028. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3029. allowed_mclk_table->entries[i].v;
  3030. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3031. }
  3032. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3033. }
  3034. ci_setup_default_pcie_tables(adev);
  3035. /* save a copy of the default DPM table */
  3036. memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
  3037. sizeof(struct ci_dpm_table));
  3038. return 0;
  3039. }
  3040. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3041. u32 value, u32 *boot_level)
  3042. {
  3043. u32 i;
  3044. int ret = -EINVAL;
  3045. for(i = 0; i < table->count; i++) {
  3046. if (value == table->dpm_levels[i].value) {
  3047. *boot_level = i;
  3048. ret = 0;
  3049. }
  3050. }
  3051. return ret;
  3052. }
  3053. static int ci_init_smc_table(struct amdgpu_device *adev)
  3054. {
  3055. struct ci_power_info *pi = ci_get_pi(adev);
  3056. struct ci_ulv_parm *ulv = &pi->ulv;
  3057. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3058. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3059. int ret;
  3060. ret = ci_setup_default_dpm_tables(adev);
  3061. if (ret)
  3062. return ret;
  3063. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3064. ci_populate_smc_voltage_tables(adev, table);
  3065. ci_init_fps_limits(adev);
  3066. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3067. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3068. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3069. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3070. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3071. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3072. if (ulv->supported) {
  3073. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3074. if (ret)
  3075. return ret;
  3076. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3077. }
  3078. ret = ci_populate_all_graphic_levels(adev);
  3079. if (ret)
  3080. return ret;
  3081. ret = ci_populate_all_memory_levels(adev);
  3082. if (ret)
  3083. return ret;
  3084. ci_populate_smc_link_level(adev, table);
  3085. ret = ci_populate_smc_acpi_level(adev, table);
  3086. if (ret)
  3087. return ret;
  3088. ret = ci_populate_smc_vce_level(adev, table);
  3089. if (ret)
  3090. return ret;
  3091. ret = ci_populate_smc_acp_level(adev, table);
  3092. if (ret)
  3093. return ret;
  3094. ret = ci_populate_smc_samu_level(adev, table);
  3095. if (ret)
  3096. return ret;
  3097. ret = ci_do_program_memory_timing_parameters(adev);
  3098. if (ret)
  3099. return ret;
  3100. ret = ci_populate_smc_uvd_level(adev, table);
  3101. if (ret)
  3102. return ret;
  3103. table->UvdBootLevel = 0;
  3104. table->VceBootLevel = 0;
  3105. table->AcpBootLevel = 0;
  3106. table->SamuBootLevel = 0;
  3107. table->GraphicsBootLevel = 0;
  3108. table->MemoryBootLevel = 0;
  3109. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3110. pi->vbios_boot_state.sclk_bootup_value,
  3111. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3112. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3113. pi->vbios_boot_state.mclk_bootup_value,
  3114. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3115. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3116. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3117. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3118. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3119. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3120. if (ret)
  3121. return ret;
  3122. table->UVDInterval = 1;
  3123. table->VCEInterval = 1;
  3124. table->ACPInterval = 1;
  3125. table->SAMUInterval = 1;
  3126. table->GraphicsVoltageChangeEnable = 1;
  3127. table->GraphicsThermThrottleEnable = 1;
  3128. table->GraphicsInterval = 1;
  3129. table->VoltageInterval = 1;
  3130. table->ThermalInterval = 1;
  3131. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3132. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3133. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3134. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3135. table->MemoryVoltageChangeEnable = 1;
  3136. table->MemoryInterval = 1;
  3137. table->VoltageResponseTime = 0;
  3138. table->VddcVddciDelta = 4000;
  3139. table->PhaseResponseTime = 0;
  3140. table->MemoryThermThrottleEnable = 1;
  3141. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3142. table->PCIeGenInterval = 1;
  3143. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3144. table->SVI2Enable = 1;
  3145. else
  3146. table->SVI2Enable = 0;
  3147. table->ThermGpio = 17;
  3148. table->SclkStepSize = 0x4000;
  3149. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3150. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3151. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3152. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3153. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3154. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3155. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3156. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3157. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3158. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3159. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3160. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3161. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3162. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3163. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3164. pi->dpm_table_start +
  3165. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3166. (u8 *)&table->SystemFlags,
  3167. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3168. pi->sram_end);
  3169. if (ret)
  3170. return ret;
  3171. return 0;
  3172. }
  3173. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3174. struct ci_single_dpm_table *dpm_table,
  3175. u32 low_limit, u32 high_limit)
  3176. {
  3177. u32 i;
  3178. for (i = 0; i < dpm_table->count; i++) {
  3179. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3180. (dpm_table->dpm_levels[i].value > high_limit))
  3181. dpm_table->dpm_levels[i].enabled = false;
  3182. else
  3183. dpm_table->dpm_levels[i].enabled = true;
  3184. }
  3185. }
  3186. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3187. u32 speed_low, u32 lanes_low,
  3188. u32 speed_high, u32 lanes_high)
  3189. {
  3190. struct ci_power_info *pi = ci_get_pi(adev);
  3191. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3192. u32 i, j;
  3193. for (i = 0; i < pcie_table->count; i++) {
  3194. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3195. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3196. (pcie_table->dpm_levels[i].value > speed_high) ||
  3197. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3198. pcie_table->dpm_levels[i].enabled = false;
  3199. else
  3200. pcie_table->dpm_levels[i].enabled = true;
  3201. }
  3202. for (i = 0; i < pcie_table->count; i++) {
  3203. if (pcie_table->dpm_levels[i].enabled) {
  3204. for (j = i + 1; j < pcie_table->count; j++) {
  3205. if (pcie_table->dpm_levels[j].enabled) {
  3206. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3207. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3208. pcie_table->dpm_levels[j].enabled = false;
  3209. }
  3210. }
  3211. }
  3212. }
  3213. }
  3214. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3215. struct amdgpu_ps *amdgpu_state)
  3216. {
  3217. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3218. struct ci_power_info *pi = ci_get_pi(adev);
  3219. u32 high_limit_count;
  3220. if (state->performance_level_count < 1)
  3221. return -EINVAL;
  3222. if (state->performance_level_count == 1)
  3223. high_limit_count = 0;
  3224. else
  3225. high_limit_count = 1;
  3226. ci_trim_single_dpm_states(adev,
  3227. &pi->dpm_table.sclk_table,
  3228. state->performance_levels[0].sclk,
  3229. state->performance_levels[high_limit_count].sclk);
  3230. ci_trim_single_dpm_states(adev,
  3231. &pi->dpm_table.mclk_table,
  3232. state->performance_levels[0].mclk,
  3233. state->performance_levels[high_limit_count].mclk);
  3234. ci_trim_pcie_dpm_states(adev,
  3235. state->performance_levels[0].pcie_gen,
  3236. state->performance_levels[0].pcie_lane,
  3237. state->performance_levels[high_limit_count].pcie_gen,
  3238. state->performance_levels[high_limit_count].pcie_lane);
  3239. return 0;
  3240. }
  3241. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3242. {
  3243. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3244. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3245. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3246. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3247. u32 requested_voltage = 0;
  3248. u32 i;
  3249. if (disp_voltage_table == NULL)
  3250. return -EINVAL;
  3251. if (!disp_voltage_table->count)
  3252. return -EINVAL;
  3253. for (i = 0; i < disp_voltage_table->count; i++) {
  3254. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3255. requested_voltage = disp_voltage_table->entries[i].v;
  3256. }
  3257. for (i = 0; i < vddc_table->count; i++) {
  3258. if (requested_voltage <= vddc_table->entries[i].v) {
  3259. requested_voltage = vddc_table->entries[i].v;
  3260. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3261. PPSMC_MSG_VddC_Request,
  3262. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3263. 0 : -EINVAL;
  3264. }
  3265. }
  3266. return -EINVAL;
  3267. }
  3268. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3269. {
  3270. struct ci_power_info *pi = ci_get_pi(adev);
  3271. PPSMC_Result result;
  3272. ci_apply_disp_minimum_voltage_request(adev);
  3273. if (!pi->sclk_dpm_key_disabled) {
  3274. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3275. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3276. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3277. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3278. if (result != PPSMC_Result_OK)
  3279. return -EINVAL;
  3280. }
  3281. }
  3282. if (!pi->mclk_dpm_key_disabled) {
  3283. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3284. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3285. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3286. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3287. if (result != PPSMC_Result_OK)
  3288. return -EINVAL;
  3289. }
  3290. }
  3291. #if 0
  3292. if (!pi->pcie_dpm_key_disabled) {
  3293. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3294. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3295. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3296. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3297. if (result != PPSMC_Result_OK)
  3298. return -EINVAL;
  3299. }
  3300. }
  3301. #endif
  3302. return 0;
  3303. }
  3304. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3305. struct amdgpu_ps *amdgpu_state)
  3306. {
  3307. struct ci_power_info *pi = ci_get_pi(adev);
  3308. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3309. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3310. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3311. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3312. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3313. u32 i;
  3314. pi->need_update_smu7_dpm_table = 0;
  3315. for (i = 0; i < sclk_table->count; i++) {
  3316. if (sclk == sclk_table->dpm_levels[i].value)
  3317. break;
  3318. }
  3319. if (i >= sclk_table->count) {
  3320. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3321. } else {
  3322. /* XXX check display min clock requirements */
  3323. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3324. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3325. }
  3326. for (i = 0; i < mclk_table->count; i++) {
  3327. if (mclk == mclk_table->dpm_levels[i].value)
  3328. break;
  3329. }
  3330. if (i >= mclk_table->count)
  3331. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3332. if (adev->pm.dpm.current_active_crtc_count !=
  3333. adev->pm.dpm.new_active_crtc_count)
  3334. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3335. }
  3336. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3337. struct amdgpu_ps *amdgpu_state)
  3338. {
  3339. struct ci_power_info *pi = ci_get_pi(adev);
  3340. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3341. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3342. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3343. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3344. int ret;
  3345. if (!pi->need_update_smu7_dpm_table)
  3346. return 0;
  3347. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3348. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3349. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3350. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3351. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3352. ret = ci_populate_all_graphic_levels(adev);
  3353. if (ret)
  3354. return ret;
  3355. }
  3356. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3357. ret = ci_populate_all_memory_levels(adev);
  3358. if (ret)
  3359. return ret;
  3360. }
  3361. return 0;
  3362. }
  3363. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3364. {
  3365. struct ci_power_info *pi = ci_get_pi(adev);
  3366. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3367. int i;
  3368. if (adev->pm.dpm.ac_power)
  3369. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3370. else
  3371. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3372. if (enable) {
  3373. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3374. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3375. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3376. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3377. if (!pi->caps_uvd_dpm)
  3378. break;
  3379. }
  3380. }
  3381. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3382. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3383. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3384. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3385. pi->uvd_enabled = true;
  3386. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3387. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3388. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3389. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3390. }
  3391. } else {
  3392. if (pi->uvd_enabled) {
  3393. pi->uvd_enabled = false;
  3394. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3395. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3396. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3397. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3398. }
  3399. }
  3400. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3401. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3402. 0 : -EINVAL;
  3403. }
  3404. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3405. {
  3406. struct ci_power_info *pi = ci_get_pi(adev);
  3407. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3408. int i;
  3409. if (adev->pm.dpm.ac_power)
  3410. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3411. else
  3412. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3413. if (enable) {
  3414. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3415. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3416. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3417. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3418. if (!pi->caps_vce_dpm)
  3419. break;
  3420. }
  3421. }
  3422. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3423. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3424. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3425. }
  3426. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3427. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3428. 0 : -EINVAL;
  3429. }
  3430. #if 0
  3431. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3432. {
  3433. struct ci_power_info *pi = ci_get_pi(adev);
  3434. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3435. int i;
  3436. if (adev->pm.dpm.ac_power)
  3437. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3438. else
  3439. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3440. if (enable) {
  3441. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3442. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3443. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3444. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3445. if (!pi->caps_samu_dpm)
  3446. break;
  3447. }
  3448. }
  3449. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3450. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3451. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3452. }
  3453. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3454. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3455. 0 : -EINVAL;
  3456. }
  3457. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3458. {
  3459. struct ci_power_info *pi = ci_get_pi(adev);
  3460. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3461. int i;
  3462. if (adev->pm.dpm.ac_power)
  3463. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3464. else
  3465. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3466. if (enable) {
  3467. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3468. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3469. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3470. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3471. if (!pi->caps_acp_dpm)
  3472. break;
  3473. }
  3474. }
  3475. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3476. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3477. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3478. }
  3479. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3480. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3481. 0 : -EINVAL;
  3482. }
  3483. #endif
  3484. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3485. {
  3486. struct ci_power_info *pi = ci_get_pi(adev);
  3487. u32 tmp;
  3488. int ret = 0;
  3489. if (!gate) {
  3490. /* turn the clocks on when decoding */
  3491. if (pi->caps_uvd_dpm ||
  3492. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3493. pi->smc_state_table.UvdBootLevel = 0;
  3494. else
  3495. pi->smc_state_table.UvdBootLevel =
  3496. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3497. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3498. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3499. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3500. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3501. ret = ci_enable_uvd_dpm(adev, true);
  3502. } else {
  3503. ret = ci_enable_uvd_dpm(adev, false);
  3504. if (ret)
  3505. return ret;
  3506. }
  3507. return ret;
  3508. }
  3509. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3510. {
  3511. u8 i;
  3512. u32 min_evclk = 30000; /* ??? */
  3513. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3514. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3515. for (i = 0; i < table->count; i++) {
  3516. if (table->entries[i].evclk >= min_evclk)
  3517. return i;
  3518. }
  3519. return table->count - 1;
  3520. }
  3521. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3522. struct amdgpu_ps *amdgpu_new_state,
  3523. struct amdgpu_ps *amdgpu_current_state)
  3524. {
  3525. struct ci_power_info *pi = ci_get_pi(adev);
  3526. int ret = 0;
  3527. u32 tmp;
  3528. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3529. if (amdgpu_new_state->evclk) {
  3530. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3531. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3532. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3533. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3534. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3535. ret = ci_enable_vce_dpm(adev, true);
  3536. } else {
  3537. ret = ci_enable_vce_dpm(adev, false);
  3538. if (ret)
  3539. return ret;
  3540. }
  3541. }
  3542. return ret;
  3543. }
  3544. #if 0
  3545. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3546. {
  3547. return ci_enable_samu_dpm(adev, gate);
  3548. }
  3549. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3550. {
  3551. struct ci_power_info *pi = ci_get_pi(adev);
  3552. u32 tmp;
  3553. if (!gate) {
  3554. pi->smc_state_table.AcpBootLevel = 0;
  3555. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3556. tmp &= ~AcpBootLevel_MASK;
  3557. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3558. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3559. }
  3560. return ci_enable_acp_dpm(adev, !gate);
  3561. }
  3562. #endif
  3563. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3564. struct amdgpu_ps *amdgpu_state)
  3565. {
  3566. struct ci_power_info *pi = ci_get_pi(adev);
  3567. int ret;
  3568. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3569. if (ret)
  3570. return ret;
  3571. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3572. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3573. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3574. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3575. pi->last_mclk_dpm_enable_mask =
  3576. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3577. if (pi->uvd_enabled) {
  3578. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3579. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3580. }
  3581. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3582. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3583. return 0;
  3584. }
  3585. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3586. u32 level_mask)
  3587. {
  3588. u32 level = 0;
  3589. while ((level_mask & (1 << level)) == 0)
  3590. level++;
  3591. return level;
  3592. }
  3593. static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
  3594. enum amd_dpm_forced_level level)
  3595. {
  3596. struct ci_power_info *pi = ci_get_pi(adev);
  3597. u32 tmp, levels, i;
  3598. int ret;
  3599. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3600. if ((!pi->pcie_dpm_key_disabled) &&
  3601. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3602. levels = 0;
  3603. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3604. while (tmp >>= 1)
  3605. levels++;
  3606. if (levels) {
  3607. ret = ci_dpm_force_state_pcie(adev, level);
  3608. if (ret)
  3609. return ret;
  3610. for (i = 0; i < adev->usec_timeout; i++) {
  3611. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3612. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3613. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3614. if (tmp == levels)
  3615. break;
  3616. udelay(1);
  3617. }
  3618. }
  3619. }
  3620. if ((!pi->sclk_dpm_key_disabled) &&
  3621. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3622. levels = 0;
  3623. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3624. while (tmp >>= 1)
  3625. levels++;
  3626. if (levels) {
  3627. ret = ci_dpm_force_state_sclk(adev, levels);
  3628. if (ret)
  3629. return ret;
  3630. for (i = 0; i < adev->usec_timeout; i++) {
  3631. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3632. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3633. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3634. if (tmp == levels)
  3635. break;
  3636. udelay(1);
  3637. }
  3638. }
  3639. }
  3640. if ((!pi->mclk_dpm_key_disabled) &&
  3641. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3642. levels = 0;
  3643. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3644. while (tmp >>= 1)
  3645. levels++;
  3646. if (levels) {
  3647. ret = ci_dpm_force_state_mclk(adev, levels);
  3648. if (ret)
  3649. return ret;
  3650. for (i = 0; i < adev->usec_timeout; i++) {
  3651. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3652. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3653. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3654. if (tmp == levels)
  3655. break;
  3656. udelay(1);
  3657. }
  3658. }
  3659. }
  3660. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3661. if ((!pi->sclk_dpm_key_disabled) &&
  3662. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3663. levels = ci_get_lowest_enabled_level(adev,
  3664. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3665. ret = ci_dpm_force_state_sclk(adev, levels);
  3666. if (ret)
  3667. return ret;
  3668. for (i = 0; i < adev->usec_timeout; i++) {
  3669. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3670. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3671. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3672. if (tmp == levels)
  3673. break;
  3674. udelay(1);
  3675. }
  3676. }
  3677. if ((!pi->mclk_dpm_key_disabled) &&
  3678. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3679. levels = ci_get_lowest_enabled_level(adev,
  3680. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3681. ret = ci_dpm_force_state_mclk(adev, levels);
  3682. if (ret)
  3683. return ret;
  3684. for (i = 0; i < adev->usec_timeout; i++) {
  3685. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3686. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3687. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3688. if (tmp == levels)
  3689. break;
  3690. udelay(1);
  3691. }
  3692. }
  3693. if ((!pi->pcie_dpm_key_disabled) &&
  3694. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3695. levels = ci_get_lowest_enabled_level(adev,
  3696. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3697. ret = ci_dpm_force_state_pcie(adev, levels);
  3698. if (ret)
  3699. return ret;
  3700. for (i = 0; i < adev->usec_timeout; i++) {
  3701. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3702. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3703. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3704. if (tmp == levels)
  3705. break;
  3706. udelay(1);
  3707. }
  3708. }
  3709. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3710. if (!pi->pcie_dpm_key_disabled) {
  3711. PPSMC_Result smc_result;
  3712. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3713. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3714. if (smc_result != PPSMC_Result_OK)
  3715. return -EINVAL;
  3716. }
  3717. ret = ci_upload_dpm_level_enable_mask(adev);
  3718. if (ret)
  3719. return ret;
  3720. }
  3721. adev->pm.dpm.forced_level = level;
  3722. return 0;
  3723. }
  3724. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3725. struct ci_mc_reg_table *table)
  3726. {
  3727. u8 i, j, k;
  3728. u32 temp_reg;
  3729. for (i = 0, j = table->last; i < table->last; i++) {
  3730. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3731. return -EINVAL;
  3732. switch(table->mc_reg_address[i].s1) {
  3733. case mmMC_SEQ_MISC1:
  3734. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3735. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3736. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3737. for (k = 0; k < table->num_entries; k++) {
  3738. table->mc_reg_table_entry[k].mc_data[j] =
  3739. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3740. }
  3741. j++;
  3742. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3743. return -EINVAL;
  3744. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3745. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3746. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3747. for (k = 0; k < table->num_entries; k++) {
  3748. table->mc_reg_table_entry[k].mc_data[j] =
  3749. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3750. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3751. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3752. }
  3753. j++;
  3754. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3755. return -EINVAL;
  3756. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3757. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3758. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3759. for (k = 0; k < table->num_entries; k++) {
  3760. table->mc_reg_table_entry[k].mc_data[j] =
  3761. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3762. }
  3763. j++;
  3764. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3765. return -EINVAL;
  3766. }
  3767. break;
  3768. case mmMC_SEQ_RESERVE_M:
  3769. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3770. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3771. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3772. for (k = 0; k < table->num_entries; k++) {
  3773. table->mc_reg_table_entry[k].mc_data[j] =
  3774. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3775. }
  3776. j++;
  3777. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3778. return -EINVAL;
  3779. break;
  3780. default:
  3781. break;
  3782. }
  3783. }
  3784. table->last = j;
  3785. return 0;
  3786. }
  3787. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3788. {
  3789. bool result = true;
  3790. switch(in_reg) {
  3791. case mmMC_SEQ_RAS_TIMING:
  3792. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3793. break;
  3794. case mmMC_SEQ_DLL_STBY:
  3795. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3796. break;
  3797. case mmMC_SEQ_G5PDX_CMD0:
  3798. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3799. break;
  3800. case mmMC_SEQ_G5PDX_CMD1:
  3801. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3802. break;
  3803. case mmMC_SEQ_G5PDX_CTRL:
  3804. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3805. break;
  3806. case mmMC_SEQ_CAS_TIMING:
  3807. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3808. break;
  3809. case mmMC_SEQ_MISC_TIMING:
  3810. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3811. break;
  3812. case mmMC_SEQ_MISC_TIMING2:
  3813. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3814. break;
  3815. case mmMC_SEQ_PMG_DVS_CMD:
  3816. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3817. break;
  3818. case mmMC_SEQ_PMG_DVS_CTL:
  3819. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3820. break;
  3821. case mmMC_SEQ_RD_CTL_D0:
  3822. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3823. break;
  3824. case mmMC_SEQ_RD_CTL_D1:
  3825. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3826. break;
  3827. case mmMC_SEQ_WR_CTL_D0:
  3828. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3829. break;
  3830. case mmMC_SEQ_WR_CTL_D1:
  3831. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3832. break;
  3833. case mmMC_PMG_CMD_EMRS:
  3834. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3835. break;
  3836. case mmMC_PMG_CMD_MRS:
  3837. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3838. break;
  3839. case mmMC_PMG_CMD_MRS1:
  3840. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3841. break;
  3842. case mmMC_SEQ_PMG_TIMING:
  3843. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3844. break;
  3845. case mmMC_PMG_CMD_MRS2:
  3846. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3847. break;
  3848. case mmMC_SEQ_WR_CTL_2:
  3849. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3850. break;
  3851. default:
  3852. result = false;
  3853. break;
  3854. }
  3855. return result;
  3856. }
  3857. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3858. {
  3859. u8 i, j;
  3860. for (i = 0; i < table->last; i++) {
  3861. for (j = 1; j < table->num_entries; j++) {
  3862. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3863. table->mc_reg_table_entry[j].mc_data[i]) {
  3864. table->valid_flag |= 1 << i;
  3865. break;
  3866. }
  3867. }
  3868. }
  3869. }
  3870. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3871. {
  3872. u32 i;
  3873. u16 address;
  3874. for (i = 0; i < table->last; i++) {
  3875. table->mc_reg_address[i].s0 =
  3876. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3877. address : table->mc_reg_address[i].s1;
  3878. }
  3879. }
  3880. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3881. struct ci_mc_reg_table *ci_table)
  3882. {
  3883. u8 i, j;
  3884. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3885. return -EINVAL;
  3886. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3887. return -EINVAL;
  3888. for (i = 0; i < table->last; i++)
  3889. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3890. ci_table->last = table->last;
  3891. for (i = 0; i < table->num_entries; i++) {
  3892. ci_table->mc_reg_table_entry[i].mclk_max =
  3893. table->mc_reg_table_entry[i].mclk_max;
  3894. for (j = 0; j < table->last; j++)
  3895. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3896. table->mc_reg_table_entry[i].mc_data[j];
  3897. }
  3898. ci_table->num_entries = table->num_entries;
  3899. return 0;
  3900. }
  3901. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3902. struct ci_mc_reg_table *table)
  3903. {
  3904. u8 i, k;
  3905. u32 tmp;
  3906. bool patch;
  3907. tmp = RREG32(mmMC_SEQ_MISC0);
  3908. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3909. if (patch &&
  3910. ((adev->pdev->device == 0x67B0) ||
  3911. (adev->pdev->device == 0x67B1))) {
  3912. for (i = 0; i < table->last; i++) {
  3913. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3914. return -EINVAL;
  3915. switch (table->mc_reg_address[i].s1) {
  3916. case mmMC_SEQ_MISC1:
  3917. for (k = 0; k < table->num_entries; k++) {
  3918. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3919. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3920. table->mc_reg_table_entry[k].mc_data[i] =
  3921. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3922. 0x00000007;
  3923. }
  3924. break;
  3925. case mmMC_SEQ_WR_CTL_D0:
  3926. for (k = 0; k < table->num_entries; k++) {
  3927. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3928. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3929. table->mc_reg_table_entry[k].mc_data[i] =
  3930. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3931. 0x0000D0DD;
  3932. }
  3933. break;
  3934. case mmMC_SEQ_WR_CTL_D1:
  3935. for (k = 0; k < table->num_entries; k++) {
  3936. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3937. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3938. table->mc_reg_table_entry[k].mc_data[i] =
  3939. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3940. 0x0000D0DD;
  3941. }
  3942. break;
  3943. case mmMC_SEQ_WR_CTL_2:
  3944. for (k = 0; k < table->num_entries; k++) {
  3945. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3946. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3947. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3948. }
  3949. break;
  3950. case mmMC_SEQ_CAS_TIMING:
  3951. for (k = 0; k < table->num_entries; k++) {
  3952. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3953. table->mc_reg_table_entry[k].mc_data[i] =
  3954. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3955. 0x000C0140;
  3956. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3957. table->mc_reg_table_entry[k].mc_data[i] =
  3958. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3959. 0x000C0150;
  3960. }
  3961. break;
  3962. case mmMC_SEQ_MISC_TIMING:
  3963. for (k = 0; k < table->num_entries; k++) {
  3964. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3965. table->mc_reg_table_entry[k].mc_data[i] =
  3966. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3967. 0x00000030;
  3968. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3969. table->mc_reg_table_entry[k].mc_data[i] =
  3970. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3971. 0x00000035;
  3972. }
  3973. break;
  3974. default:
  3975. break;
  3976. }
  3977. }
  3978. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3979. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  3980. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3981. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3982. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  3983. }
  3984. return 0;
  3985. }
  3986. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  3987. {
  3988. struct ci_power_info *pi = ci_get_pi(adev);
  3989. struct atom_mc_reg_table *table;
  3990. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3991. u8 module_index = ci_get_memory_module_index(adev);
  3992. int ret;
  3993. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3994. if (!table)
  3995. return -ENOMEM;
  3996. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  3997. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  3998. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  3999. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  4000. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  4001. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  4002. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  4003. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  4004. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  4005. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  4006. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  4007. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  4008. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4009. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4010. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4011. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4012. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4013. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4014. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4015. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4016. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4017. if (ret)
  4018. goto init_mc_done;
  4019. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4020. if (ret)
  4021. goto init_mc_done;
  4022. ci_set_s0_mc_reg_index(ci_table);
  4023. ret = ci_register_patching_mc_seq(adev, ci_table);
  4024. if (ret)
  4025. goto init_mc_done;
  4026. ret = ci_set_mc_special_registers(adev, ci_table);
  4027. if (ret)
  4028. goto init_mc_done;
  4029. ci_set_valid_flag(ci_table);
  4030. init_mc_done:
  4031. kfree(table);
  4032. return ret;
  4033. }
  4034. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4035. SMU7_Discrete_MCRegisters *mc_reg_table)
  4036. {
  4037. struct ci_power_info *pi = ci_get_pi(adev);
  4038. u32 i, j;
  4039. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4040. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4041. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4042. return -EINVAL;
  4043. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4044. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4045. i++;
  4046. }
  4047. }
  4048. mc_reg_table->last = (u8)i;
  4049. return 0;
  4050. }
  4051. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4052. SMU7_Discrete_MCRegisterSet *data,
  4053. u32 num_entries, u32 valid_flag)
  4054. {
  4055. u32 i, j;
  4056. for (i = 0, j = 0; j < num_entries; j++) {
  4057. if (valid_flag & (1 << j)) {
  4058. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4059. i++;
  4060. }
  4061. }
  4062. }
  4063. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4064. const u32 memory_clock,
  4065. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4066. {
  4067. struct ci_power_info *pi = ci_get_pi(adev);
  4068. u32 i = 0;
  4069. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4070. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4071. break;
  4072. }
  4073. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4074. --i;
  4075. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4076. mc_reg_table_data, pi->mc_reg_table.last,
  4077. pi->mc_reg_table.valid_flag);
  4078. }
  4079. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4080. SMU7_Discrete_MCRegisters *mc_reg_table)
  4081. {
  4082. struct ci_power_info *pi = ci_get_pi(adev);
  4083. u32 i;
  4084. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4085. ci_convert_mc_reg_table_entry_to_smc(adev,
  4086. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4087. &mc_reg_table->data[i]);
  4088. }
  4089. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4090. {
  4091. struct ci_power_info *pi = ci_get_pi(adev);
  4092. int ret;
  4093. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4094. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4095. if (ret)
  4096. return ret;
  4097. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4098. return amdgpu_ci_copy_bytes_to_smc(adev,
  4099. pi->mc_reg_table_start,
  4100. (u8 *)&pi->smc_mc_reg_table,
  4101. sizeof(SMU7_Discrete_MCRegisters),
  4102. pi->sram_end);
  4103. }
  4104. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4105. {
  4106. struct ci_power_info *pi = ci_get_pi(adev);
  4107. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4108. return 0;
  4109. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4110. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4111. return amdgpu_ci_copy_bytes_to_smc(adev,
  4112. pi->mc_reg_table_start +
  4113. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4114. (u8 *)&pi->smc_mc_reg_table.data[0],
  4115. sizeof(SMU7_Discrete_MCRegisterSet) *
  4116. pi->dpm_table.mclk_table.count,
  4117. pi->sram_end);
  4118. }
  4119. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4120. {
  4121. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4122. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4123. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4124. }
  4125. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4126. struct amdgpu_ps *amdgpu_state)
  4127. {
  4128. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4129. int i;
  4130. u16 pcie_speed, max_speed = 0;
  4131. for (i = 0; i < state->performance_level_count; i++) {
  4132. pcie_speed = state->performance_levels[i].pcie_gen;
  4133. if (max_speed < pcie_speed)
  4134. max_speed = pcie_speed;
  4135. }
  4136. return max_speed;
  4137. }
  4138. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4139. {
  4140. u32 speed_cntl = 0;
  4141. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4142. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4143. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4144. return (u16)speed_cntl;
  4145. }
  4146. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4147. {
  4148. u32 link_width = 0;
  4149. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4150. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4151. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4152. switch (link_width) {
  4153. case 1:
  4154. return 1;
  4155. case 2:
  4156. return 2;
  4157. case 3:
  4158. return 4;
  4159. case 4:
  4160. return 8;
  4161. case 0:
  4162. case 6:
  4163. default:
  4164. return 16;
  4165. }
  4166. }
  4167. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4168. struct amdgpu_ps *amdgpu_new_state,
  4169. struct amdgpu_ps *amdgpu_current_state)
  4170. {
  4171. struct ci_power_info *pi = ci_get_pi(adev);
  4172. enum amdgpu_pcie_gen target_link_speed =
  4173. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4174. enum amdgpu_pcie_gen current_link_speed;
  4175. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4176. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4177. else
  4178. current_link_speed = pi->force_pcie_gen;
  4179. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4180. pi->pspp_notify_required = false;
  4181. if (target_link_speed > current_link_speed) {
  4182. switch (target_link_speed) {
  4183. #ifdef CONFIG_ACPI
  4184. case AMDGPU_PCIE_GEN3:
  4185. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4186. break;
  4187. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4188. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4189. break;
  4190. case AMDGPU_PCIE_GEN2:
  4191. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4192. break;
  4193. #endif
  4194. default:
  4195. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4196. break;
  4197. }
  4198. } else {
  4199. if (target_link_speed < current_link_speed)
  4200. pi->pspp_notify_required = true;
  4201. }
  4202. }
  4203. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4204. struct amdgpu_ps *amdgpu_new_state,
  4205. struct amdgpu_ps *amdgpu_current_state)
  4206. {
  4207. struct ci_power_info *pi = ci_get_pi(adev);
  4208. enum amdgpu_pcie_gen target_link_speed =
  4209. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4210. u8 request;
  4211. if (pi->pspp_notify_required) {
  4212. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4213. request = PCIE_PERF_REQ_PECI_GEN3;
  4214. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4215. request = PCIE_PERF_REQ_PECI_GEN2;
  4216. else
  4217. request = PCIE_PERF_REQ_PECI_GEN1;
  4218. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4219. (ci_get_current_pcie_speed(adev) > 0))
  4220. return;
  4221. #ifdef CONFIG_ACPI
  4222. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4223. #endif
  4224. }
  4225. }
  4226. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4227. {
  4228. struct ci_power_info *pi = ci_get_pi(adev);
  4229. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4230. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4231. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4232. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4233. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4234. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4235. if (allowed_sclk_vddc_table == NULL)
  4236. return -EINVAL;
  4237. if (allowed_sclk_vddc_table->count < 1)
  4238. return -EINVAL;
  4239. if (allowed_mclk_vddc_table == NULL)
  4240. return -EINVAL;
  4241. if (allowed_mclk_vddc_table->count < 1)
  4242. return -EINVAL;
  4243. if (allowed_mclk_vddci_table == NULL)
  4244. return -EINVAL;
  4245. if (allowed_mclk_vddci_table->count < 1)
  4246. return -EINVAL;
  4247. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4248. pi->max_vddc_in_pp_table =
  4249. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4250. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4251. pi->max_vddci_in_pp_table =
  4252. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4253. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4254. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4255. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4256. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4257. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4258. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4259. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4260. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4261. return 0;
  4262. }
  4263. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4264. {
  4265. struct ci_power_info *pi = ci_get_pi(adev);
  4266. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4267. u32 leakage_index;
  4268. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4269. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4270. *vddc = leakage_table->actual_voltage[leakage_index];
  4271. break;
  4272. }
  4273. }
  4274. }
  4275. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4276. {
  4277. struct ci_power_info *pi = ci_get_pi(adev);
  4278. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4279. u32 leakage_index;
  4280. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4281. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4282. *vddci = leakage_table->actual_voltage[leakage_index];
  4283. break;
  4284. }
  4285. }
  4286. }
  4287. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4288. struct amdgpu_clock_voltage_dependency_table *table)
  4289. {
  4290. u32 i;
  4291. if (table) {
  4292. for (i = 0; i < table->count; i++)
  4293. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4294. }
  4295. }
  4296. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4297. struct amdgpu_clock_voltage_dependency_table *table)
  4298. {
  4299. u32 i;
  4300. if (table) {
  4301. for (i = 0; i < table->count; i++)
  4302. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4303. }
  4304. }
  4305. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4306. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4307. {
  4308. u32 i;
  4309. if (table) {
  4310. for (i = 0; i < table->count; i++)
  4311. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4312. }
  4313. }
  4314. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4315. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4316. {
  4317. u32 i;
  4318. if (table) {
  4319. for (i = 0; i < table->count; i++)
  4320. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4321. }
  4322. }
  4323. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4324. struct amdgpu_phase_shedding_limits_table *table)
  4325. {
  4326. u32 i;
  4327. if (table) {
  4328. for (i = 0; i < table->count; i++)
  4329. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4330. }
  4331. }
  4332. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4333. struct amdgpu_clock_and_voltage_limits *table)
  4334. {
  4335. if (table) {
  4336. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4337. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4338. }
  4339. }
  4340. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4341. struct amdgpu_cac_leakage_table *table)
  4342. {
  4343. u32 i;
  4344. if (table) {
  4345. for (i = 0; i < table->count; i++)
  4346. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4347. }
  4348. }
  4349. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4350. {
  4351. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4352. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4353. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4354. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4355. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4356. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4357. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4358. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4359. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4360. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4361. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4362. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4363. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4364. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4365. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4366. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4367. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4368. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4369. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4370. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4371. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4372. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4373. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4374. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4375. }
  4376. static void ci_update_current_ps(struct amdgpu_device *adev,
  4377. struct amdgpu_ps *rps)
  4378. {
  4379. struct ci_ps *new_ps = ci_get_ps(rps);
  4380. struct ci_power_info *pi = ci_get_pi(adev);
  4381. pi->current_rps = *rps;
  4382. pi->current_ps = *new_ps;
  4383. pi->current_rps.ps_priv = &pi->current_ps;
  4384. adev->pm.dpm.current_ps = &pi->current_rps;
  4385. }
  4386. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4387. struct amdgpu_ps *rps)
  4388. {
  4389. struct ci_ps *new_ps = ci_get_ps(rps);
  4390. struct ci_power_info *pi = ci_get_pi(adev);
  4391. pi->requested_rps = *rps;
  4392. pi->requested_ps = *new_ps;
  4393. pi->requested_rps.ps_priv = &pi->requested_ps;
  4394. adev->pm.dpm.requested_ps = &pi->requested_rps;
  4395. }
  4396. static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
  4397. {
  4398. struct ci_power_info *pi = ci_get_pi(adev);
  4399. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4400. struct amdgpu_ps *new_ps = &requested_ps;
  4401. ci_update_requested_ps(adev, new_ps);
  4402. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4403. return 0;
  4404. }
  4405. static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
  4406. {
  4407. struct ci_power_info *pi = ci_get_pi(adev);
  4408. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4409. ci_update_current_ps(adev, new_ps);
  4410. }
  4411. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4412. {
  4413. ci_read_clock_registers(adev);
  4414. ci_enable_acpi_power_management(adev);
  4415. ci_init_sclk_t(adev);
  4416. }
  4417. static int ci_dpm_enable(struct amdgpu_device *adev)
  4418. {
  4419. struct ci_power_info *pi = ci_get_pi(adev);
  4420. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4421. int ret;
  4422. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4423. ci_enable_voltage_control(adev);
  4424. ret = ci_construct_voltage_tables(adev);
  4425. if (ret) {
  4426. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4427. return ret;
  4428. }
  4429. }
  4430. if (pi->caps_dynamic_ac_timing) {
  4431. ret = ci_initialize_mc_reg_table(adev);
  4432. if (ret)
  4433. pi->caps_dynamic_ac_timing = false;
  4434. }
  4435. if (pi->dynamic_ss)
  4436. ci_enable_spread_spectrum(adev, true);
  4437. if (pi->thermal_protection)
  4438. ci_enable_thermal_protection(adev, true);
  4439. ci_program_sstp(adev);
  4440. ci_enable_display_gap(adev);
  4441. ci_program_vc(adev);
  4442. ret = ci_upload_firmware(adev);
  4443. if (ret) {
  4444. DRM_ERROR("ci_upload_firmware failed\n");
  4445. return ret;
  4446. }
  4447. ret = ci_process_firmware_header(adev);
  4448. if (ret) {
  4449. DRM_ERROR("ci_process_firmware_header failed\n");
  4450. return ret;
  4451. }
  4452. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4453. if (ret) {
  4454. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4455. return ret;
  4456. }
  4457. ret = ci_init_smc_table(adev);
  4458. if (ret) {
  4459. DRM_ERROR("ci_init_smc_table failed\n");
  4460. return ret;
  4461. }
  4462. ret = ci_init_arb_table_index(adev);
  4463. if (ret) {
  4464. DRM_ERROR("ci_init_arb_table_index failed\n");
  4465. return ret;
  4466. }
  4467. if (pi->caps_dynamic_ac_timing) {
  4468. ret = ci_populate_initial_mc_reg_table(adev);
  4469. if (ret) {
  4470. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4471. return ret;
  4472. }
  4473. }
  4474. ret = ci_populate_pm_base(adev);
  4475. if (ret) {
  4476. DRM_ERROR("ci_populate_pm_base failed\n");
  4477. return ret;
  4478. }
  4479. ci_dpm_start_smc(adev);
  4480. ci_enable_vr_hot_gpio_interrupt(adev);
  4481. ret = ci_notify_smc_display_change(adev, false);
  4482. if (ret) {
  4483. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4484. return ret;
  4485. }
  4486. ci_enable_sclk_control(adev, true);
  4487. ret = ci_enable_ulv(adev, true);
  4488. if (ret) {
  4489. DRM_ERROR("ci_enable_ulv failed\n");
  4490. return ret;
  4491. }
  4492. ret = ci_enable_ds_master_switch(adev, true);
  4493. if (ret) {
  4494. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4495. return ret;
  4496. }
  4497. ret = ci_start_dpm(adev);
  4498. if (ret) {
  4499. DRM_ERROR("ci_start_dpm failed\n");
  4500. return ret;
  4501. }
  4502. ret = ci_enable_didt(adev, true);
  4503. if (ret) {
  4504. DRM_ERROR("ci_enable_didt failed\n");
  4505. return ret;
  4506. }
  4507. ret = ci_enable_smc_cac(adev, true);
  4508. if (ret) {
  4509. DRM_ERROR("ci_enable_smc_cac failed\n");
  4510. return ret;
  4511. }
  4512. ret = ci_enable_power_containment(adev, true);
  4513. if (ret) {
  4514. DRM_ERROR("ci_enable_power_containment failed\n");
  4515. return ret;
  4516. }
  4517. ret = ci_power_control_set_level(adev);
  4518. if (ret) {
  4519. DRM_ERROR("ci_power_control_set_level failed\n");
  4520. return ret;
  4521. }
  4522. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4523. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4524. if (ret) {
  4525. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4526. return ret;
  4527. }
  4528. ci_thermal_start_thermal_controller(adev);
  4529. ci_update_current_ps(adev, boot_ps);
  4530. return 0;
  4531. }
  4532. static void ci_dpm_disable(struct amdgpu_device *adev)
  4533. {
  4534. struct ci_power_info *pi = ci_get_pi(adev);
  4535. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4536. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4537. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4538. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4539. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4540. ci_dpm_powergate_uvd(adev, true);
  4541. if (!amdgpu_ci_is_smc_running(adev))
  4542. return;
  4543. ci_thermal_stop_thermal_controller(adev);
  4544. if (pi->thermal_protection)
  4545. ci_enable_thermal_protection(adev, false);
  4546. ci_enable_power_containment(adev, false);
  4547. ci_enable_smc_cac(adev, false);
  4548. ci_enable_didt(adev, false);
  4549. ci_enable_spread_spectrum(adev, false);
  4550. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4551. ci_stop_dpm(adev);
  4552. ci_enable_ds_master_switch(adev, false);
  4553. ci_enable_ulv(adev, false);
  4554. ci_clear_vc(adev);
  4555. ci_reset_to_default(adev);
  4556. ci_dpm_stop_smc(adev);
  4557. ci_force_switch_to_arb_f0(adev);
  4558. ci_enable_thermal_based_sclk_dpm(adev, false);
  4559. ci_update_current_ps(adev, boot_ps);
  4560. }
  4561. static int ci_dpm_set_power_state(struct amdgpu_device *adev)
  4562. {
  4563. struct ci_power_info *pi = ci_get_pi(adev);
  4564. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4565. struct amdgpu_ps *old_ps = &pi->current_rps;
  4566. int ret;
  4567. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4568. if (pi->pcie_performance_request)
  4569. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4570. ret = ci_freeze_sclk_mclk_dpm(adev);
  4571. if (ret) {
  4572. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4573. return ret;
  4574. }
  4575. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4576. if (ret) {
  4577. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4578. return ret;
  4579. }
  4580. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4581. if (ret) {
  4582. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4583. return ret;
  4584. }
  4585. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4586. if (ret) {
  4587. DRM_ERROR("ci_update_vce_dpm failed\n");
  4588. return ret;
  4589. }
  4590. ret = ci_update_sclk_t(adev);
  4591. if (ret) {
  4592. DRM_ERROR("ci_update_sclk_t failed\n");
  4593. return ret;
  4594. }
  4595. if (pi->caps_dynamic_ac_timing) {
  4596. ret = ci_update_and_upload_mc_reg_table(adev);
  4597. if (ret) {
  4598. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4599. return ret;
  4600. }
  4601. }
  4602. ret = ci_program_memory_timing_parameters(adev);
  4603. if (ret) {
  4604. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4605. return ret;
  4606. }
  4607. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4608. if (ret) {
  4609. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4610. return ret;
  4611. }
  4612. ret = ci_upload_dpm_level_enable_mask(adev);
  4613. if (ret) {
  4614. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4615. return ret;
  4616. }
  4617. if (pi->pcie_performance_request)
  4618. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4619. return 0;
  4620. }
  4621. #if 0
  4622. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4623. {
  4624. ci_set_boot_state(adev);
  4625. }
  4626. #endif
  4627. static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
  4628. {
  4629. ci_program_display_gap(adev);
  4630. }
  4631. union power_info {
  4632. struct _ATOM_POWERPLAY_INFO info;
  4633. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4634. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4635. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4636. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4637. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4638. };
  4639. union pplib_clock_info {
  4640. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4641. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4642. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4643. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4644. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4645. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4646. };
  4647. union pplib_power_state {
  4648. struct _ATOM_PPLIB_STATE v1;
  4649. struct _ATOM_PPLIB_STATE_V2 v2;
  4650. };
  4651. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4652. struct amdgpu_ps *rps,
  4653. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4654. u8 table_rev)
  4655. {
  4656. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4657. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4658. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4659. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4660. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4661. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4662. } else {
  4663. rps->vclk = 0;
  4664. rps->dclk = 0;
  4665. }
  4666. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4667. adev->pm.dpm.boot_ps = rps;
  4668. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4669. adev->pm.dpm.uvd_ps = rps;
  4670. }
  4671. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4672. struct amdgpu_ps *rps, int index,
  4673. union pplib_clock_info *clock_info)
  4674. {
  4675. struct ci_power_info *pi = ci_get_pi(adev);
  4676. struct ci_ps *ps = ci_get_ps(rps);
  4677. struct ci_pl *pl = &ps->performance_levels[index];
  4678. ps->performance_level_count = index + 1;
  4679. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4680. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4681. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4682. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4683. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4684. pi->sys_pcie_mask,
  4685. pi->vbios_boot_state.pcie_gen_bootup_value,
  4686. clock_info->ci.ucPCIEGen);
  4687. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4688. pi->vbios_boot_state.pcie_lane_bootup_value,
  4689. le16_to_cpu(clock_info->ci.usPCIELane));
  4690. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4691. pi->acpi_pcie_gen = pl->pcie_gen;
  4692. }
  4693. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4694. pi->ulv.supported = true;
  4695. pi->ulv.pl = *pl;
  4696. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4697. }
  4698. /* patch up boot state */
  4699. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4700. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4701. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4702. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4703. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4704. }
  4705. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4706. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4707. pi->use_pcie_powersaving_levels = true;
  4708. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4709. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4710. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4711. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4712. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4713. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4714. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4715. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4716. break;
  4717. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4718. pi->use_pcie_performance_levels = true;
  4719. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4720. pi->pcie_gen_performance.max = pl->pcie_gen;
  4721. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4722. pi->pcie_gen_performance.min = pl->pcie_gen;
  4723. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4724. pi->pcie_lane_performance.max = pl->pcie_lane;
  4725. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4726. pi->pcie_lane_performance.min = pl->pcie_lane;
  4727. break;
  4728. default:
  4729. break;
  4730. }
  4731. }
  4732. static int ci_parse_power_table(struct amdgpu_device *adev)
  4733. {
  4734. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4735. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4736. union pplib_power_state *power_state;
  4737. int i, j, k, non_clock_array_index, clock_array_index;
  4738. union pplib_clock_info *clock_info;
  4739. struct _StateArray *state_array;
  4740. struct _ClockInfoArray *clock_info_array;
  4741. struct _NonClockInfoArray *non_clock_info_array;
  4742. union power_info *power_info;
  4743. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4744. u16 data_offset;
  4745. u8 frev, crev;
  4746. u8 *power_state_offset;
  4747. struct ci_ps *ps;
  4748. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4749. &frev, &crev, &data_offset))
  4750. return -EINVAL;
  4751. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4752. amdgpu_add_thermal_controller(adev);
  4753. state_array = (struct _StateArray *)
  4754. (mode_info->atom_context->bios + data_offset +
  4755. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4756. clock_info_array = (struct _ClockInfoArray *)
  4757. (mode_info->atom_context->bios + data_offset +
  4758. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4759. non_clock_info_array = (struct _NonClockInfoArray *)
  4760. (mode_info->atom_context->bios + data_offset +
  4761. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4762. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4763. state_array->ucNumEntries, GFP_KERNEL);
  4764. if (!adev->pm.dpm.ps)
  4765. return -ENOMEM;
  4766. power_state_offset = (u8 *)state_array->states;
  4767. for (i = 0; i < state_array->ucNumEntries; i++) {
  4768. u8 *idx;
  4769. power_state = (union pplib_power_state *)power_state_offset;
  4770. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4771. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4772. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4773. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4774. if (ps == NULL) {
  4775. kfree(adev->pm.dpm.ps);
  4776. return -ENOMEM;
  4777. }
  4778. adev->pm.dpm.ps[i].ps_priv = ps;
  4779. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4780. non_clock_info,
  4781. non_clock_info_array->ucEntrySize);
  4782. k = 0;
  4783. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4784. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4785. clock_array_index = idx[j];
  4786. if (clock_array_index >= clock_info_array->ucNumEntries)
  4787. continue;
  4788. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4789. break;
  4790. clock_info = (union pplib_clock_info *)
  4791. ((u8 *)&clock_info_array->clockInfo[0] +
  4792. (clock_array_index * clock_info_array->ucEntrySize));
  4793. ci_parse_pplib_clock_info(adev,
  4794. &adev->pm.dpm.ps[i], k,
  4795. clock_info);
  4796. k++;
  4797. }
  4798. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4799. }
  4800. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4801. /* fill in the vce power states */
  4802. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  4803. u32 sclk, mclk;
  4804. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4805. clock_info = (union pplib_clock_info *)
  4806. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4807. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4808. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4809. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4810. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4811. adev->pm.dpm.vce_states[i].sclk = sclk;
  4812. adev->pm.dpm.vce_states[i].mclk = mclk;
  4813. }
  4814. return 0;
  4815. }
  4816. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4817. struct ci_vbios_boot_state *boot_state)
  4818. {
  4819. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4820. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4821. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4822. u8 frev, crev;
  4823. u16 data_offset;
  4824. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4825. &frev, &crev, &data_offset)) {
  4826. firmware_info =
  4827. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4828. data_offset);
  4829. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4830. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4831. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4832. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4833. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4834. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4835. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4836. return 0;
  4837. }
  4838. return -EINVAL;
  4839. }
  4840. static void ci_dpm_fini(struct amdgpu_device *adev)
  4841. {
  4842. int i;
  4843. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4844. kfree(adev->pm.dpm.ps[i].ps_priv);
  4845. }
  4846. kfree(adev->pm.dpm.ps);
  4847. kfree(adev->pm.dpm.priv);
  4848. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4849. amdgpu_free_extended_power_table(adev);
  4850. }
  4851. /**
  4852. * ci_dpm_init_microcode - load ucode images from disk
  4853. *
  4854. * @adev: amdgpu_device pointer
  4855. *
  4856. * Use the firmware interface to load the ucode images into
  4857. * the driver (not loaded into hw).
  4858. * Returns 0 on success, error on failure.
  4859. */
  4860. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4861. {
  4862. const char *chip_name;
  4863. char fw_name[30];
  4864. int err;
  4865. DRM_DEBUG("\n");
  4866. switch (adev->asic_type) {
  4867. case CHIP_BONAIRE:
  4868. if ((adev->pdev->revision == 0x80) ||
  4869. (adev->pdev->revision == 0x81) ||
  4870. (adev->pdev->device == 0x665f))
  4871. chip_name = "bonaire_k";
  4872. else
  4873. chip_name = "bonaire";
  4874. break;
  4875. case CHIP_HAWAII:
  4876. if (adev->pdev->revision == 0x80)
  4877. chip_name = "hawaii_k";
  4878. else
  4879. chip_name = "hawaii";
  4880. break;
  4881. case CHIP_KAVERI:
  4882. case CHIP_KABINI:
  4883. case CHIP_MULLINS:
  4884. default: BUG();
  4885. }
  4886. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4887. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4888. if (err)
  4889. goto out;
  4890. err = amdgpu_ucode_validate(adev->pm.fw);
  4891. out:
  4892. if (err) {
  4893. printk(KERN_ERR
  4894. "cik_smc: Failed to load firmware \"%s\"\n",
  4895. fw_name);
  4896. release_firmware(adev->pm.fw);
  4897. adev->pm.fw = NULL;
  4898. }
  4899. return err;
  4900. }
  4901. static int ci_dpm_init(struct amdgpu_device *adev)
  4902. {
  4903. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4904. SMU7_Discrete_DpmTable *dpm_table;
  4905. struct amdgpu_gpio_rec gpio;
  4906. u16 data_offset, size;
  4907. u8 frev, crev;
  4908. struct ci_power_info *pi;
  4909. int ret;
  4910. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4911. if (pi == NULL)
  4912. return -ENOMEM;
  4913. adev->pm.dpm.priv = pi;
  4914. pi->sys_pcie_mask =
  4915. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4916. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4917. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4918. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4919. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4920. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4921. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4922. pi->pcie_lane_performance.max = 0;
  4923. pi->pcie_lane_performance.min = 16;
  4924. pi->pcie_lane_powersaving.max = 0;
  4925. pi->pcie_lane_powersaving.min = 16;
  4926. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4927. if (ret) {
  4928. ci_dpm_fini(adev);
  4929. return ret;
  4930. }
  4931. ret = amdgpu_get_platform_caps(adev);
  4932. if (ret) {
  4933. ci_dpm_fini(adev);
  4934. return ret;
  4935. }
  4936. ret = amdgpu_parse_extended_power_table(adev);
  4937. if (ret) {
  4938. ci_dpm_fini(adev);
  4939. return ret;
  4940. }
  4941. ret = ci_parse_power_table(adev);
  4942. if (ret) {
  4943. ci_dpm_fini(adev);
  4944. return ret;
  4945. }
  4946. pi->dll_default_on = false;
  4947. pi->sram_end = SMC_RAM_END;
  4948. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4949. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4950. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4951. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4952. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4953. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4954. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4955. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4956. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4957. pi->sclk_dpm_key_disabled = 0;
  4958. pi->mclk_dpm_key_disabled = 0;
  4959. pi->pcie_dpm_key_disabled = 0;
  4960. pi->thermal_sclk_dpm_enabled = 0;
  4961. if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
  4962. pi->caps_sclk_ds = true;
  4963. else
  4964. pi->caps_sclk_ds = false;
  4965. pi->mclk_strobe_mode_threshold = 40000;
  4966. pi->mclk_stutter_mode_threshold = 40000;
  4967. pi->mclk_edc_enable_threshold = 40000;
  4968. pi->mclk_edc_wr_enable_threshold = 40000;
  4969. ci_initialize_powertune_defaults(adev);
  4970. pi->caps_fps = false;
  4971. pi->caps_sclk_throttle_low_notification = false;
  4972. pi->caps_uvd_dpm = true;
  4973. pi->caps_vce_dpm = true;
  4974. ci_get_leakage_voltages(adev);
  4975. ci_patch_dependency_tables_with_leakage(adev);
  4976. ci_set_private_data_variables_based_on_pptable(adev);
  4977. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4978. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  4979. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4980. ci_dpm_fini(adev);
  4981. return -ENOMEM;
  4982. }
  4983. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4984. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4985. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4986. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4987. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4988. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4989. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4990. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4991. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4992. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4993. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4994. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4995. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4996. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4997. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4998. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4999. if (adev->asic_type == CHIP_HAWAII) {
  5000. pi->thermal_temp_setting.temperature_low = 94500;
  5001. pi->thermal_temp_setting.temperature_high = 95000;
  5002. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5003. } else {
  5004. pi->thermal_temp_setting.temperature_low = 99500;
  5005. pi->thermal_temp_setting.temperature_high = 100000;
  5006. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5007. }
  5008. pi->uvd_enabled = false;
  5009. dpm_table = &pi->smc_state_table;
  5010. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5011. if (gpio.valid) {
  5012. dpm_table->VRHotGpio = gpio.shift;
  5013. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5014. } else {
  5015. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5016. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5017. }
  5018. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5019. if (gpio.valid) {
  5020. dpm_table->AcDcGpio = gpio.shift;
  5021. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5022. } else {
  5023. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5024. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5025. }
  5026. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5027. if (gpio.valid) {
  5028. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5029. switch (gpio.shift) {
  5030. case 0:
  5031. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5032. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5033. break;
  5034. case 1:
  5035. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5036. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5037. break;
  5038. case 2:
  5039. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5040. break;
  5041. case 3:
  5042. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5043. break;
  5044. case 4:
  5045. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5046. break;
  5047. default:
  5048. DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
  5049. break;
  5050. }
  5051. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5052. }
  5053. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5054. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5055. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5056. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5057. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5058. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5059. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5060. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5061. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5062. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5063. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5064. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5065. else
  5066. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5067. }
  5068. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5069. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5070. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5071. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5072. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5073. else
  5074. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5075. }
  5076. pi->vddc_phase_shed_control = true;
  5077. #if defined(CONFIG_ACPI)
  5078. pi->pcie_performance_request =
  5079. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5080. #else
  5081. pi->pcie_performance_request = false;
  5082. #endif
  5083. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5084. &frev, &crev, &data_offset)) {
  5085. pi->caps_sclk_ss_support = true;
  5086. pi->caps_mclk_ss_support = true;
  5087. pi->dynamic_ss = true;
  5088. } else {
  5089. pi->caps_sclk_ss_support = false;
  5090. pi->caps_mclk_ss_support = false;
  5091. pi->dynamic_ss = true;
  5092. }
  5093. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5094. pi->thermal_protection = true;
  5095. else
  5096. pi->thermal_protection = false;
  5097. pi->caps_dynamic_ac_timing = true;
  5098. pi->uvd_power_gated = true;
  5099. /* make sure dc limits are valid */
  5100. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5101. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5102. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5103. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5104. pi->fan_ctrl_is_in_default_mode = true;
  5105. return 0;
  5106. }
  5107. static void
  5108. ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  5109. struct seq_file *m)
  5110. {
  5111. struct ci_power_info *pi = ci_get_pi(adev);
  5112. struct amdgpu_ps *rps = &pi->current_rps;
  5113. u32 sclk = ci_get_average_sclk_freq(adev);
  5114. u32 mclk = ci_get_average_mclk_freq(adev);
  5115. u32 activity_percent = 50;
  5116. int ret;
  5117. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5118. &activity_percent);
  5119. if (ret == 0) {
  5120. activity_percent += 0x80;
  5121. activity_percent >>= 8;
  5122. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5123. }
  5124. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  5125. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5126. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5127. sclk, mclk);
  5128. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5129. }
  5130. static void ci_dpm_print_power_state(struct amdgpu_device *adev,
  5131. struct amdgpu_ps *rps)
  5132. {
  5133. struct ci_ps *ps = ci_get_ps(rps);
  5134. struct ci_pl *pl;
  5135. int i;
  5136. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5137. amdgpu_dpm_print_cap_info(rps->caps);
  5138. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5139. for (i = 0; i < ps->performance_level_count; i++) {
  5140. pl = &ps->performance_levels[i];
  5141. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5142. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5143. }
  5144. amdgpu_dpm_print_ps_status(adev, rps);
  5145. }
  5146. static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
  5147. const struct ci_pl *ci_cpl2)
  5148. {
  5149. return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
  5150. (ci_cpl1->sclk == ci_cpl2->sclk) &&
  5151. (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
  5152. (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
  5153. }
  5154. static int ci_check_state_equal(struct amdgpu_device *adev,
  5155. struct amdgpu_ps *cps,
  5156. struct amdgpu_ps *rps,
  5157. bool *equal)
  5158. {
  5159. struct ci_ps *ci_cps;
  5160. struct ci_ps *ci_rps;
  5161. int i;
  5162. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  5163. return -EINVAL;
  5164. ci_cps = ci_get_ps(cps);
  5165. ci_rps = ci_get_ps(rps);
  5166. if (ci_cps == NULL) {
  5167. *equal = false;
  5168. return 0;
  5169. }
  5170. if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
  5171. *equal = false;
  5172. return 0;
  5173. }
  5174. for (i = 0; i < ci_cps->performance_level_count; i++) {
  5175. if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
  5176. &(ci_rps->performance_levels[i]))) {
  5177. *equal = false;
  5178. return 0;
  5179. }
  5180. }
  5181. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  5182. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  5183. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  5184. return 0;
  5185. }
  5186. static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  5187. {
  5188. struct ci_power_info *pi = ci_get_pi(adev);
  5189. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5190. if (low)
  5191. return requested_state->performance_levels[0].sclk;
  5192. else
  5193. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5194. }
  5195. static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  5196. {
  5197. struct ci_power_info *pi = ci_get_pi(adev);
  5198. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5199. if (low)
  5200. return requested_state->performance_levels[0].mclk;
  5201. else
  5202. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5203. }
  5204. /* get temperature in millidegrees */
  5205. static int ci_dpm_get_temp(struct amdgpu_device *adev)
  5206. {
  5207. u32 temp;
  5208. int actual_temp = 0;
  5209. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5210. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5211. if (temp & 0x200)
  5212. actual_temp = 255;
  5213. else
  5214. actual_temp = temp & 0x1ff;
  5215. actual_temp = actual_temp * 1000;
  5216. return actual_temp;
  5217. }
  5218. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5219. {
  5220. int ret;
  5221. ret = ci_thermal_enable_alert(adev, false);
  5222. if (ret)
  5223. return ret;
  5224. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5225. CISLANDS_TEMP_RANGE_MAX);
  5226. if (ret)
  5227. return ret;
  5228. ret = ci_thermal_enable_alert(adev, true);
  5229. if (ret)
  5230. return ret;
  5231. return ret;
  5232. }
  5233. static int ci_dpm_early_init(void *handle)
  5234. {
  5235. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5236. ci_dpm_set_dpm_funcs(adev);
  5237. ci_dpm_set_irq_funcs(adev);
  5238. return 0;
  5239. }
  5240. static int ci_dpm_late_init(void *handle)
  5241. {
  5242. int ret;
  5243. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5244. if (!amdgpu_dpm)
  5245. return 0;
  5246. /* init the sysfs and debugfs files late */
  5247. ret = amdgpu_pm_sysfs_init(adev);
  5248. if (ret)
  5249. return ret;
  5250. ret = ci_set_temperature_range(adev);
  5251. if (ret)
  5252. return ret;
  5253. return 0;
  5254. }
  5255. static int ci_dpm_sw_init(void *handle)
  5256. {
  5257. int ret;
  5258. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5259. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  5260. if (ret)
  5261. return ret;
  5262. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  5263. if (ret)
  5264. return ret;
  5265. /* default to balanced state */
  5266. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5267. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5268. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  5269. adev->pm.default_sclk = adev->clock.default_sclk;
  5270. adev->pm.default_mclk = adev->clock.default_mclk;
  5271. adev->pm.current_sclk = adev->clock.default_sclk;
  5272. adev->pm.current_mclk = adev->clock.default_mclk;
  5273. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5274. ret = ci_dpm_init_microcode(adev);
  5275. if (ret)
  5276. return ret;
  5277. if (amdgpu_dpm == 0)
  5278. return 0;
  5279. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5280. mutex_lock(&adev->pm.mutex);
  5281. ret = ci_dpm_init(adev);
  5282. if (ret)
  5283. goto dpm_failed;
  5284. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5285. if (amdgpu_dpm == 1)
  5286. amdgpu_pm_print_power_states(adev);
  5287. mutex_unlock(&adev->pm.mutex);
  5288. DRM_INFO("amdgpu: dpm initialized\n");
  5289. return 0;
  5290. dpm_failed:
  5291. ci_dpm_fini(adev);
  5292. mutex_unlock(&adev->pm.mutex);
  5293. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5294. return ret;
  5295. }
  5296. static int ci_dpm_sw_fini(void *handle)
  5297. {
  5298. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5299. flush_work(&adev->pm.dpm.thermal.work);
  5300. mutex_lock(&adev->pm.mutex);
  5301. amdgpu_pm_sysfs_fini(adev);
  5302. ci_dpm_fini(adev);
  5303. mutex_unlock(&adev->pm.mutex);
  5304. release_firmware(adev->pm.fw);
  5305. adev->pm.fw = NULL;
  5306. return 0;
  5307. }
  5308. static int ci_dpm_hw_init(void *handle)
  5309. {
  5310. int ret;
  5311. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5312. if (!amdgpu_dpm) {
  5313. ret = ci_upload_firmware(adev);
  5314. if (ret) {
  5315. DRM_ERROR("ci_upload_firmware failed\n");
  5316. return ret;
  5317. }
  5318. ci_dpm_start_smc(adev);
  5319. return 0;
  5320. }
  5321. mutex_lock(&adev->pm.mutex);
  5322. ci_dpm_setup_asic(adev);
  5323. ret = ci_dpm_enable(adev);
  5324. if (ret)
  5325. adev->pm.dpm_enabled = false;
  5326. else
  5327. adev->pm.dpm_enabled = true;
  5328. mutex_unlock(&adev->pm.mutex);
  5329. return ret;
  5330. }
  5331. static int ci_dpm_hw_fini(void *handle)
  5332. {
  5333. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5334. if (adev->pm.dpm_enabled) {
  5335. mutex_lock(&adev->pm.mutex);
  5336. ci_dpm_disable(adev);
  5337. mutex_unlock(&adev->pm.mutex);
  5338. } else {
  5339. ci_dpm_stop_smc(adev);
  5340. }
  5341. return 0;
  5342. }
  5343. static int ci_dpm_suspend(void *handle)
  5344. {
  5345. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5346. if (adev->pm.dpm_enabled) {
  5347. mutex_lock(&adev->pm.mutex);
  5348. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5349. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  5350. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5351. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  5352. adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
  5353. adev->pm.dpm.last_state = adev->pm.dpm.state;
  5354. adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5355. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5356. mutex_unlock(&adev->pm.mutex);
  5357. amdgpu_pm_compute_clocks(adev);
  5358. }
  5359. return 0;
  5360. }
  5361. static int ci_dpm_resume(void *handle)
  5362. {
  5363. int ret;
  5364. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5365. if (adev->pm.dpm_enabled) {
  5366. /* asic init will reset to the boot state */
  5367. mutex_lock(&adev->pm.mutex);
  5368. ci_dpm_setup_asic(adev);
  5369. ret = ci_dpm_enable(adev);
  5370. if (ret)
  5371. adev->pm.dpm_enabled = false;
  5372. else
  5373. adev->pm.dpm_enabled = true;
  5374. adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
  5375. adev->pm.dpm.state = adev->pm.dpm.last_state;
  5376. mutex_unlock(&adev->pm.mutex);
  5377. if (adev->pm.dpm_enabled)
  5378. amdgpu_pm_compute_clocks(adev);
  5379. }
  5380. return 0;
  5381. }
  5382. static bool ci_dpm_is_idle(void *handle)
  5383. {
  5384. /* XXX */
  5385. return true;
  5386. }
  5387. static int ci_dpm_wait_for_idle(void *handle)
  5388. {
  5389. /* XXX */
  5390. return 0;
  5391. }
  5392. static int ci_dpm_soft_reset(void *handle)
  5393. {
  5394. return 0;
  5395. }
  5396. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5397. struct amdgpu_irq_src *source,
  5398. unsigned type,
  5399. enum amdgpu_interrupt_state state)
  5400. {
  5401. u32 cg_thermal_int;
  5402. switch (type) {
  5403. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5404. switch (state) {
  5405. case AMDGPU_IRQ_STATE_DISABLE:
  5406. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5407. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5408. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5409. break;
  5410. case AMDGPU_IRQ_STATE_ENABLE:
  5411. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5412. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5413. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5414. break;
  5415. default:
  5416. break;
  5417. }
  5418. break;
  5419. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5420. switch (state) {
  5421. case AMDGPU_IRQ_STATE_DISABLE:
  5422. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5423. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5424. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5425. break;
  5426. case AMDGPU_IRQ_STATE_ENABLE:
  5427. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5428. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5429. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5430. break;
  5431. default:
  5432. break;
  5433. }
  5434. break;
  5435. default:
  5436. break;
  5437. }
  5438. return 0;
  5439. }
  5440. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5441. struct amdgpu_irq_src *source,
  5442. struct amdgpu_iv_entry *entry)
  5443. {
  5444. bool queue_thermal = false;
  5445. if (entry == NULL)
  5446. return -EINVAL;
  5447. switch (entry->src_id) {
  5448. case 230: /* thermal low to high */
  5449. DRM_DEBUG("IH: thermal low to high\n");
  5450. adev->pm.dpm.thermal.high_to_low = false;
  5451. queue_thermal = true;
  5452. break;
  5453. case 231: /* thermal high to low */
  5454. DRM_DEBUG("IH: thermal high to low\n");
  5455. adev->pm.dpm.thermal.high_to_low = true;
  5456. queue_thermal = true;
  5457. break;
  5458. default:
  5459. break;
  5460. }
  5461. if (queue_thermal)
  5462. schedule_work(&adev->pm.dpm.thermal.work);
  5463. return 0;
  5464. }
  5465. static int ci_dpm_set_clockgating_state(void *handle,
  5466. enum amd_clockgating_state state)
  5467. {
  5468. return 0;
  5469. }
  5470. static int ci_dpm_set_powergating_state(void *handle,
  5471. enum amd_powergating_state state)
  5472. {
  5473. return 0;
  5474. }
  5475. static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
  5476. enum pp_clock_type type, char *buf)
  5477. {
  5478. struct ci_power_info *pi = ci_get_pi(adev);
  5479. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  5480. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  5481. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  5482. int i, now, size = 0;
  5483. uint32_t clock, pcie_speed;
  5484. switch (type) {
  5485. case PP_SCLK:
  5486. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
  5487. clock = RREG32(mmSMC_MSG_ARG_0);
  5488. for (i = 0; i < sclk_table->count; i++) {
  5489. if (clock > sclk_table->dpm_levels[i].value)
  5490. continue;
  5491. break;
  5492. }
  5493. now = i;
  5494. for (i = 0; i < sclk_table->count; i++)
  5495. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5496. i, sclk_table->dpm_levels[i].value / 100,
  5497. (i == now) ? "*" : "");
  5498. break;
  5499. case PP_MCLK:
  5500. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
  5501. clock = RREG32(mmSMC_MSG_ARG_0);
  5502. for (i = 0; i < mclk_table->count; i++) {
  5503. if (clock > mclk_table->dpm_levels[i].value)
  5504. continue;
  5505. break;
  5506. }
  5507. now = i;
  5508. for (i = 0; i < mclk_table->count; i++)
  5509. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5510. i, mclk_table->dpm_levels[i].value / 100,
  5511. (i == now) ? "*" : "");
  5512. break;
  5513. case PP_PCIE:
  5514. pcie_speed = ci_get_current_pcie_speed(adev);
  5515. for (i = 0; i < pcie_table->count; i++) {
  5516. if (pcie_speed != pcie_table->dpm_levels[i].value)
  5517. continue;
  5518. break;
  5519. }
  5520. now = i;
  5521. for (i = 0; i < pcie_table->count; i++)
  5522. size += sprintf(buf + size, "%d: %s %s\n", i,
  5523. (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
  5524. (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
  5525. (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
  5526. (i == now) ? "*" : "");
  5527. break;
  5528. default:
  5529. break;
  5530. }
  5531. return size;
  5532. }
  5533. static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
  5534. enum pp_clock_type type, uint32_t mask)
  5535. {
  5536. struct ci_power_info *pi = ci_get_pi(adev);
  5537. if (adev->pm.dpm.forced_level & (AMD_DPM_FORCED_LEVEL_AUTO |
  5538. AMD_DPM_FORCED_LEVEL_LOW |
  5539. AMD_DPM_FORCED_LEVEL_HIGH))
  5540. return -EINVAL;
  5541. switch (type) {
  5542. case PP_SCLK:
  5543. if (!pi->sclk_dpm_key_disabled)
  5544. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5545. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5546. pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
  5547. break;
  5548. case PP_MCLK:
  5549. if (!pi->mclk_dpm_key_disabled)
  5550. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5551. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5552. pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
  5553. break;
  5554. case PP_PCIE:
  5555. {
  5556. uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  5557. uint32_t level = 0;
  5558. while (tmp >>= 1)
  5559. level++;
  5560. if (!pi->pcie_dpm_key_disabled)
  5561. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5562. PPSMC_MSG_PCIeDPM_ForceLevel,
  5563. level);
  5564. break;
  5565. }
  5566. default:
  5567. break;
  5568. }
  5569. return 0;
  5570. }
  5571. static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
  5572. {
  5573. struct ci_power_info *pi = ci_get_pi(adev);
  5574. struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
  5575. struct ci_single_dpm_table *golden_sclk_table =
  5576. &(pi->golden_dpm_table.sclk_table);
  5577. int value;
  5578. value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
  5579. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
  5580. 100 /
  5581. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5582. return value;
  5583. }
  5584. static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
  5585. {
  5586. struct ci_power_info *pi = ci_get_pi(adev);
  5587. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5588. struct ci_single_dpm_table *golden_sclk_table =
  5589. &(pi->golden_dpm_table.sclk_table);
  5590. if (value > 20)
  5591. value = 20;
  5592. ps->performance_levels[ps->performance_level_count - 1].sclk =
  5593. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
  5594. value / 100 +
  5595. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5596. return 0;
  5597. }
  5598. static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
  5599. {
  5600. struct ci_power_info *pi = ci_get_pi(adev);
  5601. struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
  5602. struct ci_single_dpm_table *golden_mclk_table =
  5603. &(pi->golden_dpm_table.mclk_table);
  5604. int value;
  5605. value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
  5606. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
  5607. 100 /
  5608. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5609. return value;
  5610. }
  5611. static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
  5612. {
  5613. struct ci_power_info *pi = ci_get_pi(adev);
  5614. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5615. struct ci_single_dpm_table *golden_mclk_table =
  5616. &(pi->golden_dpm_table.mclk_table);
  5617. if (value > 20)
  5618. value = 20;
  5619. ps->performance_levels[ps->performance_level_count - 1].mclk =
  5620. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
  5621. value / 100 +
  5622. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5623. return 0;
  5624. }
  5625. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5626. .name = "ci_dpm",
  5627. .early_init = ci_dpm_early_init,
  5628. .late_init = ci_dpm_late_init,
  5629. .sw_init = ci_dpm_sw_init,
  5630. .sw_fini = ci_dpm_sw_fini,
  5631. .hw_init = ci_dpm_hw_init,
  5632. .hw_fini = ci_dpm_hw_fini,
  5633. .suspend = ci_dpm_suspend,
  5634. .resume = ci_dpm_resume,
  5635. .is_idle = ci_dpm_is_idle,
  5636. .wait_for_idle = ci_dpm_wait_for_idle,
  5637. .soft_reset = ci_dpm_soft_reset,
  5638. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5639. .set_powergating_state = ci_dpm_set_powergating_state,
  5640. };
  5641. static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
  5642. .get_temperature = &ci_dpm_get_temp,
  5643. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5644. .set_power_state = &ci_dpm_set_power_state,
  5645. .post_set_power_state = &ci_dpm_post_set_power_state,
  5646. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5647. .get_sclk = &ci_dpm_get_sclk,
  5648. .get_mclk = &ci_dpm_get_mclk,
  5649. .print_power_state = &ci_dpm_print_power_state,
  5650. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5651. .force_performance_level = &ci_dpm_force_performance_level,
  5652. .vblank_too_short = &ci_dpm_vblank_too_short,
  5653. .powergate_uvd = &ci_dpm_powergate_uvd,
  5654. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5655. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5656. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5657. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5658. .print_clock_levels = ci_dpm_print_clock_levels,
  5659. .force_clock_level = ci_dpm_force_clock_level,
  5660. .get_sclk_od = ci_dpm_get_sclk_od,
  5661. .set_sclk_od = ci_dpm_set_sclk_od,
  5662. .get_mclk_od = ci_dpm_get_mclk_od,
  5663. .set_mclk_od = ci_dpm_set_mclk_od,
  5664. .check_state_equal = ci_check_state_equal,
  5665. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  5666. };
  5667. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  5668. {
  5669. if (adev->pm.funcs == NULL)
  5670. adev->pm.funcs = &ci_dpm_funcs;
  5671. }
  5672. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5673. .set = ci_dpm_set_interrupt_state,
  5674. .process = ci_dpm_process_interrupt,
  5675. };
  5676. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5677. {
  5678. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5679. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5680. }