amdgpu_ttm.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. /*
  51. * Global memory.
  52. */
  53. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  54. {
  55. return ttm_mem_global_init(ref->object);
  56. }
  57. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  58. {
  59. ttm_mem_global_release(ref->object);
  60. }
  61. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  62. {
  63. struct drm_global_reference *global_ref;
  64. struct amdgpu_ring *ring;
  65. struct amd_sched_rq *rq;
  66. int r;
  67. adev->mman.mem_global_referenced = false;
  68. global_ref = &adev->mman.mem_global_ref;
  69. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  70. global_ref->size = sizeof(struct ttm_mem_global);
  71. global_ref->init = &amdgpu_ttm_mem_global_init;
  72. global_ref->release = &amdgpu_ttm_mem_global_release;
  73. r = drm_global_item_ref(global_ref);
  74. if (r) {
  75. DRM_ERROR("Failed setting up TTM memory accounting "
  76. "subsystem.\n");
  77. goto error_mem;
  78. }
  79. adev->mman.bo_global_ref.mem_glob =
  80. adev->mman.mem_global_ref.object;
  81. global_ref = &adev->mman.bo_global_ref.ref;
  82. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  83. global_ref->size = sizeof(struct ttm_bo_global);
  84. global_ref->init = &ttm_bo_global_init;
  85. global_ref->release = &ttm_bo_global_release;
  86. r = drm_global_item_ref(global_ref);
  87. if (r) {
  88. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  89. goto error_bo;
  90. }
  91. ring = adev->mman.buffer_funcs_ring;
  92. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  93. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  94. rq, amdgpu_sched_jobs);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  97. goto error_entity;
  98. }
  99. adev->mman.mem_global_referenced = true;
  100. return 0;
  101. error_entity:
  102. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  103. error_bo:
  104. drm_global_item_unref(&adev->mman.mem_global_ref);
  105. error_mem:
  106. return r;
  107. }
  108. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  109. {
  110. if (adev->mman.mem_global_referenced) {
  111. amd_sched_entity_fini(adev->mman.entity.sched,
  112. &adev->mman.entity);
  113. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  114. drm_global_item_unref(&adev->mman.mem_global_ref);
  115. adev->mman.mem_global_referenced = false;
  116. }
  117. }
  118. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  119. {
  120. return 0;
  121. }
  122. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  123. struct ttm_mem_type_manager *man)
  124. {
  125. struct amdgpu_device *adev;
  126. adev = amdgpu_ttm_adev(bdev);
  127. switch (type) {
  128. case TTM_PL_SYSTEM:
  129. /* System memory */
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  131. man->available_caching = TTM_PL_MASK_CACHING;
  132. man->default_caching = TTM_PL_FLAG_CACHED;
  133. break;
  134. case TTM_PL_TT:
  135. man->func = &amdgpu_gtt_mgr_func;
  136. man->gpu_offset = adev->mc.gtt_start;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &amdgpu_vram_mgr_func;
  144. man->gpu_offset = adev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. case AMDGPU_PL_GDS:
  151. case AMDGPU_PL_GWS:
  152. case AMDGPU_PL_OA:
  153. /* On-chip GDS memory*/
  154. man->func = &ttm_bo_manager_func;
  155. man->gpu_offset = 0;
  156. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED;
  158. man->default_caching = TTM_PL_FLAG_UNCACHED;
  159. break;
  160. default:
  161. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  162. return -EINVAL;
  163. }
  164. return 0;
  165. }
  166. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  167. struct ttm_placement *placement)
  168. {
  169. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  170. struct amdgpu_bo *abo;
  171. static struct ttm_place placements = {
  172. .fpfn = 0,
  173. .lpfn = 0,
  174. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  175. };
  176. unsigned i;
  177. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  178. placement->placement = &placements;
  179. placement->busy_placement = &placements;
  180. placement->num_placement = 1;
  181. placement->num_busy_placement = 1;
  182. return;
  183. }
  184. abo = container_of(bo, struct amdgpu_bo, tbo);
  185. switch (bo->mem.mem_type) {
  186. case TTM_PL_VRAM:
  187. if (adev->mman.buffer_funcs_ring->ready == false) {
  188. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  189. } else {
  190. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  191. for (i = 0; i < abo->placement.num_placement; ++i) {
  192. if (!(abo->placements[i].flags &
  193. TTM_PL_FLAG_TT))
  194. continue;
  195. if (abo->placements[i].lpfn)
  196. continue;
  197. /* set an upper limit to force directly
  198. * allocating address space for the BO.
  199. */
  200. abo->placements[i].lpfn =
  201. adev->mc.gtt_size >> PAGE_SHIFT;
  202. }
  203. }
  204. break;
  205. case TTM_PL_TT:
  206. default:
  207. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  208. }
  209. *placement = abo->placement;
  210. }
  211. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  212. {
  213. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  214. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  215. return -EPERM;
  216. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  217. filp->private_data);
  218. }
  219. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  220. struct ttm_mem_reg *new_mem)
  221. {
  222. struct ttm_mem_reg *old_mem = &bo->mem;
  223. BUG_ON(old_mem->mm_node != NULL);
  224. *old_mem = *new_mem;
  225. new_mem->mm_node = NULL;
  226. }
  227. static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  228. struct drm_mm_node *mm_node,
  229. struct ttm_mem_reg *mem,
  230. uint64_t *addr)
  231. {
  232. int r;
  233. switch (mem->mem_type) {
  234. case TTM_PL_TT:
  235. r = amdgpu_ttm_bind(bo, mem);
  236. if (r)
  237. return r;
  238. case TTM_PL_VRAM:
  239. *addr = mm_node->start << PAGE_SHIFT;
  240. *addr += bo->bdev->man[mem->mem_type].gpu_offset;
  241. break;
  242. default:
  243. DRM_ERROR("Unknown placement %d\n", mem->mem_type);
  244. return -EINVAL;
  245. }
  246. return 0;
  247. }
  248. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  249. bool evict, bool no_wait_gpu,
  250. struct ttm_mem_reg *new_mem,
  251. struct ttm_mem_reg *old_mem)
  252. {
  253. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  254. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  255. struct drm_mm_node *old_mm, *new_mm;
  256. uint64_t old_start, old_size, new_start, new_size;
  257. unsigned long num_pages;
  258. struct dma_fence *fence = NULL;
  259. int r;
  260. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  261. if (!ring->ready) {
  262. DRM_ERROR("Trying to move memory with ring turned off.\n");
  263. return -EINVAL;
  264. }
  265. old_mm = old_mem->mm_node;
  266. r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
  267. if (r)
  268. return r;
  269. old_size = old_mm->size;
  270. new_mm = new_mem->mm_node;
  271. r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
  272. if (r)
  273. return r;
  274. new_size = new_mm->size;
  275. num_pages = new_mem->num_pages;
  276. while (num_pages) {
  277. unsigned long cur_pages = min(old_size, new_size);
  278. struct dma_fence *next;
  279. r = amdgpu_copy_buffer(ring, old_start, new_start,
  280. cur_pages * PAGE_SIZE,
  281. bo->resv, &next, false);
  282. if (r)
  283. goto error;
  284. dma_fence_put(fence);
  285. fence = next;
  286. num_pages -= cur_pages;
  287. if (!num_pages)
  288. break;
  289. old_size -= cur_pages;
  290. if (!old_size) {
  291. r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
  292. &old_start);
  293. if (r)
  294. goto error;
  295. old_size = old_mm->size;
  296. } else {
  297. old_start += cur_pages * PAGE_SIZE;
  298. }
  299. new_size -= cur_pages;
  300. if (!new_size) {
  301. r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
  302. &new_start);
  303. if (r)
  304. goto error;
  305. new_size = new_mm->size;
  306. } else {
  307. new_start += cur_pages * PAGE_SIZE;
  308. }
  309. }
  310. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  311. dma_fence_put(fence);
  312. return r;
  313. error:
  314. if (fence)
  315. dma_fence_wait(fence, false);
  316. dma_fence_put(fence);
  317. return r;
  318. }
  319. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  320. bool evict, bool interruptible,
  321. bool no_wait_gpu,
  322. struct ttm_mem_reg *new_mem)
  323. {
  324. struct amdgpu_device *adev;
  325. struct ttm_mem_reg *old_mem = &bo->mem;
  326. struct ttm_mem_reg tmp_mem;
  327. struct ttm_place placements;
  328. struct ttm_placement placement;
  329. int r;
  330. adev = amdgpu_ttm_adev(bo->bdev);
  331. tmp_mem = *new_mem;
  332. tmp_mem.mm_node = NULL;
  333. placement.num_placement = 1;
  334. placement.placement = &placements;
  335. placement.num_busy_placement = 1;
  336. placement.busy_placement = &placements;
  337. placements.fpfn = 0;
  338. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  339. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  340. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  341. interruptible, no_wait_gpu);
  342. if (unlikely(r)) {
  343. return r;
  344. }
  345. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  350. if (unlikely(r)) {
  351. goto out_cleanup;
  352. }
  353. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  354. if (unlikely(r)) {
  355. goto out_cleanup;
  356. }
  357. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  358. out_cleanup:
  359. ttm_bo_mem_put(bo, &tmp_mem);
  360. return r;
  361. }
  362. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  363. bool evict, bool interruptible,
  364. bool no_wait_gpu,
  365. struct ttm_mem_reg *new_mem)
  366. {
  367. struct amdgpu_device *adev;
  368. struct ttm_mem_reg *old_mem = &bo->mem;
  369. struct ttm_mem_reg tmp_mem;
  370. struct ttm_placement placement;
  371. struct ttm_place placements;
  372. int r;
  373. adev = amdgpu_ttm_adev(bo->bdev);
  374. tmp_mem = *new_mem;
  375. tmp_mem.mm_node = NULL;
  376. placement.num_placement = 1;
  377. placement.placement = &placements;
  378. placement.num_busy_placement = 1;
  379. placement.busy_placement = &placements;
  380. placements.fpfn = 0;
  381. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  382. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  383. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  384. interruptible, no_wait_gpu);
  385. if (unlikely(r)) {
  386. return r;
  387. }
  388. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  389. if (unlikely(r)) {
  390. goto out_cleanup;
  391. }
  392. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  393. if (unlikely(r)) {
  394. goto out_cleanup;
  395. }
  396. out_cleanup:
  397. ttm_bo_mem_put(bo, &tmp_mem);
  398. return r;
  399. }
  400. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  401. bool evict, bool interruptible,
  402. bool no_wait_gpu,
  403. struct ttm_mem_reg *new_mem)
  404. {
  405. struct amdgpu_device *adev;
  406. struct amdgpu_bo *abo;
  407. struct ttm_mem_reg *old_mem = &bo->mem;
  408. int r;
  409. /* Can't move a pinned BO */
  410. abo = container_of(bo, struct amdgpu_bo, tbo);
  411. if (WARN_ON_ONCE(abo->pin_count > 0))
  412. return -EINVAL;
  413. adev = amdgpu_ttm_adev(bo->bdev);
  414. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  415. amdgpu_move_null(bo, new_mem);
  416. return 0;
  417. }
  418. if ((old_mem->mem_type == TTM_PL_TT &&
  419. new_mem->mem_type == TTM_PL_SYSTEM) ||
  420. (old_mem->mem_type == TTM_PL_SYSTEM &&
  421. new_mem->mem_type == TTM_PL_TT)) {
  422. /* bind is enough */
  423. amdgpu_move_null(bo, new_mem);
  424. return 0;
  425. }
  426. if (adev->mman.buffer_funcs == NULL ||
  427. adev->mman.buffer_funcs_ring == NULL ||
  428. !adev->mman.buffer_funcs_ring->ready) {
  429. /* use memcpy */
  430. goto memcpy;
  431. }
  432. if (old_mem->mem_type == TTM_PL_VRAM &&
  433. new_mem->mem_type == TTM_PL_SYSTEM) {
  434. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  435. no_wait_gpu, new_mem);
  436. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  437. new_mem->mem_type == TTM_PL_VRAM) {
  438. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  439. no_wait_gpu, new_mem);
  440. } else {
  441. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  442. }
  443. if (r) {
  444. memcpy:
  445. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  446. if (r) {
  447. return r;
  448. }
  449. }
  450. /* update statistics */
  451. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  452. return 0;
  453. }
  454. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  455. {
  456. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  457. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  458. mem->bus.addr = NULL;
  459. mem->bus.offset = 0;
  460. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  461. mem->bus.base = 0;
  462. mem->bus.is_iomem = false;
  463. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  464. return -EINVAL;
  465. switch (mem->mem_type) {
  466. case TTM_PL_SYSTEM:
  467. /* system memory */
  468. return 0;
  469. case TTM_PL_TT:
  470. break;
  471. case TTM_PL_VRAM:
  472. mem->bus.offset = mem->start << PAGE_SHIFT;
  473. /* check if it's visible */
  474. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  475. return -EINVAL;
  476. mem->bus.base = adev->mc.aper_base;
  477. mem->bus.is_iomem = true;
  478. #ifdef __alpha__
  479. /*
  480. * Alpha: use bus.addr to hold the ioremap() return,
  481. * so we can modify bus.base below.
  482. */
  483. if (mem->placement & TTM_PL_FLAG_WC)
  484. mem->bus.addr =
  485. ioremap_wc(mem->bus.base + mem->bus.offset,
  486. mem->bus.size);
  487. else
  488. mem->bus.addr =
  489. ioremap_nocache(mem->bus.base + mem->bus.offset,
  490. mem->bus.size);
  491. if (!mem->bus.addr)
  492. return -ENOMEM;
  493. /*
  494. * Alpha: Use just the bus offset plus
  495. * the hose/domain memory base for bus.base.
  496. * It then can be used to build PTEs for VRAM
  497. * access, as done in ttm_bo_vm_fault().
  498. */
  499. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  500. adev->ddev->hose->dense_mem_base;
  501. #endif
  502. break;
  503. default:
  504. return -EINVAL;
  505. }
  506. return 0;
  507. }
  508. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  509. {
  510. }
  511. /*
  512. * TTM backend functions.
  513. */
  514. struct amdgpu_ttm_gup_task_list {
  515. struct list_head list;
  516. struct task_struct *task;
  517. };
  518. struct amdgpu_ttm_tt {
  519. struct ttm_dma_tt ttm;
  520. struct amdgpu_device *adev;
  521. u64 offset;
  522. uint64_t userptr;
  523. struct mm_struct *usermm;
  524. uint32_t userflags;
  525. spinlock_t guptasklock;
  526. struct list_head guptasks;
  527. atomic_t mmu_invalidations;
  528. struct list_head list;
  529. };
  530. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  531. {
  532. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  533. unsigned int flags = 0;
  534. unsigned pinned = 0;
  535. int r;
  536. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  537. flags |= FOLL_WRITE;
  538. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  539. /* check that we only use anonymous memory
  540. to prevent problems with writeback */
  541. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  542. struct vm_area_struct *vma;
  543. vma = find_vma(gtt->usermm, gtt->userptr);
  544. if (!vma || vma->vm_file || vma->vm_end < end)
  545. return -EPERM;
  546. }
  547. do {
  548. unsigned num_pages = ttm->num_pages - pinned;
  549. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  550. struct page **p = pages + pinned;
  551. struct amdgpu_ttm_gup_task_list guptask;
  552. guptask.task = current;
  553. spin_lock(&gtt->guptasklock);
  554. list_add(&guptask.list, &gtt->guptasks);
  555. spin_unlock(&gtt->guptasklock);
  556. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  557. spin_lock(&gtt->guptasklock);
  558. list_del(&guptask.list);
  559. spin_unlock(&gtt->guptasklock);
  560. if (r < 0)
  561. goto release_pages;
  562. pinned += r;
  563. } while (pinned < ttm->num_pages);
  564. return 0;
  565. release_pages:
  566. release_pages(pages, pinned, 0);
  567. return r;
  568. }
  569. /* prepare the sg table with the user pages */
  570. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  571. {
  572. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  573. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  574. unsigned nents;
  575. int r;
  576. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  577. enum dma_data_direction direction = write ?
  578. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  579. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  580. ttm->num_pages << PAGE_SHIFT,
  581. GFP_KERNEL);
  582. if (r)
  583. goto release_sg;
  584. r = -ENOMEM;
  585. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  586. if (nents != ttm->sg->nents)
  587. goto release_sg;
  588. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  589. gtt->ttm.dma_address, ttm->num_pages);
  590. return 0;
  591. release_sg:
  592. kfree(ttm->sg);
  593. return r;
  594. }
  595. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  596. {
  597. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  598. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  599. struct sg_page_iter sg_iter;
  600. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  601. enum dma_data_direction direction = write ?
  602. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  603. /* double check that we don't free the table twice */
  604. if (!ttm->sg->sgl)
  605. return;
  606. /* free the sg table and pages again */
  607. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  608. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  609. struct page *page = sg_page_iter_page(&sg_iter);
  610. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  611. set_page_dirty(page);
  612. mark_page_accessed(page);
  613. put_page(page);
  614. }
  615. sg_free_table(ttm->sg);
  616. }
  617. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  618. struct ttm_mem_reg *bo_mem)
  619. {
  620. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  621. int r;
  622. if (gtt->userptr) {
  623. r = amdgpu_ttm_tt_pin_userptr(ttm);
  624. if (r) {
  625. DRM_ERROR("failed to pin userptr\n");
  626. return r;
  627. }
  628. }
  629. if (!ttm->num_pages) {
  630. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  631. ttm->num_pages, bo_mem, ttm);
  632. }
  633. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  634. bo_mem->mem_type == AMDGPU_PL_GWS ||
  635. bo_mem->mem_type == AMDGPU_PL_OA)
  636. return -EINVAL;
  637. return 0;
  638. }
  639. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  640. {
  641. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  642. return gtt && !list_empty(&gtt->list);
  643. }
  644. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  645. {
  646. struct ttm_tt *ttm = bo->ttm;
  647. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  648. uint32_t flags;
  649. int r;
  650. if (!ttm || amdgpu_ttm_is_bound(ttm))
  651. return 0;
  652. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  653. NULL, bo_mem);
  654. if (r) {
  655. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  656. return r;
  657. }
  658. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  659. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  660. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  661. ttm->pages, gtt->ttm.dma_address, flags);
  662. if (r) {
  663. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  664. ttm->num_pages, gtt->offset);
  665. return r;
  666. }
  667. spin_lock(&gtt->adev->gtt_list_lock);
  668. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  669. spin_unlock(&gtt->adev->gtt_list_lock);
  670. return 0;
  671. }
  672. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  673. {
  674. struct amdgpu_ttm_tt *gtt, *tmp;
  675. struct ttm_mem_reg bo_mem;
  676. uint32_t flags;
  677. int r;
  678. bo_mem.mem_type = TTM_PL_TT;
  679. spin_lock(&adev->gtt_list_lock);
  680. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  681. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  682. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  683. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  684. flags);
  685. if (r) {
  686. spin_unlock(&adev->gtt_list_lock);
  687. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  688. gtt->ttm.ttm.num_pages, gtt->offset);
  689. return r;
  690. }
  691. }
  692. spin_unlock(&adev->gtt_list_lock);
  693. return 0;
  694. }
  695. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  696. {
  697. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  698. if (gtt->userptr)
  699. amdgpu_ttm_tt_unpin_userptr(ttm);
  700. if (!amdgpu_ttm_is_bound(ttm))
  701. return 0;
  702. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  703. if (gtt->adev->gart.ready)
  704. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  705. spin_lock(&gtt->adev->gtt_list_lock);
  706. list_del_init(&gtt->list);
  707. spin_unlock(&gtt->adev->gtt_list_lock);
  708. return 0;
  709. }
  710. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  711. {
  712. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  713. ttm_dma_tt_fini(&gtt->ttm);
  714. kfree(gtt);
  715. }
  716. static struct ttm_backend_func amdgpu_backend_func = {
  717. .bind = &amdgpu_ttm_backend_bind,
  718. .unbind = &amdgpu_ttm_backend_unbind,
  719. .destroy = &amdgpu_ttm_backend_destroy,
  720. };
  721. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  722. unsigned long size, uint32_t page_flags,
  723. struct page *dummy_read_page)
  724. {
  725. struct amdgpu_device *adev;
  726. struct amdgpu_ttm_tt *gtt;
  727. adev = amdgpu_ttm_adev(bdev);
  728. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  729. if (gtt == NULL) {
  730. return NULL;
  731. }
  732. gtt->ttm.ttm.func = &amdgpu_backend_func;
  733. gtt->adev = adev;
  734. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  735. kfree(gtt);
  736. return NULL;
  737. }
  738. INIT_LIST_HEAD(&gtt->list);
  739. return &gtt->ttm.ttm;
  740. }
  741. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  742. {
  743. struct amdgpu_device *adev;
  744. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  745. unsigned i;
  746. int r;
  747. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  748. if (ttm->state != tt_unpopulated)
  749. return 0;
  750. if (gtt && gtt->userptr) {
  751. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  752. if (!ttm->sg)
  753. return -ENOMEM;
  754. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  755. ttm->state = tt_unbound;
  756. return 0;
  757. }
  758. if (slave && ttm->sg) {
  759. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  760. gtt->ttm.dma_address, ttm->num_pages);
  761. ttm->state = tt_unbound;
  762. return 0;
  763. }
  764. adev = amdgpu_ttm_adev(ttm->bdev);
  765. #ifdef CONFIG_SWIOTLB
  766. if (swiotlb_nr_tbl()) {
  767. return ttm_dma_populate(&gtt->ttm, adev->dev);
  768. }
  769. #endif
  770. r = ttm_pool_populate(ttm);
  771. if (r) {
  772. return r;
  773. }
  774. for (i = 0; i < ttm->num_pages; i++) {
  775. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  776. 0, PAGE_SIZE,
  777. PCI_DMA_BIDIRECTIONAL);
  778. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  779. while (i--) {
  780. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  781. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  782. gtt->ttm.dma_address[i] = 0;
  783. }
  784. ttm_pool_unpopulate(ttm);
  785. return -EFAULT;
  786. }
  787. }
  788. return 0;
  789. }
  790. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  791. {
  792. struct amdgpu_device *adev;
  793. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  794. unsigned i;
  795. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  796. if (gtt && gtt->userptr) {
  797. kfree(ttm->sg);
  798. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  799. return;
  800. }
  801. if (slave)
  802. return;
  803. adev = amdgpu_ttm_adev(ttm->bdev);
  804. #ifdef CONFIG_SWIOTLB
  805. if (swiotlb_nr_tbl()) {
  806. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  807. return;
  808. }
  809. #endif
  810. for (i = 0; i < ttm->num_pages; i++) {
  811. if (gtt->ttm.dma_address[i]) {
  812. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  813. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  814. }
  815. }
  816. ttm_pool_unpopulate(ttm);
  817. }
  818. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  819. uint32_t flags)
  820. {
  821. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  822. if (gtt == NULL)
  823. return -EINVAL;
  824. gtt->userptr = addr;
  825. gtt->usermm = current->mm;
  826. gtt->userflags = flags;
  827. spin_lock_init(&gtt->guptasklock);
  828. INIT_LIST_HEAD(&gtt->guptasks);
  829. atomic_set(&gtt->mmu_invalidations, 0);
  830. return 0;
  831. }
  832. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  833. {
  834. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  835. if (gtt == NULL)
  836. return NULL;
  837. return gtt->usermm;
  838. }
  839. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  840. unsigned long end)
  841. {
  842. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  843. struct amdgpu_ttm_gup_task_list *entry;
  844. unsigned long size;
  845. if (gtt == NULL || !gtt->userptr)
  846. return false;
  847. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  848. if (gtt->userptr > end || gtt->userptr + size <= start)
  849. return false;
  850. spin_lock(&gtt->guptasklock);
  851. list_for_each_entry(entry, &gtt->guptasks, list) {
  852. if (entry->task == current) {
  853. spin_unlock(&gtt->guptasklock);
  854. return false;
  855. }
  856. }
  857. spin_unlock(&gtt->guptasklock);
  858. atomic_inc(&gtt->mmu_invalidations);
  859. return true;
  860. }
  861. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  862. int *last_invalidated)
  863. {
  864. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  865. int prev_invalidated = *last_invalidated;
  866. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  867. return prev_invalidated != *last_invalidated;
  868. }
  869. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  870. {
  871. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  872. if (gtt == NULL)
  873. return false;
  874. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  875. }
  876. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  877. struct ttm_mem_reg *mem)
  878. {
  879. uint32_t flags = 0;
  880. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  881. flags |= AMDGPU_PTE_VALID;
  882. if (mem && mem->mem_type == TTM_PL_TT) {
  883. flags |= AMDGPU_PTE_SYSTEM;
  884. if (ttm->caching_state == tt_cached)
  885. flags |= AMDGPU_PTE_SNOOPED;
  886. }
  887. if (adev->asic_type >= CHIP_TONGA)
  888. flags |= AMDGPU_PTE_EXECUTABLE;
  889. flags |= AMDGPU_PTE_READABLE;
  890. if (!amdgpu_ttm_tt_is_readonly(ttm))
  891. flags |= AMDGPU_PTE_WRITEABLE;
  892. return flags;
  893. }
  894. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  895. const struct ttm_place *place)
  896. {
  897. if (bo->mem.mem_type == TTM_PL_VRAM &&
  898. bo->mem.start == AMDGPU_BO_INVALID_OFFSET) {
  899. unsigned long num_pages = bo->mem.num_pages;
  900. struct drm_mm_node *node = bo->mem.mm_node;
  901. /* Check each drm MM node individually */
  902. while (num_pages) {
  903. if (place->fpfn < (node->start + node->size) &&
  904. !(place->lpfn && place->lpfn <= node->start))
  905. return true;
  906. num_pages -= node->size;
  907. ++node;
  908. }
  909. return false;
  910. }
  911. return ttm_bo_eviction_valuable(bo, place);
  912. }
  913. static struct ttm_bo_driver amdgpu_bo_driver = {
  914. .ttm_tt_create = &amdgpu_ttm_tt_create,
  915. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  916. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  917. .invalidate_caches = &amdgpu_invalidate_caches,
  918. .init_mem_type = &amdgpu_init_mem_type,
  919. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  920. .evict_flags = &amdgpu_evict_flags,
  921. .move = &amdgpu_bo_move,
  922. .verify_access = &amdgpu_verify_access,
  923. .move_notify = &amdgpu_bo_move_notify,
  924. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  925. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  926. .io_mem_free = &amdgpu_ttm_io_mem_free,
  927. };
  928. int amdgpu_ttm_init(struct amdgpu_device *adev)
  929. {
  930. int r;
  931. r = amdgpu_ttm_global_init(adev);
  932. if (r) {
  933. return r;
  934. }
  935. /* No others user of address space so set it to 0 */
  936. r = ttm_bo_device_init(&adev->mman.bdev,
  937. adev->mman.bo_global_ref.ref.object,
  938. &amdgpu_bo_driver,
  939. adev->ddev->anon_inode->i_mapping,
  940. DRM_FILE_PAGE_OFFSET,
  941. adev->need_dma32);
  942. if (r) {
  943. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  944. return r;
  945. }
  946. adev->mman.initialized = true;
  947. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  948. adev->mc.real_vram_size >> PAGE_SHIFT);
  949. if (r) {
  950. DRM_ERROR("Failed initializing VRAM heap.\n");
  951. return r;
  952. }
  953. /* Change the size here instead of the init above so only lpfn is affected */
  954. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  955. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  956. AMDGPU_GEM_DOMAIN_VRAM,
  957. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  958. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  959. NULL, NULL, &adev->stollen_vga_memory);
  960. if (r) {
  961. return r;
  962. }
  963. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  964. if (r)
  965. return r;
  966. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  967. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  968. if (r) {
  969. amdgpu_bo_unref(&adev->stollen_vga_memory);
  970. return r;
  971. }
  972. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  973. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  974. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  975. adev->mc.gtt_size >> PAGE_SHIFT);
  976. if (r) {
  977. DRM_ERROR("Failed initializing GTT heap.\n");
  978. return r;
  979. }
  980. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  981. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  982. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  983. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  984. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  985. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  986. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  987. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  988. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  989. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  990. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  991. /* GDS Memory */
  992. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  993. adev->gds.mem.total_size >> PAGE_SHIFT);
  994. if (r) {
  995. DRM_ERROR("Failed initializing GDS heap.\n");
  996. return r;
  997. }
  998. /* GWS */
  999. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1000. adev->gds.gws.total_size >> PAGE_SHIFT);
  1001. if (r) {
  1002. DRM_ERROR("Failed initializing gws heap.\n");
  1003. return r;
  1004. }
  1005. /* OA */
  1006. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1007. adev->gds.oa.total_size >> PAGE_SHIFT);
  1008. if (r) {
  1009. DRM_ERROR("Failed initializing oa heap.\n");
  1010. return r;
  1011. }
  1012. r = amdgpu_ttm_debugfs_init(adev);
  1013. if (r) {
  1014. DRM_ERROR("Failed to init debugfs\n");
  1015. return r;
  1016. }
  1017. return 0;
  1018. }
  1019. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1020. {
  1021. int r;
  1022. if (!adev->mman.initialized)
  1023. return;
  1024. amdgpu_ttm_debugfs_fini(adev);
  1025. if (adev->stollen_vga_memory) {
  1026. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1027. if (r == 0) {
  1028. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1029. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1030. }
  1031. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1032. }
  1033. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1034. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1035. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1036. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1037. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1038. ttm_bo_device_release(&adev->mman.bdev);
  1039. amdgpu_gart_fini(adev);
  1040. amdgpu_ttm_global_fini(adev);
  1041. adev->mman.initialized = false;
  1042. DRM_INFO("amdgpu: ttm finalized\n");
  1043. }
  1044. /* this should only be called at bootup or when userspace
  1045. * isn't running */
  1046. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1047. {
  1048. struct ttm_mem_type_manager *man;
  1049. if (!adev->mman.initialized)
  1050. return;
  1051. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1052. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1053. man->size = size >> PAGE_SHIFT;
  1054. }
  1055. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1056. {
  1057. struct drm_file *file_priv;
  1058. struct amdgpu_device *adev;
  1059. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1060. return -EINVAL;
  1061. file_priv = filp->private_data;
  1062. adev = file_priv->minor->dev->dev_private;
  1063. if (adev == NULL)
  1064. return -EINVAL;
  1065. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1066. }
  1067. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1068. uint64_t src_offset,
  1069. uint64_t dst_offset,
  1070. uint32_t byte_count,
  1071. struct reservation_object *resv,
  1072. struct dma_fence **fence, bool direct_submit)
  1073. {
  1074. struct amdgpu_device *adev = ring->adev;
  1075. struct amdgpu_job *job;
  1076. uint32_t max_bytes;
  1077. unsigned num_loops, num_dw;
  1078. unsigned i;
  1079. int r;
  1080. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1081. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1082. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1083. /* for IB padding */
  1084. while (num_dw & 0x7)
  1085. num_dw++;
  1086. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1087. if (r)
  1088. return r;
  1089. if (resv) {
  1090. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1091. AMDGPU_FENCE_OWNER_UNDEFINED);
  1092. if (r) {
  1093. DRM_ERROR("sync failed (%d).\n", r);
  1094. goto error_free;
  1095. }
  1096. }
  1097. for (i = 0; i < num_loops; i++) {
  1098. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1099. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1100. dst_offset, cur_size_in_bytes);
  1101. src_offset += cur_size_in_bytes;
  1102. dst_offset += cur_size_in_bytes;
  1103. byte_count -= cur_size_in_bytes;
  1104. }
  1105. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1106. WARN_ON(job->ibs[0].length_dw > num_dw);
  1107. if (direct_submit) {
  1108. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1109. NULL, fence);
  1110. job->fence = dma_fence_get(*fence);
  1111. if (r)
  1112. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1113. amdgpu_job_free(job);
  1114. } else {
  1115. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1116. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1117. if (r)
  1118. goto error_free;
  1119. }
  1120. return r;
  1121. error_free:
  1122. amdgpu_job_free(job);
  1123. return r;
  1124. }
  1125. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1126. uint32_t src_data,
  1127. struct reservation_object *resv,
  1128. struct dma_fence **fence)
  1129. {
  1130. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1131. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1132. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1133. struct drm_mm_node *mm_node;
  1134. unsigned long num_pages;
  1135. unsigned int num_loops, num_dw;
  1136. struct amdgpu_job *job;
  1137. int r;
  1138. if (!ring->ready) {
  1139. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1140. return -EINVAL;
  1141. }
  1142. num_pages = bo->tbo.num_pages;
  1143. mm_node = bo->tbo.mem.mm_node;
  1144. num_loops = 0;
  1145. while (num_pages) {
  1146. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1147. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1148. num_pages -= mm_node->size;
  1149. ++mm_node;
  1150. }
  1151. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1152. /* for IB padding */
  1153. num_dw += 64;
  1154. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1155. if (r)
  1156. return r;
  1157. if (resv) {
  1158. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1159. AMDGPU_FENCE_OWNER_UNDEFINED);
  1160. if (r) {
  1161. DRM_ERROR("sync failed (%d).\n", r);
  1162. goto error_free;
  1163. }
  1164. }
  1165. num_pages = bo->tbo.num_pages;
  1166. mm_node = bo->tbo.mem.mm_node;
  1167. while (num_pages) {
  1168. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1169. uint64_t dst_addr;
  1170. r = amdgpu_mm_node_addr(&bo->tbo, mm_node,
  1171. &bo->tbo.mem, &dst_addr);
  1172. if (r)
  1173. return r;
  1174. while (byte_count) {
  1175. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1176. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1177. dst_addr, cur_size_in_bytes);
  1178. dst_addr += cur_size_in_bytes;
  1179. byte_count -= cur_size_in_bytes;
  1180. }
  1181. num_pages -= mm_node->size;
  1182. ++mm_node;
  1183. }
  1184. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1185. WARN_ON(job->ibs[0].length_dw > num_dw);
  1186. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1187. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1188. if (r)
  1189. goto error_free;
  1190. return 0;
  1191. error_free:
  1192. amdgpu_job_free(job);
  1193. return r;
  1194. }
  1195. #if defined(CONFIG_DEBUG_FS)
  1196. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1197. {
  1198. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1199. unsigned ttm_pl = *(int *)node->info_ent->data;
  1200. struct drm_device *dev = node->minor->dev;
  1201. struct amdgpu_device *adev = dev->dev_private;
  1202. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1203. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1204. struct drm_printer p = drm_seq_file_printer(m);
  1205. spin_lock(&glob->lru_lock);
  1206. drm_mm_print(mm, &p);
  1207. spin_unlock(&glob->lru_lock);
  1208. if (ttm_pl == TTM_PL_VRAM)
  1209. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1210. adev->mman.bdev.man[ttm_pl].size,
  1211. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1212. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1213. return 0;
  1214. }
  1215. static int ttm_pl_vram = TTM_PL_VRAM;
  1216. static int ttm_pl_tt = TTM_PL_TT;
  1217. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1218. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1219. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1220. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1221. #ifdef CONFIG_SWIOTLB
  1222. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1223. #endif
  1224. };
  1225. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1226. size_t size, loff_t *pos)
  1227. {
  1228. struct amdgpu_device *adev = file_inode(f)->i_private;
  1229. ssize_t result = 0;
  1230. int r;
  1231. if (size & 0x3 || *pos & 0x3)
  1232. return -EINVAL;
  1233. while (size) {
  1234. unsigned long flags;
  1235. uint32_t value;
  1236. if (*pos >= adev->mc.mc_vram_size)
  1237. return result;
  1238. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1239. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1240. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1241. value = RREG32(mmMM_DATA);
  1242. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1243. r = put_user(value, (uint32_t *)buf);
  1244. if (r)
  1245. return r;
  1246. result += 4;
  1247. buf += 4;
  1248. *pos += 4;
  1249. size -= 4;
  1250. }
  1251. return result;
  1252. }
  1253. static const struct file_operations amdgpu_ttm_vram_fops = {
  1254. .owner = THIS_MODULE,
  1255. .read = amdgpu_ttm_vram_read,
  1256. .llseek = default_llseek
  1257. };
  1258. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1259. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1260. size_t size, loff_t *pos)
  1261. {
  1262. struct amdgpu_device *adev = file_inode(f)->i_private;
  1263. ssize_t result = 0;
  1264. int r;
  1265. while (size) {
  1266. loff_t p = *pos / PAGE_SIZE;
  1267. unsigned off = *pos & ~PAGE_MASK;
  1268. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1269. struct page *page;
  1270. void *ptr;
  1271. if (p >= adev->gart.num_cpu_pages)
  1272. return result;
  1273. page = adev->gart.pages[p];
  1274. if (page) {
  1275. ptr = kmap(page);
  1276. ptr += off;
  1277. r = copy_to_user(buf, ptr, cur_size);
  1278. kunmap(adev->gart.pages[p]);
  1279. } else
  1280. r = clear_user(buf, cur_size);
  1281. if (r)
  1282. return -EFAULT;
  1283. result += cur_size;
  1284. buf += cur_size;
  1285. *pos += cur_size;
  1286. size -= cur_size;
  1287. }
  1288. return result;
  1289. }
  1290. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1291. .owner = THIS_MODULE,
  1292. .read = amdgpu_ttm_gtt_read,
  1293. .llseek = default_llseek
  1294. };
  1295. #endif
  1296. #endif
  1297. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1298. {
  1299. #if defined(CONFIG_DEBUG_FS)
  1300. unsigned count;
  1301. struct drm_minor *minor = adev->ddev->primary;
  1302. struct dentry *ent, *root = minor->debugfs_root;
  1303. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1304. adev, &amdgpu_ttm_vram_fops);
  1305. if (IS_ERR(ent))
  1306. return PTR_ERR(ent);
  1307. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1308. adev->mman.vram = ent;
  1309. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1310. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1311. adev, &amdgpu_ttm_gtt_fops);
  1312. if (IS_ERR(ent))
  1313. return PTR_ERR(ent);
  1314. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1315. adev->mman.gtt = ent;
  1316. #endif
  1317. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1318. #ifdef CONFIG_SWIOTLB
  1319. if (!swiotlb_nr_tbl())
  1320. --count;
  1321. #endif
  1322. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1323. #else
  1324. return 0;
  1325. #endif
  1326. }
  1327. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1328. {
  1329. #if defined(CONFIG_DEBUG_FS)
  1330. debugfs_remove(adev->mman.vram);
  1331. adev->mman.vram = NULL;
  1332. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1333. debugfs_remove(adev->mman.gtt);
  1334. adev->mman.gtt = NULL;
  1335. #endif
  1336. #endif
  1337. }