amdgpu_vm.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. #include "amdgpu_amdkfd.h"
  36. /*
  37. * GPUVM
  38. * GPUVM is similar to the legacy gart on older asics, however
  39. * rather than there being a single global gart table
  40. * for the entire GPU, there are multiple VM page tables active
  41. * at any given time. The VM page tables can contain a mix
  42. * vram pages and system memory pages and system memory pages
  43. * can be mapped as snooped (cached system pages) or unsnooped
  44. * (uncached system pages).
  45. * Each VM has an ID associated with it and there is a page table
  46. * associated with each VMID. When execting a command buffer,
  47. * the kernel tells the the ring what VMID to use for that command
  48. * buffer. VMIDs are allocated dynamically as commands are submitted.
  49. * The userspace drivers maintain their own address space and the kernel
  50. * sets up their pages tables accordingly when they submit their
  51. * command buffers and a VMID is assigned.
  52. * Cayman/Trinity support up to 8 active VMs at any given time;
  53. * SI supports 16.
  54. */
  55. #define START(node) ((node)->start)
  56. #define LAST(node) ((node)->last)
  57. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  58. START, LAST, static, amdgpu_vm_it)
  59. #undef START
  60. #undef LAST
  61. /* Local structure. Encapsulate some VM table update parameters to reduce
  62. * the number of function parameters
  63. */
  64. struct amdgpu_pte_update_params {
  65. /* amdgpu device we do this update for */
  66. struct amdgpu_device *adev;
  67. /* optional amdgpu_vm we do this update for */
  68. struct amdgpu_vm *vm;
  69. /* address where to copy page table entries from */
  70. uint64_t src;
  71. /* indirect buffer to fill with commands */
  72. struct amdgpu_ib *ib;
  73. /* Function which actually does the update */
  74. void (*func)(struct amdgpu_pte_update_params *params,
  75. struct amdgpu_bo *bo, uint64_t pe,
  76. uint64_t addr, unsigned count, uint32_t incr,
  77. uint64_t flags);
  78. /* The next two are used during VM update by CPU
  79. * DMA addresses to use for mapping
  80. * Kernel pointer of PD/PT BO that needs to be updated
  81. */
  82. dma_addr_t *pages_addr;
  83. void *kptr;
  84. };
  85. /* Helper to disable partial resident texture feature from a fence callback */
  86. struct amdgpu_prt_cb {
  87. struct amdgpu_device *adev;
  88. struct dma_fence_cb cb;
  89. };
  90. static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
  91. struct amdgpu_vm *vm,
  92. struct amdgpu_bo *bo)
  93. {
  94. base->vm = vm;
  95. base->bo = bo;
  96. INIT_LIST_HEAD(&base->bo_list);
  97. INIT_LIST_HEAD(&base->vm_status);
  98. if (!bo)
  99. return;
  100. list_add_tail(&base->bo_list, &bo->va);
  101. if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
  102. return;
  103. if (bo->preferred_domains &
  104. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
  105. return;
  106. /*
  107. * we checked all the prerequisites, but it looks like this per vm bo
  108. * is currently evicted. add the bo to the evicted list to make sure it
  109. * is validated on next vm use to avoid fault.
  110. * */
  111. list_move_tail(&base->vm_status, &vm->evicted);
  112. }
  113. /**
  114. * amdgpu_vm_level_shift - return the addr shift for each level
  115. *
  116. * @adev: amdgpu_device pointer
  117. *
  118. * Returns the number of bits the pfn needs to be right shifted for a level.
  119. */
  120. static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
  121. unsigned level)
  122. {
  123. unsigned shift = 0xff;
  124. switch (level) {
  125. case AMDGPU_VM_PDB2:
  126. case AMDGPU_VM_PDB1:
  127. case AMDGPU_VM_PDB0:
  128. shift = 9 * (AMDGPU_VM_PDB0 - level) +
  129. adev->vm_manager.block_size;
  130. break;
  131. case AMDGPU_VM_PTB:
  132. shift = 0;
  133. break;
  134. default:
  135. dev_err(adev->dev, "the level%d isn't supported.\n", level);
  136. }
  137. return shift;
  138. }
  139. /**
  140. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  141. *
  142. * @adev: amdgpu_device pointer
  143. *
  144. * Calculate the number of entries in a page directory or page table.
  145. */
  146. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  147. unsigned level)
  148. {
  149. unsigned shift = amdgpu_vm_level_shift(adev,
  150. adev->vm_manager.root_level);
  151. if (level == adev->vm_manager.root_level)
  152. /* For the root directory */
  153. return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
  154. else if (level != AMDGPU_VM_PTB)
  155. /* Everything in between */
  156. return 512;
  157. else
  158. /* For the page tables on the leaves */
  159. return AMDGPU_VM_PTE_COUNT(adev);
  160. }
  161. /**
  162. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  163. *
  164. * @adev: amdgpu_device pointer
  165. *
  166. * Calculate the size of the BO for a page directory or page table in bytes.
  167. */
  168. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  169. {
  170. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  171. }
  172. /**
  173. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  174. *
  175. * @vm: vm providing the BOs
  176. * @validated: head of validation list
  177. * @entry: entry to add
  178. *
  179. * Add the page directory to the list of BOs to
  180. * validate for command submission.
  181. */
  182. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  183. struct list_head *validated,
  184. struct amdgpu_bo_list_entry *entry)
  185. {
  186. entry->robj = vm->root.base.bo;
  187. entry->priority = 0;
  188. entry->tv.bo = &entry->robj->tbo;
  189. entry->tv.shared = true;
  190. entry->user_pages = NULL;
  191. list_add(&entry->tv.head, validated);
  192. }
  193. /**
  194. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  195. *
  196. * @adev: amdgpu device pointer
  197. * @vm: vm providing the BOs
  198. * @validate: callback to do the validation
  199. * @param: parameter for the validation callback
  200. *
  201. * Validate the page table BOs on command submission if neccessary.
  202. */
  203. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  204. int (*validate)(void *p, struct amdgpu_bo *bo),
  205. void *param)
  206. {
  207. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  208. struct amdgpu_vm_bo_base *bo_base, *tmp;
  209. int r = 0;
  210. list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
  211. struct amdgpu_bo *bo = bo_base->bo;
  212. if (bo->parent) {
  213. r = validate(param, bo);
  214. if (r)
  215. break;
  216. spin_lock(&glob->lru_lock);
  217. ttm_bo_move_to_lru_tail(&bo->tbo);
  218. if (bo->shadow)
  219. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  220. spin_unlock(&glob->lru_lock);
  221. }
  222. if (bo->tbo.type != ttm_bo_type_kernel) {
  223. spin_lock(&vm->moved_lock);
  224. list_move(&bo_base->vm_status, &vm->moved);
  225. spin_unlock(&vm->moved_lock);
  226. } else {
  227. list_move(&bo_base->vm_status, &vm->relocated);
  228. }
  229. }
  230. spin_lock(&glob->lru_lock);
  231. list_for_each_entry(bo_base, &vm->idle, vm_status) {
  232. struct amdgpu_bo *bo = bo_base->bo;
  233. if (!bo->parent)
  234. continue;
  235. ttm_bo_move_to_lru_tail(&bo->tbo);
  236. if (bo->shadow)
  237. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  238. }
  239. spin_unlock(&glob->lru_lock);
  240. return r;
  241. }
  242. /**
  243. * amdgpu_vm_ready - check VM is ready for updates
  244. *
  245. * @vm: VM to check
  246. *
  247. * Check if all VM PDs/PTs are ready for updates
  248. */
  249. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  250. {
  251. return list_empty(&vm->evicted);
  252. }
  253. /**
  254. * amdgpu_vm_clear_bo - initially clear the PDs/PTs
  255. *
  256. * @adev: amdgpu_device pointer
  257. * @bo: BO to clear
  258. * @level: level this BO is at
  259. *
  260. * Root PD needs to be reserved when calling this.
  261. */
  262. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  263. struct amdgpu_vm *vm, struct amdgpu_bo *bo,
  264. unsigned level, bool pte_support_ats)
  265. {
  266. struct ttm_operation_ctx ctx = { true, false };
  267. struct dma_fence *fence = NULL;
  268. unsigned entries, ats_entries;
  269. struct amdgpu_ring *ring;
  270. struct amdgpu_job *job;
  271. uint64_t addr;
  272. int r;
  273. addr = amdgpu_bo_gpu_offset(bo);
  274. entries = amdgpu_bo_size(bo) / 8;
  275. if (pte_support_ats) {
  276. if (level == adev->vm_manager.root_level) {
  277. ats_entries = amdgpu_vm_level_shift(adev, level);
  278. ats_entries += AMDGPU_GPU_PAGE_SHIFT;
  279. ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
  280. ats_entries = min(ats_entries, entries);
  281. entries -= ats_entries;
  282. } else {
  283. ats_entries = entries;
  284. entries = 0;
  285. }
  286. } else {
  287. ats_entries = 0;
  288. }
  289. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  290. r = reservation_object_reserve_shared(bo->tbo.resv);
  291. if (r)
  292. return r;
  293. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  294. if (r)
  295. goto error;
  296. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  297. if (r)
  298. goto error;
  299. if (ats_entries) {
  300. uint64_t ats_value;
  301. ats_value = AMDGPU_PTE_DEFAULT_ATC;
  302. if (level != AMDGPU_VM_PTB)
  303. ats_value |= AMDGPU_PDE_PTE;
  304. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  305. ats_entries, 0, ats_value);
  306. addr += ats_entries * 8;
  307. }
  308. if (entries)
  309. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  310. entries, 0, 0);
  311. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  312. WARN_ON(job->ibs[0].length_dw > 64);
  313. r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
  314. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  315. if (r)
  316. goto error_free;
  317. r = amdgpu_job_submit(job, ring, &vm->entity,
  318. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  319. if (r)
  320. goto error_free;
  321. amdgpu_bo_fence(bo, fence, true);
  322. dma_fence_put(fence);
  323. if (bo->shadow)
  324. return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
  325. level, pte_support_ats);
  326. return 0;
  327. error_free:
  328. amdgpu_job_free(job);
  329. error:
  330. return r;
  331. }
  332. /**
  333. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  334. *
  335. * @adev: amdgpu_device pointer
  336. * @vm: requested vm
  337. * @saddr: start of the address range
  338. * @eaddr: end of the address range
  339. *
  340. * Make sure the page directories and page tables are allocated
  341. */
  342. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  343. struct amdgpu_vm *vm,
  344. struct amdgpu_vm_pt *parent,
  345. uint64_t saddr, uint64_t eaddr,
  346. unsigned level, bool ats)
  347. {
  348. unsigned shift = amdgpu_vm_level_shift(adev, level);
  349. unsigned pt_idx, from, to;
  350. u64 flags;
  351. int r;
  352. if (!parent->entries) {
  353. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  354. parent->entries = kvmalloc_array(num_entries,
  355. sizeof(struct amdgpu_vm_pt),
  356. GFP_KERNEL | __GFP_ZERO);
  357. if (!parent->entries)
  358. return -ENOMEM;
  359. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  360. }
  361. from = saddr >> shift;
  362. to = eaddr >> shift;
  363. if (from >= amdgpu_vm_num_entries(adev, level) ||
  364. to >= amdgpu_vm_num_entries(adev, level))
  365. return -EINVAL;
  366. ++level;
  367. saddr = saddr & ((1 << shift) - 1);
  368. eaddr = eaddr & ((1 << shift) - 1);
  369. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  370. if (vm->use_cpu_for_update)
  371. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  372. else
  373. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  374. AMDGPU_GEM_CREATE_SHADOW);
  375. /* walk over the address space and allocate the page tables */
  376. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  377. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  378. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  379. struct amdgpu_bo *pt;
  380. if (!entry->base.bo) {
  381. struct amdgpu_bo_param bp;
  382. memset(&bp, 0, sizeof(bp));
  383. bp.size = amdgpu_vm_bo_size(adev, level);
  384. bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
  385. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  386. bp.flags = flags;
  387. bp.type = ttm_bo_type_kernel;
  388. bp.resv = resv;
  389. r = amdgpu_bo_create(adev, &bp, &pt);
  390. if (r)
  391. return r;
  392. r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
  393. if (r) {
  394. amdgpu_bo_unref(&pt->shadow);
  395. amdgpu_bo_unref(&pt);
  396. return r;
  397. }
  398. if (vm->use_cpu_for_update) {
  399. r = amdgpu_bo_kmap(pt, NULL);
  400. if (r) {
  401. amdgpu_bo_unref(&pt->shadow);
  402. amdgpu_bo_unref(&pt);
  403. return r;
  404. }
  405. }
  406. /* Keep a reference to the root directory to avoid
  407. * freeing them up in the wrong order.
  408. */
  409. pt->parent = amdgpu_bo_ref(parent->base.bo);
  410. amdgpu_vm_bo_base_init(&entry->base, vm, pt);
  411. list_move(&entry->base.vm_status, &vm->relocated);
  412. }
  413. if (level < AMDGPU_VM_PTB) {
  414. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  415. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  416. ((1 << shift) - 1);
  417. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  418. sub_eaddr, level, ats);
  419. if (r)
  420. return r;
  421. }
  422. }
  423. return 0;
  424. }
  425. /**
  426. * amdgpu_vm_alloc_pts - Allocate page tables.
  427. *
  428. * @adev: amdgpu_device pointer
  429. * @vm: VM to allocate page tables for
  430. * @saddr: Start address which needs to be allocated
  431. * @size: Size from start address we need.
  432. *
  433. * Make sure the page tables are allocated.
  434. */
  435. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  436. struct amdgpu_vm *vm,
  437. uint64_t saddr, uint64_t size)
  438. {
  439. uint64_t eaddr;
  440. bool ats = false;
  441. /* validate the parameters */
  442. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  443. return -EINVAL;
  444. eaddr = saddr + size - 1;
  445. if (vm->pte_support_ats)
  446. ats = saddr < AMDGPU_VA_HOLE_START;
  447. saddr /= AMDGPU_GPU_PAGE_SIZE;
  448. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  449. if (eaddr >= adev->vm_manager.max_pfn) {
  450. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  451. eaddr, adev->vm_manager.max_pfn);
  452. return -EINVAL;
  453. }
  454. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
  455. adev->vm_manager.root_level, ats);
  456. }
  457. /**
  458. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  459. *
  460. * @adev: amdgpu_device pointer
  461. */
  462. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  463. {
  464. const struct amdgpu_ip_block *ip_block;
  465. bool has_compute_vm_bug;
  466. struct amdgpu_ring *ring;
  467. int i;
  468. has_compute_vm_bug = false;
  469. ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  470. if (ip_block) {
  471. /* Compute has a VM bug for GFX version < 7.
  472. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  473. if (ip_block->version->major <= 7)
  474. has_compute_vm_bug = true;
  475. else if (ip_block->version->major == 8)
  476. if (adev->gfx.mec_fw_version < 673)
  477. has_compute_vm_bug = true;
  478. }
  479. for (i = 0; i < adev->num_rings; i++) {
  480. ring = adev->rings[i];
  481. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  482. /* only compute rings */
  483. ring->has_compute_vm_bug = has_compute_vm_bug;
  484. else
  485. ring->has_compute_vm_bug = false;
  486. }
  487. }
  488. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  489. struct amdgpu_job *job)
  490. {
  491. struct amdgpu_device *adev = ring->adev;
  492. unsigned vmhub = ring->funcs->vmhub;
  493. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  494. struct amdgpu_vmid *id;
  495. bool gds_switch_needed;
  496. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  497. if (job->vmid == 0)
  498. return false;
  499. id = &id_mgr->ids[job->vmid];
  500. gds_switch_needed = ring->funcs->emit_gds_switch && (
  501. id->gds_base != job->gds_base ||
  502. id->gds_size != job->gds_size ||
  503. id->gws_base != job->gws_base ||
  504. id->gws_size != job->gws_size ||
  505. id->oa_base != job->oa_base ||
  506. id->oa_size != job->oa_size);
  507. if (amdgpu_vmid_had_gpu_reset(adev, id))
  508. return true;
  509. return vm_flush_needed || gds_switch_needed;
  510. }
  511. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  512. {
  513. return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
  514. }
  515. /**
  516. * amdgpu_vm_flush - hardware flush the vm
  517. *
  518. * @ring: ring to use for flush
  519. * @vmid: vmid number to use
  520. * @pd_addr: address of the page directory
  521. *
  522. * Emit a VM flush when it is necessary.
  523. */
  524. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  525. {
  526. struct amdgpu_device *adev = ring->adev;
  527. unsigned vmhub = ring->funcs->vmhub;
  528. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  529. struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
  530. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  531. id->gds_base != job->gds_base ||
  532. id->gds_size != job->gds_size ||
  533. id->gws_base != job->gws_base ||
  534. id->gws_size != job->gws_size ||
  535. id->oa_base != job->oa_base ||
  536. id->oa_size != job->oa_size);
  537. bool vm_flush_needed = job->vm_needs_flush;
  538. bool pasid_mapping_needed = id->pasid != job->pasid ||
  539. !id->pasid_mapping ||
  540. !dma_fence_is_signaled(id->pasid_mapping);
  541. struct dma_fence *fence = NULL;
  542. unsigned patch_offset = 0;
  543. int r;
  544. if (amdgpu_vmid_had_gpu_reset(adev, id)) {
  545. gds_switch_needed = true;
  546. vm_flush_needed = true;
  547. pasid_mapping_needed = true;
  548. }
  549. gds_switch_needed &= !!ring->funcs->emit_gds_switch;
  550. vm_flush_needed &= !!ring->funcs->emit_vm_flush;
  551. pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
  552. ring->funcs->emit_wreg;
  553. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  554. return 0;
  555. if (ring->funcs->init_cond_exec)
  556. patch_offset = amdgpu_ring_init_cond_exec(ring);
  557. if (need_pipe_sync)
  558. amdgpu_ring_emit_pipeline_sync(ring);
  559. if (vm_flush_needed) {
  560. trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
  561. amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
  562. }
  563. if (pasid_mapping_needed)
  564. amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
  565. if (vm_flush_needed || pasid_mapping_needed) {
  566. r = amdgpu_fence_emit(ring, &fence, 0);
  567. if (r)
  568. return r;
  569. }
  570. if (vm_flush_needed) {
  571. mutex_lock(&id_mgr->lock);
  572. dma_fence_put(id->last_flush);
  573. id->last_flush = dma_fence_get(fence);
  574. id->current_gpu_reset_count =
  575. atomic_read(&adev->gpu_reset_counter);
  576. mutex_unlock(&id_mgr->lock);
  577. }
  578. if (pasid_mapping_needed) {
  579. id->pasid = job->pasid;
  580. dma_fence_put(id->pasid_mapping);
  581. id->pasid_mapping = dma_fence_get(fence);
  582. }
  583. dma_fence_put(fence);
  584. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  585. id->gds_base = job->gds_base;
  586. id->gds_size = job->gds_size;
  587. id->gws_base = job->gws_base;
  588. id->gws_size = job->gws_size;
  589. id->oa_base = job->oa_base;
  590. id->oa_size = job->oa_size;
  591. amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
  592. job->gds_size, job->gws_base,
  593. job->gws_size, job->oa_base,
  594. job->oa_size);
  595. }
  596. if (ring->funcs->patch_cond_exec)
  597. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  598. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  599. if (ring->funcs->emit_switch_buffer) {
  600. amdgpu_ring_emit_switch_buffer(ring);
  601. amdgpu_ring_emit_switch_buffer(ring);
  602. }
  603. return 0;
  604. }
  605. /**
  606. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  607. *
  608. * @vm: requested vm
  609. * @bo: requested buffer object
  610. *
  611. * Find @bo inside the requested vm.
  612. * Search inside the @bos vm list for the requested vm
  613. * Returns the found bo_va or NULL if none is found
  614. *
  615. * Object has to be reserved!
  616. */
  617. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  618. struct amdgpu_bo *bo)
  619. {
  620. struct amdgpu_bo_va *bo_va;
  621. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  622. if (bo_va->base.vm == vm) {
  623. return bo_va;
  624. }
  625. }
  626. return NULL;
  627. }
  628. /**
  629. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  630. *
  631. * @params: see amdgpu_pte_update_params definition
  632. * @bo: PD/PT to update
  633. * @pe: addr of the page entry
  634. * @addr: dst addr to write into pe
  635. * @count: number of page entries to update
  636. * @incr: increase next addr by incr bytes
  637. * @flags: hw access flags
  638. *
  639. * Traces the parameters and calls the right asic functions
  640. * to setup the page table using the DMA.
  641. */
  642. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  643. struct amdgpu_bo *bo,
  644. uint64_t pe, uint64_t addr,
  645. unsigned count, uint32_t incr,
  646. uint64_t flags)
  647. {
  648. pe += amdgpu_bo_gpu_offset(bo);
  649. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  650. if (count < 3) {
  651. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  652. addr | flags, count, incr);
  653. } else {
  654. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  655. count, incr, flags);
  656. }
  657. }
  658. /**
  659. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  660. *
  661. * @params: see amdgpu_pte_update_params definition
  662. * @bo: PD/PT to update
  663. * @pe: addr of the page entry
  664. * @addr: dst addr to write into pe
  665. * @count: number of page entries to update
  666. * @incr: increase next addr by incr bytes
  667. * @flags: hw access flags
  668. *
  669. * Traces the parameters and calls the DMA function to copy the PTEs.
  670. */
  671. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  672. struct amdgpu_bo *bo,
  673. uint64_t pe, uint64_t addr,
  674. unsigned count, uint32_t incr,
  675. uint64_t flags)
  676. {
  677. uint64_t src = (params->src + (addr >> 12) * 8);
  678. pe += amdgpu_bo_gpu_offset(bo);
  679. trace_amdgpu_vm_copy_ptes(pe, src, count);
  680. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  681. }
  682. /**
  683. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  684. *
  685. * @pages_addr: optional DMA address to use for lookup
  686. * @addr: the unmapped addr
  687. *
  688. * Look up the physical address of the page that the pte resolves
  689. * to and return the pointer for the page table entry.
  690. */
  691. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  692. {
  693. uint64_t result;
  694. /* page table offset */
  695. result = pages_addr[addr >> PAGE_SHIFT];
  696. /* in case cpu page size != gpu page size*/
  697. result |= addr & (~PAGE_MASK);
  698. result &= 0xFFFFFFFFFFFFF000ULL;
  699. return result;
  700. }
  701. /**
  702. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  703. *
  704. * @params: see amdgpu_pte_update_params definition
  705. * @bo: PD/PT to update
  706. * @pe: kmap addr of the page entry
  707. * @addr: dst addr to write into pe
  708. * @count: number of page entries to update
  709. * @incr: increase next addr by incr bytes
  710. * @flags: hw access flags
  711. *
  712. * Write count number of PT/PD entries directly.
  713. */
  714. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  715. struct amdgpu_bo *bo,
  716. uint64_t pe, uint64_t addr,
  717. unsigned count, uint32_t incr,
  718. uint64_t flags)
  719. {
  720. unsigned int i;
  721. uint64_t value;
  722. pe += (unsigned long)amdgpu_bo_kptr(bo);
  723. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  724. for (i = 0; i < count; i++) {
  725. value = params->pages_addr ?
  726. amdgpu_vm_map_gart(params->pages_addr, addr) :
  727. addr;
  728. amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  729. i, value, flags);
  730. addr += incr;
  731. }
  732. }
  733. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  734. void *owner)
  735. {
  736. struct amdgpu_sync sync;
  737. int r;
  738. amdgpu_sync_create(&sync);
  739. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
  740. r = amdgpu_sync_wait(&sync, true);
  741. amdgpu_sync_free(&sync);
  742. return r;
  743. }
  744. /*
  745. * amdgpu_vm_update_pde - update a single level in the hierarchy
  746. *
  747. * @param: parameters for the update
  748. * @vm: requested vm
  749. * @parent: parent directory
  750. * @entry: entry to update
  751. *
  752. * Makes sure the requested entry in parent is up to date.
  753. */
  754. static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
  755. struct amdgpu_vm *vm,
  756. struct amdgpu_vm_pt *parent,
  757. struct amdgpu_vm_pt *entry)
  758. {
  759. struct amdgpu_bo *bo = parent->base.bo, *pbo;
  760. uint64_t pde, pt, flags;
  761. unsigned level;
  762. /* Don't update huge pages here */
  763. if (entry->huge)
  764. return;
  765. for (level = 0, pbo = bo->parent; pbo; ++level)
  766. pbo = pbo->parent;
  767. level += params->adev->vm_manager.root_level;
  768. pt = amdgpu_bo_gpu_offset(entry->base.bo);
  769. flags = AMDGPU_PTE_VALID;
  770. amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
  771. pde = (entry - parent->entries) * 8;
  772. if (bo->shadow)
  773. params->func(params, bo->shadow, pde, pt, 1, 0, flags);
  774. params->func(params, bo, pde, pt, 1, 0, flags);
  775. }
  776. /*
  777. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  778. *
  779. * @parent: parent PD
  780. *
  781. * Mark all PD level as invalid after an error.
  782. */
  783. static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
  784. struct amdgpu_vm *vm,
  785. struct amdgpu_vm_pt *parent,
  786. unsigned level)
  787. {
  788. unsigned pt_idx, num_entries;
  789. /*
  790. * Recurse into the subdirectories. This recursion is harmless because
  791. * we only have a maximum of 5 layers.
  792. */
  793. num_entries = amdgpu_vm_num_entries(adev, level);
  794. for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
  795. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  796. if (!entry->base.bo)
  797. continue;
  798. if (!entry->base.moved)
  799. list_move(&entry->base.vm_status, &vm->relocated);
  800. amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
  801. }
  802. }
  803. /*
  804. * amdgpu_vm_update_directories - make sure that all directories are valid
  805. *
  806. * @adev: amdgpu_device pointer
  807. * @vm: requested vm
  808. *
  809. * Makes sure all directories are up to date.
  810. * Returns 0 for success, error for failure.
  811. */
  812. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  813. struct amdgpu_vm *vm)
  814. {
  815. struct amdgpu_pte_update_params params;
  816. struct amdgpu_job *job;
  817. unsigned ndw = 0;
  818. int r = 0;
  819. if (list_empty(&vm->relocated))
  820. return 0;
  821. restart:
  822. memset(&params, 0, sizeof(params));
  823. params.adev = adev;
  824. if (vm->use_cpu_for_update) {
  825. struct amdgpu_vm_bo_base *bo_base;
  826. list_for_each_entry(bo_base, &vm->relocated, vm_status) {
  827. r = amdgpu_bo_kmap(bo_base->bo, NULL);
  828. if (unlikely(r))
  829. return r;
  830. }
  831. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  832. if (unlikely(r))
  833. return r;
  834. params.func = amdgpu_vm_cpu_set_ptes;
  835. } else {
  836. ndw = 512 * 8;
  837. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  838. if (r)
  839. return r;
  840. params.ib = &job->ibs[0];
  841. params.func = amdgpu_vm_do_set_ptes;
  842. }
  843. while (!list_empty(&vm->relocated)) {
  844. struct amdgpu_vm_bo_base *bo_base, *parent;
  845. struct amdgpu_vm_pt *pt, *entry;
  846. struct amdgpu_bo *bo;
  847. bo_base = list_first_entry(&vm->relocated,
  848. struct amdgpu_vm_bo_base,
  849. vm_status);
  850. bo_base->moved = false;
  851. list_move(&bo_base->vm_status, &vm->idle);
  852. bo = bo_base->bo->parent;
  853. if (!bo)
  854. continue;
  855. parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
  856. bo_list);
  857. pt = container_of(parent, struct amdgpu_vm_pt, base);
  858. entry = container_of(bo_base, struct amdgpu_vm_pt, base);
  859. amdgpu_vm_update_pde(&params, vm, pt, entry);
  860. if (!vm->use_cpu_for_update &&
  861. (ndw - params.ib->length_dw) < 32)
  862. break;
  863. }
  864. if (vm->use_cpu_for_update) {
  865. /* Flush HDP */
  866. mb();
  867. amdgpu_asic_flush_hdp(adev, NULL);
  868. } else if (params.ib->length_dw == 0) {
  869. amdgpu_job_free(job);
  870. } else {
  871. struct amdgpu_bo *root = vm->root.base.bo;
  872. struct amdgpu_ring *ring;
  873. struct dma_fence *fence;
  874. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  875. sched);
  876. amdgpu_ring_pad_ib(ring, params.ib);
  877. amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
  878. AMDGPU_FENCE_OWNER_VM, false);
  879. WARN_ON(params.ib->length_dw > ndw);
  880. r = amdgpu_job_submit(job, ring, &vm->entity,
  881. AMDGPU_FENCE_OWNER_VM, &fence);
  882. if (r)
  883. goto error;
  884. amdgpu_bo_fence(root, fence, true);
  885. dma_fence_put(vm->last_update);
  886. vm->last_update = fence;
  887. }
  888. if (!list_empty(&vm->relocated))
  889. goto restart;
  890. return 0;
  891. error:
  892. amdgpu_vm_invalidate_level(adev, vm, &vm->root,
  893. adev->vm_manager.root_level);
  894. amdgpu_job_free(job);
  895. return r;
  896. }
  897. /**
  898. * amdgpu_vm_find_entry - find the entry for an address
  899. *
  900. * @p: see amdgpu_pte_update_params definition
  901. * @addr: virtual address in question
  902. * @entry: resulting entry or NULL
  903. * @parent: parent entry
  904. *
  905. * Find the vm_pt entry and it's parent for the given address.
  906. */
  907. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  908. struct amdgpu_vm_pt **entry,
  909. struct amdgpu_vm_pt **parent)
  910. {
  911. unsigned level = p->adev->vm_manager.root_level;
  912. *parent = NULL;
  913. *entry = &p->vm->root;
  914. while ((*entry)->entries) {
  915. unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
  916. *parent = *entry;
  917. *entry = &(*entry)->entries[addr >> shift];
  918. addr &= (1ULL << shift) - 1;
  919. }
  920. if (level != AMDGPU_VM_PTB)
  921. *entry = NULL;
  922. }
  923. /**
  924. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  925. *
  926. * @p: see amdgpu_pte_update_params definition
  927. * @entry: vm_pt entry to check
  928. * @parent: parent entry
  929. * @nptes: number of PTEs updated with this operation
  930. * @dst: destination address where the PTEs should point to
  931. * @flags: access flags fro the PTEs
  932. *
  933. * Check if we can update the PD with a huge page.
  934. */
  935. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  936. struct amdgpu_vm_pt *entry,
  937. struct amdgpu_vm_pt *parent,
  938. unsigned nptes, uint64_t dst,
  939. uint64_t flags)
  940. {
  941. uint64_t pde;
  942. /* In the case of a mixed PT the PDE must point to it*/
  943. if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
  944. nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
  945. /* Set the huge page flag to stop scanning at this PDE */
  946. flags |= AMDGPU_PDE_PTE;
  947. }
  948. if (!(flags & AMDGPU_PDE_PTE)) {
  949. if (entry->huge) {
  950. /* Add the entry to the relocated list to update it. */
  951. entry->huge = false;
  952. list_move(&entry->base.vm_status, &p->vm->relocated);
  953. }
  954. return;
  955. }
  956. entry->huge = true;
  957. amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
  958. pde = (entry - parent->entries) * 8;
  959. if (parent->base.bo->shadow)
  960. p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
  961. p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
  962. }
  963. /**
  964. * amdgpu_vm_update_ptes - make sure that page tables are valid
  965. *
  966. * @params: see amdgpu_pte_update_params definition
  967. * @vm: requested vm
  968. * @start: start of GPU address range
  969. * @end: end of GPU address range
  970. * @dst: destination address to map to, the next dst inside the function
  971. * @flags: mapping flags
  972. *
  973. * Update the page tables in the range @start - @end.
  974. * Returns 0 for success, -EINVAL for failure.
  975. */
  976. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  977. uint64_t start, uint64_t end,
  978. uint64_t dst, uint64_t flags)
  979. {
  980. struct amdgpu_device *adev = params->adev;
  981. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  982. uint64_t addr, pe_start;
  983. struct amdgpu_bo *pt;
  984. unsigned nptes;
  985. /* walk over the address space and update the page tables */
  986. for (addr = start; addr < end; addr += nptes,
  987. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  988. struct amdgpu_vm_pt *entry, *parent;
  989. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  990. if (!entry)
  991. return -ENOENT;
  992. if ((addr & ~mask) == (end & ~mask))
  993. nptes = end - addr;
  994. else
  995. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  996. amdgpu_vm_handle_huge_pages(params, entry, parent,
  997. nptes, dst, flags);
  998. /* We don't need to update PTEs for huge pages */
  999. if (entry->huge)
  1000. continue;
  1001. pt = entry->base.bo;
  1002. pe_start = (addr & mask) * 8;
  1003. if (pt->shadow)
  1004. params->func(params, pt->shadow, pe_start, dst, nptes,
  1005. AMDGPU_GPU_PAGE_SIZE, flags);
  1006. params->func(params, pt, pe_start, dst, nptes,
  1007. AMDGPU_GPU_PAGE_SIZE, flags);
  1008. }
  1009. return 0;
  1010. }
  1011. /*
  1012. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  1013. *
  1014. * @params: see amdgpu_pte_update_params definition
  1015. * @vm: requested vm
  1016. * @start: first PTE to handle
  1017. * @end: last PTE to handle
  1018. * @dst: addr those PTEs should point to
  1019. * @flags: hw mapping flags
  1020. * Returns 0 for success, -EINVAL for failure.
  1021. */
  1022. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1023. uint64_t start, uint64_t end,
  1024. uint64_t dst, uint64_t flags)
  1025. {
  1026. /**
  1027. * The MC L1 TLB supports variable sized pages, based on a fragment
  1028. * field in the PTE. When this field is set to a non-zero value, page
  1029. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1030. * flags are considered valid for all PTEs within the fragment range
  1031. * and corresponding mappings are assumed to be physically contiguous.
  1032. *
  1033. * The L1 TLB can store a single PTE for the whole fragment,
  1034. * significantly increasing the space available for translation
  1035. * caching. This leads to large improvements in throughput when the
  1036. * TLB is under pressure.
  1037. *
  1038. * The L2 TLB distributes small and large fragments into two
  1039. * asymmetric partitions. The large fragment cache is significantly
  1040. * larger. Thus, we try to use large fragments wherever possible.
  1041. * Userspace can support this by aligning virtual base address and
  1042. * allocation size to the fragment size.
  1043. */
  1044. unsigned max_frag = params->adev->vm_manager.fragment_size;
  1045. int r;
  1046. /* system pages are non continuously */
  1047. if (params->src || !(flags & AMDGPU_PTE_VALID))
  1048. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1049. while (start != end) {
  1050. uint64_t frag_flags, frag_end;
  1051. unsigned frag;
  1052. /* This intentionally wraps around if no bit is set */
  1053. frag = min((unsigned)ffs(start) - 1,
  1054. (unsigned)fls64(end - start) - 1);
  1055. if (frag >= max_frag) {
  1056. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  1057. frag_end = end & ~((1ULL << max_frag) - 1);
  1058. } else {
  1059. frag_flags = AMDGPU_PTE_FRAG(frag);
  1060. frag_end = start + (1 << frag);
  1061. }
  1062. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  1063. flags | frag_flags);
  1064. if (r)
  1065. return r;
  1066. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  1067. start = frag_end;
  1068. }
  1069. return 0;
  1070. }
  1071. /**
  1072. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1073. *
  1074. * @adev: amdgpu_device pointer
  1075. * @exclusive: fence we need to sync to
  1076. * @pages_addr: DMA addresses to use for mapping
  1077. * @vm: requested vm
  1078. * @start: start of mapped range
  1079. * @last: last mapped entry
  1080. * @flags: flags for the entries
  1081. * @addr: addr to set the area to
  1082. * @fence: optional resulting fence
  1083. *
  1084. * Fill in the page table entries between @start and @last.
  1085. * Returns 0 for success, -EINVAL for failure.
  1086. */
  1087. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1088. struct dma_fence *exclusive,
  1089. dma_addr_t *pages_addr,
  1090. struct amdgpu_vm *vm,
  1091. uint64_t start, uint64_t last,
  1092. uint64_t flags, uint64_t addr,
  1093. struct dma_fence **fence)
  1094. {
  1095. struct amdgpu_ring *ring;
  1096. void *owner = AMDGPU_FENCE_OWNER_VM;
  1097. unsigned nptes, ncmds, ndw;
  1098. struct amdgpu_job *job;
  1099. struct amdgpu_pte_update_params params;
  1100. struct dma_fence *f = NULL;
  1101. int r;
  1102. memset(&params, 0, sizeof(params));
  1103. params.adev = adev;
  1104. params.vm = vm;
  1105. /* sync to everything on unmapping */
  1106. if (!(flags & AMDGPU_PTE_VALID))
  1107. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1108. if (vm->use_cpu_for_update) {
  1109. /* params.src is used as flag to indicate system Memory */
  1110. if (pages_addr)
  1111. params.src = ~0;
  1112. /* Wait for PT BOs to be free. PTs share the same resv. object
  1113. * as the root PD BO
  1114. */
  1115. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1116. if (unlikely(r))
  1117. return r;
  1118. params.func = amdgpu_vm_cpu_set_ptes;
  1119. params.pages_addr = pages_addr;
  1120. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1121. addr, flags);
  1122. }
  1123. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1124. nptes = last - start + 1;
  1125. /*
  1126. * reserve space for two commands every (1 << BLOCK_SIZE)
  1127. * entries or 2k dwords (whatever is smaller)
  1128. *
  1129. * The second command is for the shadow pagetables.
  1130. */
  1131. if (vm->root.base.bo->shadow)
  1132. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1133. else
  1134. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
  1135. /* padding, etc. */
  1136. ndw = 64;
  1137. if (pages_addr) {
  1138. /* copy commands needed */
  1139. ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
  1140. /* and also PTEs */
  1141. ndw += nptes * 2;
  1142. params.func = amdgpu_vm_do_copy_ptes;
  1143. } else {
  1144. /* set page commands needed */
  1145. ndw += ncmds * 10;
  1146. /* extra commands for begin/end fragments */
  1147. ndw += 2 * 10 * adev->vm_manager.fragment_size;
  1148. params.func = amdgpu_vm_do_set_ptes;
  1149. }
  1150. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1151. if (r)
  1152. return r;
  1153. params.ib = &job->ibs[0];
  1154. if (pages_addr) {
  1155. uint64_t *pte;
  1156. unsigned i;
  1157. /* Put the PTEs at the end of the IB. */
  1158. i = ndw - nptes * 2;
  1159. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1160. params.src = job->ibs->gpu_addr + i * 4;
  1161. for (i = 0; i < nptes; ++i) {
  1162. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1163. AMDGPU_GPU_PAGE_SIZE);
  1164. pte[i] |= flags;
  1165. }
  1166. addr = 0;
  1167. }
  1168. r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
  1169. if (r)
  1170. goto error_free;
  1171. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1172. owner, false);
  1173. if (r)
  1174. goto error_free;
  1175. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1176. if (r)
  1177. goto error_free;
  1178. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1179. if (r)
  1180. goto error_free;
  1181. amdgpu_ring_pad_ib(ring, params.ib);
  1182. WARN_ON(params.ib->length_dw > ndw);
  1183. r = amdgpu_job_submit(job, ring, &vm->entity,
  1184. AMDGPU_FENCE_OWNER_VM, &f);
  1185. if (r)
  1186. goto error_free;
  1187. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1188. dma_fence_put(*fence);
  1189. *fence = f;
  1190. return 0;
  1191. error_free:
  1192. amdgpu_job_free(job);
  1193. return r;
  1194. }
  1195. /**
  1196. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1197. *
  1198. * @adev: amdgpu_device pointer
  1199. * @exclusive: fence we need to sync to
  1200. * @pages_addr: DMA addresses to use for mapping
  1201. * @vm: requested vm
  1202. * @mapping: mapped range and flags to use for the update
  1203. * @flags: HW flags for the mapping
  1204. * @nodes: array of drm_mm_nodes with the MC addresses
  1205. * @fence: optional resulting fence
  1206. *
  1207. * Split the mapping into smaller chunks so that each update fits
  1208. * into a SDMA IB.
  1209. * Returns 0 for success, -EINVAL for failure.
  1210. */
  1211. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1212. struct dma_fence *exclusive,
  1213. dma_addr_t *pages_addr,
  1214. struct amdgpu_vm *vm,
  1215. struct amdgpu_bo_va_mapping *mapping,
  1216. uint64_t flags,
  1217. struct drm_mm_node *nodes,
  1218. struct dma_fence **fence)
  1219. {
  1220. unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
  1221. uint64_t pfn, start = mapping->start;
  1222. int r;
  1223. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1224. * but in case of something, we filter the flags in first place
  1225. */
  1226. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1227. flags &= ~AMDGPU_PTE_READABLE;
  1228. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1229. flags &= ~AMDGPU_PTE_WRITEABLE;
  1230. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1231. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1232. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1233. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1234. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1235. (adev->asic_type >= CHIP_VEGA10)) {
  1236. flags |= AMDGPU_PTE_PRT;
  1237. flags &= ~AMDGPU_PTE_VALID;
  1238. }
  1239. trace_amdgpu_vm_bo_update(mapping);
  1240. pfn = mapping->offset >> PAGE_SHIFT;
  1241. if (nodes) {
  1242. while (pfn >= nodes->size) {
  1243. pfn -= nodes->size;
  1244. ++nodes;
  1245. }
  1246. }
  1247. do {
  1248. dma_addr_t *dma_addr = NULL;
  1249. uint64_t max_entries;
  1250. uint64_t addr, last;
  1251. if (nodes) {
  1252. addr = nodes->start << PAGE_SHIFT;
  1253. max_entries = (nodes->size - pfn) *
  1254. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1255. } else {
  1256. addr = 0;
  1257. max_entries = S64_MAX;
  1258. }
  1259. if (pages_addr) {
  1260. uint64_t count;
  1261. max_entries = min(max_entries, 16ull * 1024ull);
  1262. for (count = 1; count < max_entries; ++count) {
  1263. uint64_t idx = pfn + count;
  1264. if (pages_addr[idx] !=
  1265. (pages_addr[idx - 1] + PAGE_SIZE))
  1266. break;
  1267. }
  1268. if (count < min_linear_pages) {
  1269. addr = pfn << PAGE_SHIFT;
  1270. dma_addr = pages_addr;
  1271. } else {
  1272. addr = pages_addr[pfn];
  1273. max_entries = count;
  1274. }
  1275. } else if (flags & AMDGPU_PTE_VALID) {
  1276. addr += adev->vm_manager.vram_base_offset;
  1277. addr += pfn << PAGE_SHIFT;
  1278. }
  1279. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1280. r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
  1281. start, last, flags, addr,
  1282. fence);
  1283. if (r)
  1284. return r;
  1285. pfn += last - start + 1;
  1286. if (nodes && nodes->size == pfn) {
  1287. pfn = 0;
  1288. ++nodes;
  1289. }
  1290. start = last + 1;
  1291. } while (unlikely(start != mapping->last + 1));
  1292. return 0;
  1293. }
  1294. /**
  1295. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1296. *
  1297. * @adev: amdgpu_device pointer
  1298. * @bo_va: requested BO and VM object
  1299. * @clear: if true clear the entries
  1300. *
  1301. * Fill in the page table entries for @bo_va.
  1302. * Returns 0 for success, -EINVAL for failure.
  1303. */
  1304. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1305. struct amdgpu_bo_va *bo_va,
  1306. bool clear)
  1307. {
  1308. struct amdgpu_bo *bo = bo_va->base.bo;
  1309. struct amdgpu_vm *vm = bo_va->base.vm;
  1310. struct amdgpu_bo_va_mapping *mapping;
  1311. dma_addr_t *pages_addr = NULL;
  1312. struct ttm_mem_reg *mem;
  1313. struct drm_mm_node *nodes;
  1314. struct dma_fence *exclusive, **last_update;
  1315. uint64_t flags;
  1316. int r;
  1317. if (clear || !bo_va->base.bo) {
  1318. mem = NULL;
  1319. nodes = NULL;
  1320. exclusive = NULL;
  1321. } else {
  1322. struct ttm_dma_tt *ttm;
  1323. mem = &bo_va->base.bo->tbo.mem;
  1324. nodes = mem->mm_node;
  1325. if (mem->mem_type == TTM_PL_TT) {
  1326. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1327. struct ttm_dma_tt, ttm);
  1328. pages_addr = ttm->dma_address;
  1329. }
  1330. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1331. }
  1332. if (bo)
  1333. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1334. else
  1335. flags = 0x0;
  1336. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1337. last_update = &vm->last_update;
  1338. else
  1339. last_update = &bo_va->last_pt_update;
  1340. if (!clear && bo_va->base.moved) {
  1341. bo_va->base.moved = false;
  1342. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1343. } else if (bo_va->cleared != clear) {
  1344. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1345. }
  1346. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1347. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1348. mapping, flags, nodes,
  1349. last_update);
  1350. if (r)
  1351. return r;
  1352. }
  1353. if (vm->use_cpu_for_update) {
  1354. /* Flush HDP */
  1355. mb();
  1356. amdgpu_asic_flush_hdp(adev, NULL);
  1357. }
  1358. spin_lock(&vm->moved_lock);
  1359. list_del_init(&bo_va->base.vm_status);
  1360. spin_unlock(&vm->moved_lock);
  1361. /* If the BO is not in its preferred location add it back to
  1362. * the evicted list so that it gets validated again on the
  1363. * next command submission.
  1364. */
  1365. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1366. uint32_t mem_type = bo->tbo.mem.mem_type;
  1367. if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
  1368. list_add_tail(&bo_va->base.vm_status, &vm->evicted);
  1369. else
  1370. list_add(&bo_va->base.vm_status, &vm->idle);
  1371. }
  1372. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1373. bo_va->cleared = clear;
  1374. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1375. list_for_each_entry(mapping, &bo_va->valids, list)
  1376. trace_amdgpu_vm_bo_mapping(mapping);
  1377. }
  1378. return 0;
  1379. }
  1380. /**
  1381. * amdgpu_vm_update_prt_state - update the global PRT state
  1382. */
  1383. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1384. {
  1385. unsigned long flags;
  1386. bool enable;
  1387. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1388. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1389. adev->gmc.gmc_funcs->set_prt(adev, enable);
  1390. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1391. }
  1392. /**
  1393. * amdgpu_vm_prt_get - add a PRT user
  1394. */
  1395. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1396. {
  1397. if (!adev->gmc.gmc_funcs->set_prt)
  1398. return;
  1399. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1400. amdgpu_vm_update_prt_state(adev);
  1401. }
  1402. /**
  1403. * amdgpu_vm_prt_put - drop a PRT user
  1404. */
  1405. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1406. {
  1407. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1408. amdgpu_vm_update_prt_state(adev);
  1409. }
  1410. /**
  1411. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1412. */
  1413. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1414. {
  1415. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1416. amdgpu_vm_prt_put(cb->adev);
  1417. kfree(cb);
  1418. }
  1419. /**
  1420. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1421. */
  1422. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1423. struct dma_fence *fence)
  1424. {
  1425. struct amdgpu_prt_cb *cb;
  1426. if (!adev->gmc.gmc_funcs->set_prt)
  1427. return;
  1428. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1429. if (!cb) {
  1430. /* Last resort when we are OOM */
  1431. if (fence)
  1432. dma_fence_wait(fence, false);
  1433. amdgpu_vm_prt_put(adev);
  1434. } else {
  1435. cb->adev = adev;
  1436. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1437. amdgpu_vm_prt_cb))
  1438. amdgpu_vm_prt_cb(fence, &cb->cb);
  1439. }
  1440. }
  1441. /**
  1442. * amdgpu_vm_free_mapping - free a mapping
  1443. *
  1444. * @adev: amdgpu_device pointer
  1445. * @vm: requested vm
  1446. * @mapping: mapping to be freed
  1447. * @fence: fence of the unmap operation
  1448. *
  1449. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1450. */
  1451. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1452. struct amdgpu_vm *vm,
  1453. struct amdgpu_bo_va_mapping *mapping,
  1454. struct dma_fence *fence)
  1455. {
  1456. if (mapping->flags & AMDGPU_PTE_PRT)
  1457. amdgpu_vm_add_prt_cb(adev, fence);
  1458. kfree(mapping);
  1459. }
  1460. /**
  1461. * amdgpu_vm_prt_fini - finish all prt mappings
  1462. *
  1463. * @adev: amdgpu_device pointer
  1464. * @vm: requested vm
  1465. *
  1466. * Register a cleanup callback to disable PRT support after VM dies.
  1467. */
  1468. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1469. {
  1470. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1471. struct dma_fence *excl, **shared;
  1472. unsigned i, shared_count;
  1473. int r;
  1474. r = reservation_object_get_fences_rcu(resv, &excl,
  1475. &shared_count, &shared);
  1476. if (r) {
  1477. /* Not enough memory to grab the fence list, as last resort
  1478. * block for all the fences to complete.
  1479. */
  1480. reservation_object_wait_timeout_rcu(resv, true, false,
  1481. MAX_SCHEDULE_TIMEOUT);
  1482. return;
  1483. }
  1484. /* Add a callback for each fence in the reservation object */
  1485. amdgpu_vm_prt_get(adev);
  1486. amdgpu_vm_add_prt_cb(adev, excl);
  1487. for (i = 0; i < shared_count; ++i) {
  1488. amdgpu_vm_prt_get(adev);
  1489. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1490. }
  1491. kfree(shared);
  1492. }
  1493. /**
  1494. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1495. *
  1496. * @adev: amdgpu_device pointer
  1497. * @vm: requested vm
  1498. * @fence: optional resulting fence (unchanged if no work needed to be done
  1499. * or if an error occurred)
  1500. *
  1501. * Make sure all freed BOs are cleared in the PT.
  1502. * Returns 0 for success.
  1503. *
  1504. * PTs have to be reserved and mutex must be locked!
  1505. */
  1506. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1507. struct amdgpu_vm *vm,
  1508. struct dma_fence **fence)
  1509. {
  1510. struct amdgpu_bo_va_mapping *mapping;
  1511. uint64_t init_pte_value = 0;
  1512. struct dma_fence *f = NULL;
  1513. int r;
  1514. while (!list_empty(&vm->freed)) {
  1515. mapping = list_first_entry(&vm->freed,
  1516. struct amdgpu_bo_va_mapping, list);
  1517. list_del(&mapping->list);
  1518. if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
  1519. init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
  1520. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1521. mapping->start, mapping->last,
  1522. init_pte_value, 0, &f);
  1523. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1524. if (r) {
  1525. dma_fence_put(f);
  1526. return r;
  1527. }
  1528. }
  1529. if (fence && f) {
  1530. dma_fence_put(*fence);
  1531. *fence = f;
  1532. } else {
  1533. dma_fence_put(f);
  1534. }
  1535. return 0;
  1536. }
  1537. /**
  1538. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1539. *
  1540. * @adev: amdgpu_device pointer
  1541. * @vm: requested vm
  1542. * @sync: sync object to add fences to
  1543. *
  1544. * Make sure all BOs which are moved are updated in the PTs.
  1545. * Returns 0 for success.
  1546. *
  1547. * PTs have to be reserved!
  1548. */
  1549. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1550. struct amdgpu_vm *vm)
  1551. {
  1552. struct amdgpu_bo_va *bo_va, *tmp;
  1553. struct list_head moved;
  1554. bool clear;
  1555. int r;
  1556. INIT_LIST_HEAD(&moved);
  1557. spin_lock(&vm->moved_lock);
  1558. list_splice_init(&vm->moved, &moved);
  1559. spin_unlock(&vm->moved_lock);
  1560. list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
  1561. struct reservation_object *resv = bo_va->base.bo->tbo.resv;
  1562. /* Per VM BOs never need to bo cleared in the page tables */
  1563. if (resv == vm->root.base.bo->tbo.resv)
  1564. clear = false;
  1565. /* Try to reserve the BO to avoid clearing its ptes */
  1566. else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
  1567. clear = false;
  1568. /* Somebody else is using the BO right now */
  1569. else
  1570. clear = true;
  1571. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1572. if (r) {
  1573. spin_lock(&vm->moved_lock);
  1574. list_splice(&moved, &vm->moved);
  1575. spin_unlock(&vm->moved_lock);
  1576. return r;
  1577. }
  1578. if (!clear && resv != vm->root.base.bo->tbo.resv)
  1579. reservation_object_unlock(resv);
  1580. }
  1581. return 0;
  1582. }
  1583. /**
  1584. * amdgpu_vm_bo_add - add a bo to a specific vm
  1585. *
  1586. * @adev: amdgpu_device pointer
  1587. * @vm: requested vm
  1588. * @bo: amdgpu buffer object
  1589. *
  1590. * Add @bo into the requested vm.
  1591. * Add @bo to the list of bos associated with the vm
  1592. * Returns newly added bo_va or NULL for failure
  1593. *
  1594. * Object has to be reserved!
  1595. */
  1596. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1597. struct amdgpu_vm *vm,
  1598. struct amdgpu_bo *bo)
  1599. {
  1600. struct amdgpu_bo_va *bo_va;
  1601. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1602. if (bo_va == NULL) {
  1603. return NULL;
  1604. }
  1605. amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
  1606. bo_va->ref_count = 1;
  1607. INIT_LIST_HEAD(&bo_va->valids);
  1608. INIT_LIST_HEAD(&bo_va->invalids);
  1609. return bo_va;
  1610. }
  1611. /**
  1612. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1613. *
  1614. * @adev: amdgpu_device pointer
  1615. * @bo_va: bo_va to store the address
  1616. * @mapping: the mapping to insert
  1617. *
  1618. * Insert a new mapping into all structures.
  1619. */
  1620. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1621. struct amdgpu_bo_va *bo_va,
  1622. struct amdgpu_bo_va_mapping *mapping)
  1623. {
  1624. struct amdgpu_vm *vm = bo_va->base.vm;
  1625. struct amdgpu_bo *bo = bo_va->base.bo;
  1626. mapping->bo_va = bo_va;
  1627. list_add(&mapping->list, &bo_va->invalids);
  1628. amdgpu_vm_it_insert(mapping, &vm->va);
  1629. if (mapping->flags & AMDGPU_PTE_PRT)
  1630. amdgpu_vm_prt_get(adev);
  1631. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
  1632. !bo_va->base.moved) {
  1633. spin_lock(&vm->moved_lock);
  1634. list_move(&bo_va->base.vm_status, &vm->moved);
  1635. spin_unlock(&vm->moved_lock);
  1636. }
  1637. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1638. }
  1639. /**
  1640. * amdgpu_vm_bo_map - map bo inside a vm
  1641. *
  1642. * @adev: amdgpu_device pointer
  1643. * @bo_va: bo_va to store the address
  1644. * @saddr: where to map the BO
  1645. * @offset: requested offset in the BO
  1646. * @flags: attributes of pages (read/write/valid/etc.)
  1647. *
  1648. * Add a mapping of the BO at the specefied addr into the VM.
  1649. * Returns 0 for success, error for failure.
  1650. *
  1651. * Object has to be reserved and unreserved outside!
  1652. */
  1653. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1654. struct amdgpu_bo_va *bo_va,
  1655. uint64_t saddr, uint64_t offset,
  1656. uint64_t size, uint64_t flags)
  1657. {
  1658. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1659. struct amdgpu_bo *bo = bo_va->base.bo;
  1660. struct amdgpu_vm *vm = bo_va->base.vm;
  1661. uint64_t eaddr;
  1662. /* validate the parameters */
  1663. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1664. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1665. return -EINVAL;
  1666. /* make sure object fit at this offset */
  1667. eaddr = saddr + size - 1;
  1668. if (saddr >= eaddr ||
  1669. (bo && offset + size > amdgpu_bo_size(bo)))
  1670. return -EINVAL;
  1671. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1672. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1673. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1674. if (tmp) {
  1675. /* bo and tmp overlap, invalid addr */
  1676. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1677. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1678. tmp->start, tmp->last + 1);
  1679. return -EINVAL;
  1680. }
  1681. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1682. if (!mapping)
  1683. return -ENOMEM;
  1684. mapping->start = saddr;
  1685. mapping->last = eaddr;
  1686. mapping->offset = offset;
  1687. mapping->flags = flags;
  1688. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1689. return 0;
  1690. }
  1691. /**
  1692. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1693. *
  1694. * @adev: amdgpu_device pointer
  1695. * @bo_va: bo_va to store the address
  1696. * @saddr: where to map the BO
  1697. * @offset: requested offset in the BO
  1698. * @flags: attributes of pages (read/write/valid/etc.)
  1699. *
  1700. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1701. * mappings as we do so.
  1702. * Returns 0 for success, error for failure.
  1703. *
  1704. * Object has to be reserved and unreserved outside!
  1705. */
  1706. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1707. struct amdgpu_bo_va *bo_va,
  1708. uint64_t saddr, uint64_t offset,
  1709. uint64_t size, uint64_t flags)
  1710. {
  1711. struct amdgpu_bo_va_mapping *mapping;
  1712. struct amdgpu_bo *bo = bo_va->base.bo;
  1713. uint64_t eaddr;
  1714. int r;
  1715. /* validate the parameters */
  1716. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1717. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1718. return -EINVAL;
  1719. /* make sure object fit at this offset */
  1720. eaddr = saddr + size - 1;
  1721. if (saddr >= eaddr ||
  1722. (bo && offset + size > amdgpu_bo_size(bo)))
  1723. return -EINVAL;
  1724. /* Allocate all the needed memory */
  1725. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1726. if (!mapping)
  1727. return -ENOMEM;
  1728. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1729. if (r) {
  1730. kfree(mapping);
  1731. return r;
  1732. }
  1733. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1734. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1735. mapping->start = saddr;
  1736. mapping->last = eaddr;
  1737. mapping->offset = offset;
  1738. mapping->flags = flags;
  1739. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1740. return 0;
  1741. }
  1742. /**
  1743. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1744. *
  1745. * @adev: amdgpu_device pointer
  1746. * @bo_va: bo_va to remove the address from
  1747. * @saddr: where to the BO is mapped
  1748. *
  1749. * Remove a mapping of the BO at the specefied addr from the VM.
  1750. * Returns 0 for success, error for failure.
  1751. *
  1752. * Object has to be reserved and unreserved outside!
  1753. */
  1754. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1755. struct amdgpu_bo_va *bo_va,
  1756. uint64_t saddr)
  1757. {
  1758. struct amdgpu_bo_va_mapping *mapping;
  1759. struct amdgpu_vm *vm = bo_va->base.vm;
  1760. bool valid = true;
  1761. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1762. list_for_each_entry(mapping, &bo_va->valids, list) {
  1763. if (mapping->start == saddr)
  1764. break;
  1765. }
  1766. if (&mapping->list == &bo_va->valids) {
  1767. valid = false;
  1768. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1769. if (mapping->start == saddr)
  1770. break;
  1771. }
  1772. if (&mapping->list == &bo_va->invalids)
  1773. return -ENOENT;
  1774. }
  1775. list_del(&mapping->list);
  1776. amdgpu_vm_it_remove(mapping, &vm->va);
  1777. mapping->bo_va = NULL;
  1778. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1779. if (valid)
  1780. list_add(&mapping->list, &vm->freed);
  1781. else
  1782. amdgpu_vm_free_mapping(adev, vm, mapping,
  1783. bo_va->last_pt_update);
  1784. return 0;
  1785. }
  1786. /**
  1787. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1788. *
  1789. * @adev: amdgpu_device pointer
  1790. * @vm: VM structure to use
  1791. * @saddr: start of the range
  1792. * @size: size of the range
  1793. *
  1794. * Remove all mappings in a range, split them as appropriate.
  1795. * Returns 0 for success, error for failure.
  1796. */
  1797. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1798. struct amdgpu_vm *vm,
  1799. uint64_t saddr, uint64_t size)
  1800. {
  1801. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1802. LIST_HEAD(removed);
  1803. uint64_t eaddr;
  1804. eaddr = saddr + size - 1;
  1805. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1806. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1807. /* Allocate all the needed memory */
  1808. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1809. if (!before)
  1810. return -ENOMEM;
  1811. INIT_LIST_HEAD(&before->list);
  1812. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1813. if (!after) {
  1814. kfree(before);
  1815. return -ENOMEM;
  1816. }
  1817. INIT_LIST_HEAD(&after->list);
  1818. /* Now gather all removed mappings */
  1819. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1820. while (tmp) {
  1821. /* Remember mapping split at the start */
  1822. if (tmp->start < saddr) {
  1823. before->start = tmp->start;
  1824. before->last = saddr - 1;
  1825. before->offset = tmp->offset;
  1826. before->flags = tmp->flags;
  1827. list_add(&before->list, &tmp->list);
  1828. }
  1829. /* Remember mapping split at the end */
  1830. if (tmp->last > eaddr) {
  1831. after->start = eaddr + 1;
  1832. after->last = tmp->last;
  1833. after->offset = tmp->offset;
  1834. after->offset += after->start - tmp->start;
  1835. after->flags = tmp->flags;
  1836. list_add(&after->list, &tmp->list);
  1837. }
  1838. list_del(&tmp->list);
  1839. list_add(&tmp->list, &removed);
  1840. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1841. }
  1842. /* And free them up */
  1843. list_for_each_entry_safe(tmp, next, &removed, list) {
  1844. amdgpu_vm_it_remove(tmp, &vm->va);
  1845. list_del(&tmp->list);
  1846. if (tmp->start < saddr)
  1847. tmp->start = saddr;
  1848. if (tmp->last > eaddr)
  1849. tmp->last = eaddr;
  1850. tmp->bo_va = NULL;
  1851. list_add(&tmp->list, &vm->freed);
  1852. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1853. }
  1854. /* Insert partial mapping before the range */
  1855. if (!list_empty(&before->list)) {
  1856. amdgpu_vm_it_insert(before, &vm->va);
  1857. if (before->flags & AMDGPU_PTE_PRT)
  1858. amdgpu_vm_prt_get(adev);
  1859. } else {
  1860. kfree(before);
  1861. }
  1862. /* Insert partial mapping after the range */
  1863. if (!list_empty(&after->list)) {
  1864. amdgpu_vm_it_insert(after, &vm->va);
  1865. if (after->flags & AMDGPU_PTE_PRT)
  1866. amdgpu_vm_prt_get(adev);
  1867. } else {
  1868. kfree(after);
  1869. }
  1870. return 0;
  1871. }
  1872. /**
  1873. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  1874. *
  1875. * @vm: the requested VM
  1876. *
  1877. * Find a mapping by it's address.
  1878. */
  1879. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  1880. uint64_t addr)
  1881. {
  1882. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  1883. }
  1884. /**
  1885. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1886. *
  1887. * @adev: amdgpu_device pointer
  1888. * @bo_va: requested bo_va
  1889. *
  1890. * Remove @bo_va->bo from the requested vm.
  1891. *
  1892. * Object have to be reserved!
  1893. */
  1894. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1895. struct amdgpu_bo_va *bo_va)
  1896. {
  1897. struct amdgpu_bo_va_mapping *mapping, *next;
  1898. struct amdgpu_vm *vm = bo_va->base.vm;
  1899. list_del(&bo_va->base.bo_list);
  1900. spin_lock(&vm->moved_lock);
  1901. list_del(&bo_va->base.vm_status);
  1902. spin_unlock(&vm->moved_lock);
  1903. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1904. list_del(&mapping->list);
  1905. amdgpu_vm_it_remove(mapping, &vm->va);
  1906. mapping->bo_va = NULL;
  1907. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1908. list_add(&mapping->list, &vm->freed);
  1909. }
  1910. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1911. list_del(&mapping->list);
  1912. amdgpu_vm_it_remove(mapping, &vm->va);
  1913. amdgpu_vm_free_mapping(adev, vm, mapping,
  1914. bo_va->last_pt_update);
  1915. }
  1916. dma_fence_put(bo_va->last_pt_update);
  1917. kfree(bo_va);
  1918. }
  1919. /**
  1920. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1921. *
  1922. * @adev: amdgpu_device pointer
  1923. * @vm: requested vm
  1924. * @bo: amdgpu buffer object
  1925. *
  1926. * Mark @bo as invalid.
  1927. */
  1928. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1929. struct amdgpu_bo *bo, bool evicted)
  1930. {
  1931. struct amdgpu_vm_bo_base *bo_base;
  1932. /* shadow bo doesn't have bo base, its validation needs its parent */
  1933. if (bo->parent && bo->parent->shadow == bo)
  1934. bo = bo->parent;
  1935. list_for_each_entry(bo_base, &bo->va, bo_list) {
  1936. struct amdgpu_vm *vm = bo_base->vm;
  1937. bool was_moved = bo_base->moved;
  1938. bo_base->moved = true;
  1939. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1940. if (bo->tbo.type == ttm_bo_type_kernel)
  1941. list_move(&bo_base->vm_status, &vm->evicted);
  1942. else
  1943. list_move_tail(&bo_base->vm_status,
  1944. &vm->evicted);
  1945. continue;
  1946. }
  1947. if (was_moved)
  1948. continue;
  1949. if (bo->tbo.type == ttm_bo_type_kernel) {
  1950. list_move(&bo_base->vm_status, &vm->relocated);
  1951. } else {
  1952. spin_lock(&bo_base->vm->moved_lock);
  1953. list_move(&bo_base->vm_status, &vm->moved);
  1954. spin_unlock(&bo_base->vm->moved_lock);
  1955. }
  1956. }
  1957. }
  1958. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1959. {
  1960. /* Total bits covered by PD + PTs */
  1961. unsigned bits = ilog2(vm_size) + 18;
  1962. /* Make sure the PD is 4K in size up to 8GB address space.
  1963. Above that split equal between PD and PTs */
  1964. if (vm_size <= 8)
  1965. return (bits - 9);
  1966. else
  1967. return ((bits + 3) / 2);
  1968. }
  1969. /**
  1970. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  1971. *
  1972. * @adev: amdgpu_device pointer
  1973. * @vm_size: the default vm size if it's set auto
  1974. */
  1975. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  1976. uint32_t fragment_size_default, unsigned max_level,
  1977. unsigned max_bits)
  1978. {
  1979. uint64_t tmp;
  1980. /* adjust vm size first */
  1981. if (amdgpu_vm_size != -1) {
  1982. unsigned max_size = 1 << (max_bits - 30);
  1983. vm_size = amdgpu_vm_size;
  1984. if (vm_size > max_size) {
  1985. dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
  1986. amdgpu_vm_size, max_size);
  1987. vm_size = max_size;
  1988. }
  1989. }
  1990. adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
  1991. tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
  1992. if (amdgpu_vm_block_size != -1)
  1993. tmp >>= amdgpu_vm_block_size - 9;
  1994. tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
  1995. adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
  1996. switch (adev->vm_manager.num_level) {
  1997. case 3:
  1998. adev->vm_manager.root_level = AMDGPU_VM_PDB2;
  1999. break;
  2000. case 2:
  2001. adev->vm_manager.root_level = AMDGPU_VM_PDB1;
  2002. break;
  2003. case 1:
  2004. adev->vm_manager.root_level = AMDGPU_VM_PDB0;
  2005. break;
  2006. default:
  2007. dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
  2008. }
  2009. /* block size depends on vm size and hw setup*/
  2010. if (amdgpu_vm_block_size != -1)
  2011. adev->vm_manager.block_size =
  2012. min((unsigned)amdgpu_vm_block_size, max_bits
  2013. - AMDGPU_GPU_PAGE_SHIFT
  2014. - 9 * adev->vm_manager.num_level);
  2015. else if (adev->vm_manager.num_level > 1)
  2016. adev->vm_manager.block_size = 9;
  2017. else
  2018. adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
  2019. if (amdgpu_vm_fragment_size == -1)
  2020. adev->vm_manager.fragment_size = fragment_size_default;
  2021. else
  2022. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  2023. DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
  2024. vm_size, adev->vm_manager.num_level + 1,
  2025. adev->vm_manager.block_size,
  2026. adev->vm_manager.fragment_size);
  2027. }
  2028. /**
  2029. * amdgpu_vm_init - initialize a vm instance
  2030. *
  2031. * @adev: amdgpu_device pointer
  2032. * @vm: requested vm
  2033. * @vm_context: Indicates if it GFX or Compute context
  2034. *
  2035. * Init @vm fields.
  2036. */
  2037. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  2038. int vm_context, unsigned int pasid)
  2039. {
  2040. struct amdgpu_bo_param bp;
  2041. struct amdgpu_bo *root;
  2042. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  2043. AMDGPU_VM_PTE_COUNT(adev) * 8);
  2044. unsigned ring_instance;
  2045. struct amdgpu_ring *ring;
  2046. struct drm_sched_rq *rq;
  2047. unsigned long size;
  2048. uint64_t flags;
  2049. int r, i;
  2050. vm->va = RB_ROOT_CACHED;
  2051. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2052. vm->reserved_vmid[i] = NULL;
  2053. INIT_LIST_HEAD(&vm->evicted);
  2054. INIT_LIST_HEAD(&vm->relocated);
  2055. spin_lock_init(&vm->moved_lock);
  2056. INIT_LIST_HEAD(&vm->moved);
  2057. INIT_LIST_HEAD(&vm->idle);
  2058. INIT_LIST_HEAD(&vm->freed);
  2059. /* create scheduler entity for page table updates */
  2060. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  2061. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  2062. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  2063. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  2064. r = drm_sched_entity_init(&ring->sched, &vm->entity,
  2065. rq, NULL);
  2066. if (r)
  2067. return r;
  2068. vm->pte_support_ats = false;
  2069. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  2070. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2071. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2072. if (adev->asic_type == CHIP_RAVEN)
  2073. vm->pte_support_ats = true;
  2074. } else {
  2075. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2076. AMDGPU_VM_USE_CPU_FOR_GFX);
  2077. }
  2078. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2079. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2080. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2081. "CPU update of VM recommended only for large BAR system\n");
  2082. vm->last_update = NULL;
  2083. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  2084. if (vm->use_cpu_for_update)
  2085. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  2086. else
  2087. flags |= AMDGPU_GEM_CREATE_SHADOW;
  2088. size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
  2089. memset(&bp, 0, sizeof(bp));
  2090. bp.size = size;
  2091. bp.byte_align = align;
  2092. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  2093. bp.flags = flags;
  2094. bp.type = ttm_bo_type_kernel;
  2095. bp.resv = NULL;
  2096. r = amdgpu_bo_create(adev, &bp, &root);
  2097. if (r)
  2098. goto error_free_sched_entity;
  2099. r = amdgpu_bo_reserve(root, true);
  2100. if (r)
  2101. goto error_free_root;
  2102. r = amdgpu_vm_clear_bo(adev, vm, root,
  2103. adev->vm_manager.root_level,
  2104. vm->pte_support_ats);
  2105. if (r)
  2106. goto error_unreserve;
  2107. amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
  2108. amdgpu_bo_unreserve(vm->root.base.bo);
  2109. if (pasid) {
  2110. unsigned long flags;
  2111. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2112. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2113. GFP_ATOMIC);
  2114. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2115. if (r < 0)
  2116. goto error_free_root;
  2117. vm->pasid = pasid;
  2118. }
  2119. INIT_KFIFO(vm->faults);
  2120. vm->fault_credit = 16;
  2121. return 0;
  2122. error_unreserve:
  2123. amdgpu_bo_unreserve(vm->root.base.bo);
  2124. error_free_root:
  2125. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2126. amdgpu_bo_unref(&vm->root.base.bo);
  2127. vm->root.base.bo = NULL;
  2128. error_free_sched_entity:
  2129. drm_sched_entity_fini(&ring->sched, &vm->entity);
  2130. return r;
  2131. }
  2132. /**
  2133. * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
  2134. *
  2135. * This only works on GFX VMs that don't have any BOs added and no
  2136. * page tables allocated yet.
  2137. *
  2138. * Changes the following VM parameters:
  2139. * - use_cpu_for_update
  2140. * - pte_supports_ats
  2141. * - pasid (old PASID is released, because compute manages its own PASIDs)
  2142. *
  2143. * Reinitializes the page directory to reflect the changed ATS
  2144. * setting. May leave behind an unused shadow BO for the page
  2145. * directory when switching from SDMA updates to CPU updates.
  2146. *
  2147. * Returns 0 for success, -errno for errors.
  2148. */
  2149. int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2150. {
  2151. bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
  2152. int r;
  2153. r = amdgpu_bo_reserve(vm->root.base.bo, true);
  2154. if (r)
  2155. return r;
  2156. /* Sanity checks */
  2157. if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
  2158. r = -EINVAL;
  2159. goto error;
  2160. }
  2161. /* Check if PD needs to be reinitialized and do it before
  2162. * changing any other state, in case it fails.
  2163. */
  2164. if (pte_support_ats != vm->pte_support_ats) {
  2165. r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
  2166. adev->vm_manager.root_level,
  2167. pte_support_ats);
  2168. if (r)
  2169. goto error;
  2170. }
  2171. /* Update VM state */
  2172. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2173. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2174. vm->pte_support_ats = pte_support_ats;
  2175. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2176. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2177. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2178. "CPU update of VM recommended only for large BAR system\n");
  2179. if (vm->pasid) {
  2180. unsigned long flags;
  2181. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2182. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2183. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2184. vm->pasid = 0;
  2185. }
  2186. error:
  2187. amdgpu_bo_unreserve(vm->root.base.bo);
  2188. return r;
  2189. }
  2190. /**
  2191. * amdgpu_vm_free_levels - free PD/PT levels
  2192. *
  2193. * @adev: amdgpu device structure
  2194. * @parent: PD/PT starting level to free
  2195. * @level: level of parent structure
  2196. *
  2197. * Free the page directory or page table level and all sub levels.
  2198. */
  2199. static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
  2200. struct amdgpu_vm_pt *parent,
  2201. unsigned level)
  2202. {
  2203. unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
  2204. if (parent->base.bo) {
  2205. list_del(&parent->base.bo_list);
  2206. list_del(&parent->base.vm_status);
  2207. amdgpu_bo_unref(&parent->base.bo->shadow);
  2208. amdgpu_bo_unref(&parent->base.bo);
  2209. }
  2210. if (parent->entries)
  2211. for (i = 0; i < num_entries; i++)
  2212. amdgpu_vm_free_levels(adev, &parent->entries[i],
  2213. level + 1);
  2214. kvfree(parent->entries);
  2215. }
  2216. /**
  2217. * amdgpu_vm_fini - tear down a vm instance
  2218. *
  2219. * @adev: amdgpu_device pointer
  2220. * @vm: requested vm
  2221. *
  2222. * Tear down @vm.
  2223. * Unbind the VM and remove all bos from the vm bo list
  2224. */
  2225. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2226. {
  2227. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2228. bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
  2229. struct amdgpu_bo *root;
  2230. u64 fault;
  2231. int i, r;
  2232. amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
  2233. /* Clear pending page faults from IH when the VM is destroyed */
  2234. while (kfifo_get(&vm->faults, &fault))
  2235. amdgpu_ih_clear_fault(adev, fault);
  2236. if (vm->pasid) {
  2237. unsigned long flags;
  2238. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2239. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2240. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2241. }
  2242. drm_sched_entity_fini(vm->entity.sched, &vm->entity);
  2243. if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
  2244. dev_err(adev->dev, "still active bo inside vm\n");
  2245. }
  2246. rbtree_postorder_for_each_entry_safe(mapping, tmp,
  2247. &vm->va.rb_root, rb) {
  2248. list_del(&mapping->list);
  2249. amdgpu_vm_it_remove(mapping, &vm->va);
  2250. kfree(mapping);
  2251. }
  2252. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2253. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2254. amdgpu_vm_prt_fini(adev, vm);
  2255. prt_fini_needed = false;
  2256. }
  2257. list_del(&mapping->list);
  2258. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2259. }
  2260. root = amdgpu_bo_ref(vm->root.base.bo);
  2261. r = amdgpu_bo_reserve(root, true);
  2262. if (r) {
  2263. dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
  2264. } else {
  2265. amdgpu_vm_free_levels(adev, &vm->root,
  2266. adev->vm_manager.root_level);
  2267. amdgpu_bo_unreserve(root);
  2268. }
  2269. amdgpu_bo_unref(&root);
  2270. dma_fence_put(vm->last_update);
  2271. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2272. amdgpu_vmid_free_reserved(adev, vm, i);
  2273. }
  2274. /**
  2275. * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
  2276. *
  2277. * @adev: amdgpu_device pointer
  2278. * @pasid: PASID do identify the VM
  2279. *
  2280. * This function is expected to be called in interrupt context. Returns
  2281. * true if there was fault credit, false otherwise
  2282. */
  2283. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  2284. unsigned int pasid)
  2285. {
  2286. struct amdgpu_vm *vm;
  2287. spin_lock(&adev->vm_manager.pasid_lock);
  2288. vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
  2289. if (!vm) {
  2290. /* VM not found, can't track fault credit */
  2291. spin_unlock(&adev->vm_manager.pasid_lock);
  2292. return true;
  2293. }
  2294. /* No lock needed. only accessed by IRQ handler */
  2295. if (!vm->fault_credit) {
  2296. /* Too many faults in this VM */
  2297. spin_unlock(&adev->vm_manager.pasid_lock);
  2298. return false;
  2299. }
  2300. vm->fault_credit--;
  2301. spin_unlock(&adev->vm_manager.pasid_lock);
  2302. return true;
  2303. }
  2304. /**
  2305. * amdgpu_vm_manager_init - init the VM manager
  2306. *
  2307. * @adev: amdgpu_device pointer
  2308. *
  2309. * Initialize the VM manager structures
  2310. */
  2311. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2312. {
  2313. unsigned i;
  2314. amdgpu_vmid_mgr_init(adev);
  2315. adev->vm_manager.fence_context =
  2316. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2317. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2318. adev->vm_manager.seqno[i] = 0;
  2319. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2320. spin_lock_init(&adev->vm_manager.prt_lock);
  2321. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2322. /* If not overridden by the user, by default, only in large BAR systems
  2323. * Compute VM tables will be updated by CPU
  2324. */
  2325. #ifdef CONFIG_X86_64
  2326. if (amdgpu_vm_update_mode == -1) {
  2327. if (amdgpu_vm_is_large_bar(adev))
  2328. adev->vm_manager.vm_update_mode =
  2329. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2330. else
  2331. adev->vm_manager.vm_update_mode = 0;
  2332. } else
  2333. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2334. #else
  2335. adev->vm_manager.vm_update_mode = 0;
  2336. #endif
  2337. idr_init(&adev->vm_manager.pasid_idr);
  2338. spin_lock_init(&adev->vm_manager.pasid_lock);
  2339. }
  2340. /**
  2341. * amdgpu_vm_manager_fini - cleanup VM manager
  2342. *
  2343. * @adev: amdgpu_device pointer
  2344. *
  2345. * Cleanup the VM manager and free resources.
  2346. */
  2347. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2348. {
  2349. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2350. idr_destroy(&adev->vm_manager.pasid_idr);
  2351. amdgpu_vmid_mgr_fini(adev);
  2352. }
  2353. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2354. {
  2355. union drm_amdgpu_vm *args = data;
  2356. struct amdgpu_device *adev = dev->dev_private;
  2357. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2358. int r;
  2359. switch (args->in.op) {
  2360. case AMDGPU_VM_OP_RESERVE_VMID:
  2361. /* current, we only have requirement to reserve vmid from gfxhub */
  2362. r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2363. if (r)
  2364. return r;
  2365. break;
  2366. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2367. amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2368. break;
  2369. default:
  2370. return -EINVAL;
  2371. }
  2372. return 0;
  2373. }