main.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #if defined(CONFIG_X86)
  41. #include <asm/pat.h>
  42. #endif
  43. #include <linux/sched.h>
  44. #include <linux/delay.h>
  45. #include <rdma/ib_user_verbs.h>
  46. #include <rdma/ib_addr.h>
  47. #include <rdma/ib_cache.h>
  48. #include <linux/mlx5/port.h>
  49. #include <linux/mlx5/vport.h>
  50. #include <linux/list.h>
  51. #include <rdma/ib_smi.h>
  52. #include <rdma/ib_umem.h>
  53. #include <linux/in.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/mlx5/fs.h>
  56. #include "user.h"
  57. #include "mlx5_ib.h"
  58. #define DRIVER_NAME "mlx5_ib"
  59. #define DRIVER_VERSION "2.2-1"
  60. #define DRIVER_RELDATE "Feb 2014"
  61. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  62. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  63. MODULE_LICENSE("Dual BSD/GPL");
  64. MODULE_VERSION(DRIVER_VERSION);
  65. static int deprecated_prof_sel = 2;
  66. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  67. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  68. static char mlx5_version[] =
  69. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  70. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  71. enum {
  72. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  73. };
  74. static enum rdma_link_layer
  75. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  76. {
  77. switch (port_type_cap) {
  78. case MLX5_CAP_PORT_TYPE_IB:
  79. return IB_LINK_LAYER_INFINIBAND;
  80. case MLX5_CAP_PORT_TYPE_ETH:
  81. return IB_LINK_LAYER_ETHERNET;
  82. default:
  83. return IB_LINK_LAYER_UNSPECIFIED;
  84. }
  85. }
  86. static enum rdma_link_layer
  87. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  88. {
  89. struct mlx5_ib_dev *dev = to_mdev(device);
  90. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  91. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  92. }
  93. static int mlx5_netdev_event(struct notifier_block *this,
  94. unsigned long event, void *ptr)
  95. {
  96. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  97. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  98. roce.nb);
  99. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  100. return NOTIFY_DONE;
  101. write_lock(&ibdev->roce.netdev_lock);
  102. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  103. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. return NOTIFY_DONE;
  106. }
  107. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  108. u8 port_num)
  109. {
  110. struct mlx5_ib_dev *ibdev = to_mdev(device);
  111. struct net_device *ndev;
  112. /* Ensure ndev does not disappear before we invoke dev_hold()
  113. */
  114. read_lock(&ibdev->roce.netdev_lock);
  115. ndev = ibdev->roce.netdev;
  116. if (ndev)
  117. dev_hold(ndev);
  118. read_unlock(&ibdev->roce.netdev_lock);
  119. return ndev;
  120. }
  121. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  122. struct ib_port_attr *props)
  123. {
  124. struct mlx5_ib_dev *dev = to_mdev(device);
  125. struct net_device *ndev;
  126. enum ib_mtu ndev_ib_mtu;
  127. u16 qkey_viol_cntr;
  128. memset(props, 0, sizeof(*props));
  129. props->port_cap_flags |= IB_PORT_CM_SUP;
  130. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  131. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  132. roce_address_table_size);
  133. props->max_mtu = IB_MTU_4096;
  134. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  135. props->pkey_tbl_len = 1;
  136. props->state = IB_PORT_DOWN;
  137. props->phys_state = 3;
  138. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  139. props->qkey_viol_cntr = qkey_viol_cntr;
  140. ndev = mlx5_ib_get_netdev(device, port_num);
  141. if (!ndev)
  142. return 0;
  143. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  144. props->state = IB_PORT_ACTIVE;
  145. props->phys_state = 5;
  146. }
  147. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  148. dev_put(ndev);
  149. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  150. props->active_width = IB_WIDTH_4X; /* TODO */
  151. props->active_speed = IB_SPEED_QDR; /* TODO */
  152. return 0;
  153. }
  154. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  155. const struct ib_gid_attr *attr,
  156. void *mlx5_addr)
  157. {
  158. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  159. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  160. source_l3_address);
  161. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  162. source_mac_47_32);
  163. if (!gid)
  164. return;
  165. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  166. if (is_vlan_dev(attr->ndev)) {
  167. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  168. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  169. }
  170. switch (attr->gid_type) {
  171. case IB_GID_TYPE_IB:
  172. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  173. break;
  174. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  175. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  176. break;
  177. default:
  178. WARN_ON(true);
  179. }
  180. if (attr->gid_type != IB_GID_TYPE_IB) {
  181. if (ipv6_addr_v4mapped((void *)gid))
  182. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  183. MLX5_ROCE_L3_TYPE_IPV4);
  184. else
  185. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  186. MLX5_ROCE_L3_TYPE_IPV6);
  187. }
  188. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  189. !ipv6_addr_v4mapped((void *)gid))
  190. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  191. else
  192. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  193. }
  194. static int set_roce_addr(struct ib_device *device, u8 port_num,
  195. unsigned int index,
  196. const union ib_gid *gid,
  197. const struct ib_gid_attr *attr)
  198. {
  199. struct mlx5_ib_dev *dev = to_mdev(device);
  200. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  201. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  202. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  203. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  204. if (ll != IB_LINK_LAYER_ETHERNET)
  205. return -EINVAL;
  206. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  207. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  208. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  209. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  210. }
  211. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  212. unsigned int index, const union ib_gid *gid,
  213. const struct ib_gid_attr *attr,
  214. __always_unused void **context)
  215. {
  216. return set_roce_addr(device, port_num, index, gid, attr);
  217. }
  218. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  219. unsigned int index, __always_unused void **context)
  220. {
  221. return set_roce_addr(device, port_num, index, NULL, NULL);
  222. }
  223. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  224. int index)
  225. {
  226. struct ib_gid_attr attr;
  227. union ib_gid gid;
  228. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  229. return 0;
  230. if (!attr.ndev)
  231. return 0;
  232. dev_put(attr.ndev);
  233. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  234. return 0;
  235. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  236. }
  237. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  238. {
  239. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  240. }
  241. enum {
  242. MLX5_VPORT_ACCESS_METHOD_MAD,
  243. MLX5_VPORT_ACCESS_METHOD_HCA,
  244. MLX5_VPORT_ACCESS_METHOD_NIC,
  245. };
  246. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  247. {
  248. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  249. return MLX5_VPORT_ACCESS_METHOD_MAD;
  250. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  251. IB_LINK_LAYER_ETHERNET)
  252. return MLX5_VPORT_ACCESS_METHOD_NIC;
  253. return MLX5_VPORT_ACCESS_METHOD_HCA;
  254. }
  255. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  256. struct ib_device_attr *props)
  257. {
  258. u8 tmp;
  259. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  260. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  261. u8 atomic_req_8B_endianness_mode =
  262. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  263. /* Check if HW supports 8 bytes standard atomic operations and capable
  264. * of host endianness respond
  265. */
  266. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  267. if (((atomic_operations & tmp) == tmp) &&
  268. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  269. (atomic_req_8B_endianness_mode)) {
  270. props->atomic_cap = IB_ATOMIC_HCA;
  271. } else {
  272. props->atomic_cap = IB_ATOMIC_NONE;
  273. }
  274. }
  275. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  276. __be64 *sys_image_guid)
  277. {
  278. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  279. struct mlx5_core_dev *mdev = dev->mdev;
  280. u64 tmp;
  281. int err;
  282. switch (mlx5_get_vport_access_method(ibdev)) {
  283. case MLX5_VPORT_ACCESS_METHOD_MAD:
  284. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  285. sys_image_guid);
  286. case MLX5_VPORT_ACCESS_METHOD_HCA:
  287. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  288. break;
  289. case MLX5_VPORT_ACCESS_METHOD_NIC:
  290. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. if (!err)
  296. *sys_image_guid = cpu_to_be64(tmp);
  297. return err;
  298. }
  299. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  300. u16 *max_pkeys)
  301. {
  302. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  303. struct mlx5_core_dev *mdev = dev->mdev;
  304. switch (mlx5_get_vport_access_method(ibdev)) {
  305. case MLX5_VPORT_ACCESS_METHOD_MAD:
  306. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  307. case MLX5_VPORT_ACCESS_METHOD_HCA:
  308. case MLX5_VPORT_ACCESS_METHOD_NIC:
  309. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  310. pkey_table_size));
  311. return 0;
  312. default:
  313. return -EINVAL;
  314. }
  315. }
  316. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  317. u32 *vendor_id)
  318. {
  319. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  320. switch (mlx5_get_vport_access_method(ibdev)) {
  321. case MLX5_VPORT_ACCESS_METHOD_MAD:
  322. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  323. case MLX5_VPORT_ACCESS_METHOD_HCA:
  324. case MLX5_VPORT_ACCESS_METHOD_NIC:
  325. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  326. default:
  327. return -EINVAL;
  328. }
  329. }
  330. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  331. __be64 *node_guid)
  332. {
  333. u64 tmp;
  334. int err;
  335. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  336. case MLX5_VPORT_ACCESS_METHOD_MAD:
  337. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  338. case MLX5_VPORT_ACCESS_METHOD_HCA:
  339. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  340. break;
  341. case MLX5_VPORT_ACCESS_METHOD_NIC:
  342. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. if (!err)
  348. *node_guid = cpu_to_be64(tmp);
  349. return err;
  350. }
  351. struct mlx5_reg_node_desc {
  352. u8 desc[64];
  353. };
  354. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  355. {
  356. struct mlx5_reg_node_desc in;
  357. if (mlx5_use_mad_ifc(dev))
  358. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  359. memset(&in, 0, sizeof(in));
  360. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  361. sizeof(struct mlx5_reg_node_desc),
  362. MLX5_REG_NODE_DESC, 0, 0);
  363. }
  364. static int mlx5_ib_query_device(struct ib_device *ibdev,
  365. struct ib_device_attr *props,
  366. struct ib_udata *uhw)
  367. {
  368. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  369. struct mlx5_core_dev *mdev = dev->mdev;
  370. int err = -ENOMEM;
  371. int max_rq_sg;
  372. int max_sq_sg;
  373. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  374. struct mlx5_ib_query_device_resp resp = {};
  375. size_t resp_len;
  376. u64 max_tso;
  377. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  378. if (uhw->outlen && uhw->outlen < resp_len)
  379. return -EINVAL;
  380. else
  381. resp.response_length = resp_len;
  382. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  383. return -EINVAL;
  384. memset(props, 0, sizeof(*props));
  385. err = mlx5_query_system_image_guid(ibdev,
  386. &props->sys_image_guid);
  387. if (err)
  388. return err;
  389. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  390. if (err)
  391. return err;
  392. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  393. if (err)
  394. return err;
  395. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  396. (fw_rev_min(dev->mdev) << 16) |
  397. fw_rev_sub(dev->mdev);
  398. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  399. IB_DEVICE_PORT_ACTIVE_EVENT |
  400. IB_DEVICE_SYS_IMAGE_GUID |
  401. IB_DEVICE_RC_RNR_NAK_GEN;
  402. if (MLX5_CAP_GEN(mdev, pkv))
  403. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  404. if (MLX5_CAP_GEN(mdev, qkv))
  405. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  406. if (MLX5_CAP_GEN(mdev, apm))
  407. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  408. if (MLX5_CAP_GEN(mdev, xrc))
  409. props->device_cap_flags |= IB_DEVICE_XRC;
  410. if (MLX5_CAP_GEN(mdev, imaicl)) {
  411. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  412. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  413. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  414. /* We support 'Gappy' memory registration too */
  415. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  416. }
  417. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  418. if (MLX5_CAP_GEN(mdev, sho)) {
  419. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  420. /* At this stage no support for signature handover */
  421. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  422. IB_PROT_T10DIF_TYPE_2 |
  423. IB_PROT_T10DIF_TYPE_3;
  424. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  425. IB_GUARD_T10DIF_CSUM;
  426. }
  427. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  428. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  429. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  430. if (MLX5_CAP_ETH(mdev, csum_cap))
  431. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  432. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  433. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  434. if (max_tso) {
  435. resp.tso_caps.max_tso = 1 << max_tso;
  436. resp.tso_caps.supported_qpts |=
  437. 1 << IB_QPT_RAW_PACKET;
  438. resp.response_length += sizeof(resp.tso_caps);
  439. }
  440. }
  441. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  442. resp.rss_caps.rx_hash_function =
  443. MLX5_RX_HASH_FUNC_TOEPLITZ;
  444. resp.rss_caps.rx_hash_fields_mask =
  445. MLX5_RX_HASH_SRC_IPV4 |
  446. MLX5_RX_HASH_DST_IPV4 |
  447. MLX5_RX_HASH_SRC_IPV6 |
  448. MLX5_RX_HASH_DST_IPV6 |
  449. MLX5_RX_HASH_SRC_PORT_TCP |
  450. MLX5_RX_HASH_DST_PORT_TCP |
  451. MLX5_RX_HASH_SRC_PORT_UDP |
  452. MLX5_RX_HASH_DST_PORT_UDP;
  453. resp.response_length += sizeof(resp.rss_caps);
  454. }
  455. } else {
  456. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  457. resp.response_length += sizeof(resp.tso_caps);
  458. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  459. resp.response_length += sizeof(resp.rss_caps);
  460. }
  461. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  462. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  463. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  464. }
  465. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  466. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  467. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  468. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  469. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  470. props->vendor_part_id = mdev->pdev->device;
  471. props->hw_ver = mdev->pdev->revision;
  472. props->max_mr_size = ~0ull;
  473. props->page_size_cap = ~(min_page_size - 1);
  474. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  475. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  476. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  477. sizeof(struct mlx5_wqe_data_seg);
  478. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  479. sizeof(struct mlx5_wqe_ctrl_seg)) /
  480. sizeof(struct mlx5_wqe_data_seg);
  481. props->max_sge = min(max_rq_sg, max_sq_sg);
  482. props->max_sge_rd = MLX5_MAX_SGE_RD;
  483. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  484. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  485. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  486. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  487. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  488. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  489. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  490. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  491. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  492. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  493. props->max_srq_sge = max_rq_sg - 1;
  494. props->max_fast_reg_page_list_len =
  495. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  496. get_atomic_caps(dev, props);
  497. props->masked_atomic_cap = IB_ATOMIC_NONE;
  498. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  499. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  500. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  501. props->max_mcast_grp;
  502. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  503. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  504. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  505. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  506. if (MLX5_CAP_GEN(mdev, pg))
  507. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  508. props->odp_caps = dev->odp_caps;
  509. #endif
  510. if (MLX5_CAP_GEN(mdev, cd))
  511. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  512. if (!mlx5_core_is_pf(mdev))
  513. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  514. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  515. IB_LINK_LAYER_ETHERNET) {
  516. props->rss_caps.max_rwq_indirection_tables =
  517. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  518. props->rss_caps.max_rwq_indirection_table_size =
  519. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  520. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  521. props->max_wq_type_rq =
  522. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  523. }
  524. if (uhw->outlen) {
  525. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  526. if (err)
  527. return err;
  528. }
  529. return 0;
  530. }
  531. enum mlx5_ib_width {
  532. MLX5_IB_WIDTH_1X = 1 << 0,
  533. MLX5_IB_WIDTH_2X = 1 << 1,
  534. MLX5_IB_WIDTH_4X = 1 << 2,
  535. MLX5_IB_WIDTH_8X = 1 << 3,
  536. MLX5_IB_WIDTH_12X = 1 << 4
  537. };
  538. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  539. u8 *ib_width)
  540. {
  541. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  542. int err = 0;
  543. if (active_width & MLX5_IB_WIDTH_1X) {
  544. *ib_width = IB_WIDTH_1X;
  545. } else if (active_width & MLX5_IB_WIDTH_2X) {
  546. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  547. (int)active_width);
  548. err = -EINVAL;
  549. } else if (active_width & MLX5_IB_WIDTH_4X) {
  550. *ib_width = IB_WIDTH_4X;
  551. } else if (active_width & MLX5_IB_WIDTH_8X) {
  552. *ib_width = IB_WIDTH_8X;
  553. } else if (active_width & MLX5_IB_WIDTH_12X) {
  554. *ib_width = IB_WIDTH_12X;
  555. } else {
  556. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  557. (int)active_width);
  558. err = -EINVAL;
  559. }
  560. return err;
  561. }
  562. static int mlx5_mtu_to_ib_mtu(int mtu)
  563. {
  564. switch (mtu) {
  565. case 256: return 1;
  566. case 512: return 2;
  567. case 1024: return 3;
  568. case 2048: return 4;
  569. case 4096: return 5;
  570. default:
  571. pr_warn("invalid mtu\n");
  572. return -1;
  573. }
  574. }
  575. enum ib_max_vl_num {
  576. __IB_MAX_VL_0 = 1,
  577. __IB_MAX_VL_0_1 = 2,
  578. __IB_MAX_VL_0_3 = 3,
  579. __IB_MAX_VL_0_7 = 4,
  580. __IB_MAX_VL_0_14 = 5,
  581. };
  582. enum mlx5_vl_hw_cap {
  583. MLX5_VL_HW_0 = 1,
  584. MLX5_VL_HW_0_1 = 2,
  585. MLX5_VL_HW_0_2 = 3,
  586. MLX5_VL_HW_0_3 = 4,
  587. MLX5_VL_HW_0_4 = 5,
  588. MLX5_VL_HW_0_5 = 6,
  589. MLX5_VL_HW_0_6 = 7,
  590. MLX5_VL_HW_0_7 = 8,
  591. MLX5_VL_HW_0_14 = 15
  592. };
  593. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  594. u8 *max_vl_num)
  595. {
  596. switch (vl_hw_cap) {
  597. case MLX5_VL_HW_0:
  598. *max_vl_num = __IB_MAX_VL_0;
  599. break;
  600. case MLX5_VL_HW_0_1:
  601. *max_vl_num = __IB_MAX_VL_0_1;
  602. break;
  603. case MLX5_VL_HW_0_3:
  604. *max_vl_num = __IB_MAX_VL_0_3;
  605. break;
  606. case MLX5_VL_HW_0_7:
  607. *max_vl_num = __IB_MAX_VL_0_7;
  608. break;
  609. case MLX5_VL_HW_0_14:
  610. *max_vl_num = __IB_MAX_VL_0_14;
  611. break;
  612. default:
  613. return -EINVAL;
  614. }
  615. return 0;
  616. }
  617. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  618. struct ib_port_attr *props)
  619. {
  620. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  621. struct mlx5_core_dev *mdev = dev->mdev;
  622. struct mlx5_hca_vport_context *rep;
  623. u16 max_mtu;
  624. u16 oper_mtu;
  625. int err;
  626. u8 ib_link_width_oper;
  627. u8 vl_hw_cap;
  628. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  629. if (!rep) {
  630. err = -ENOMEM;
  631. goto out;
  632. }
  633. memset(props, 0, sizeof(*props));
  634. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  635. if (err)
  636. goto out;
  637. props->lid = rep->lid;
  638. props->lmc = rep->lmc;
  639. props->sm_lid = rep->sm_lid;
  640. props->sm_sl = rep->sm_sl;
  641. props->state = rep->vport_state;
  642. props->phys_state = rep->port_physical_state;
  643. props->port_cap_flags = rep->cap_mask1;
  644. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  645. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  646. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  647. props->bad_pkey_cntr = rep->pkey_violation_counter;
  648. props->qkey_viol_cntr = rep->qkey_violation_counter;
  649. props->subnet_timeout = rep->subnet_timeout;
  650. props->init_type_reply = rep->init_type_reply;
  651. props->grh_required = rep->grh_required;
  652. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  653. if (err)
  654. goto out;
  655. err = translate_active_width(ibdev, ib_link_width_oper,
  656. &props->active_width);
  657. if (err)
  658. goto out;
  659. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  660. if (err)
  661. goto out;
  662. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  663. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  664. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  665. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  666. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  667. if (err)
  668. goto out;
  669. err = translate_max_vl_num(ibdev, vl_hw_cap,
  670. &props->max_vl_num);
  671. out:
  672. kfree(rep);
  673. return err;
  674. }
  675. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  676. struct ib_port_attr *props)
  677. {
  678. switch (mlx5_get_vport_access_method(ibdev)) {
  679. case MLX5_VPORT_ACCESS_METHOD_MAD:
  680. return mlx5_query_mad_ifc_port(ibdev, port, props);
  681. case MLX5_VPORT_ACCESS_METHOD_HCA:
  682. return mlx5_query_hca_port(ibdev, port, props);
  683. case MLX5_VPORT_ACCESS_METHOD_NIC:
  684. return mlx5_query_port_roce(ibdev, port, props);
  685. default:
  686. return -EINVAL;
  687. }
  688. }
  689. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  690. union ib_gid *gid)
  691. {
  692. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  693. struct mlx5_core_dev *mdev = dev->mdev;
  694. switch (mlx5_get_vport_access_method(ibdev)) {
  695. case MLX5_VPORT_ACCESS_METHOD_MAD:
  696. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  697. case MLX5_VPORT_ACCESS_METHOD_HCA:
  698. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  699. default:
  700. return -EINVAL;
  701. }
  702. }
  703. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  704. u16 *pkey)
  705. {
  706. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  707. struct mlx5_core_dev *mdev = dev->mdev;
  708. switch (mlx5_get_vport_access_method(ibdev)) {
  709. case MLX5_VPORT_ACCESS_METHOD_MAD:
  710. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  711. case MLX5_VPORT_ACCESS_METHOD_HCA:
  712. case MLX5_VPORT_ACCESS_METHOD_NIC:
  713. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  714. pkey);
  715. default:
  716. return -EINVAL;
  717. }
  718. }
  719. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  720. struct ib_device_modify *props)
  721. {
  722. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  723. struct mlx5_reg_node_desc in;
  724. struct mlx5_reg_node_desc out;
  725. int err;
  726. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  727. return -EOPNOTSUPP;
  728. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  729. return 0;
  730. /*
  731. * If possible, pass node desc to FW, so it can generate
  732. * a 144 trap. If cmd fails, just ignore.
  733. */
  734. memcpy(&in, props->node_desc, 64);
  735. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  736. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  737. if (err)
  738. return err;
  739. memcpy(ibdev->node_desc, props->node_desc, 64);
  740. return err;
  741. }
  742. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  743. struct ib_port_modify *props)
  744. {
  745. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  746. struct ib_port_attr attr;
  747. u32 tmp;
  748. int err;
  749. mutex_lock(&dev->cap_mask_mutex);
  750. err = mlx5_ib_query_port(ibdev, port, &attr);
  751. if (err)
  752. goto out;
  753. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  754. ~props->clr_port_cap_mask;
  755. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  756. out:
  757. mutex_unlock(&dev->cap_mask_mutex);
  758. return err;
  759. }
  760. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  761. struct ib_udata *udata)
  762. {
  763. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  764. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  765. struct mlx5_ib_alloc_ucontext_resp resp = {};
  766. struct mlx5_ib_ucontext *context;
  767. struct mlx5_uuar_info *uuari;
  768. struct mlx5_uar *uars;
  769. int gross_uuars;
  770. int num_uars;
  771. int ver;
  772. int uuarn;
  773. int err;
  774. int i;
  775. size_t reqlen;
  776. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  777. max_cqe_version);
  778. if (!dev->ib_active)
  779. return ERR_PTR(-EAGAIN);
  780. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  781. return ERR_PTR(-EINVAL);
  782. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  783. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  784. ver = 0;
  785. else if (reqlen >= min_req_v2)
  786. ver = 2;
  787. else
  788. return ERR_PTR(-EINVAL);
  789. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  790. if (err)
  791. return ERR_PTR(err);
  792. if (req.flags)
  793. return ERR_PTR(-EINVAL);
  794. if (req.total_num_uuars > MLX5_MAX_UUARS)
  795. return ERR_PTR(-ENOMEM);
  796. if (req.total_num_uuars == 0)
  797. return ERR_PTR(-EINVAL);
  798. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  799. return ERR_PTR(-EOPNOTSUPP);
  800. if (reqlen > sizeof(req) &&
  801. !ib_is_udata_cleared(udata, sizeof(req),
  802. reqlen - sizeof(req)))
  803. return ERR_PTR(-EOPNOTSUPP);
  804. req.total_num_uuars = ALIGN(req.total_num_uuars,
  805. MLX5_NON_FP_BF_REGS_PER_PAGE);
  806. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  807. return ERR_PTR(-EINVAL);
  808. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  809. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  810. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  811. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  812. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  813. resp.cache_line_size = L1_CACHE_BYTES;
  814. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  815. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  816. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  817. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  818. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  819. resp.cqe_version = min_t(__u8,
  820. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  821. req.max_cqe_version);
  822. resp.response_length = min(offsetof(typeof(resp), response_length) +
  823. sizeof(resp.response_length), udata->outlen);
  824. context = kzalloc(sizeof(*context), GFP_KERNEL);
  825. if (!context)
  826. return ERR_PTR(-ENOMEM);
  827. uuari = &context->uuari;
  828. mutex_init(&uuari->lock);
  829. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  830. if (!uars) {
  831. err = -ENOMEM;
  832. goto out_ctx;
  833. }
  834. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  835. sizeof(*uuari->bitmap),
  836. GFP_KERNEL);
  837. if (!uuari->bitmap) {
  838. err = -ENOMEM;
  839. goto out_uar_ctx;
  840. }
  841. /*
  842. * clear all fast path uuars
  843. */
  844. for (i = 0; i < gross_uuars; i++) {
  845. uuarn = i & 3;
  846. if (uuarn == 2 || uuarn == 3)
  847. set_bit(i, uuari->bitmap);
  848. }
  849. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  850. if (!uuari->count) {
  851. err = -ENOMEM;
  852. goto out_bitmap;
  853. }
  854. for (i = 0; i < num_uars; i++) {
  855. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  856. if (err)
  857. goto out_count;
  858. }
  859. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  860. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  861. #endif
  862. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  863. err = mlx5_core_alloc_transport_domain(dev->mdev,
  864. &context->tdn);
  865. if (err)
  866. goto out_uars;
  867. }
  868. INIT_LIST_HEAD(&context->vma_private_list);
  869. INIT_LIST_HEAD(&context->db_page_list);
  870. mutex_init(&context->db_page_mutex);
  871. resp.tot_uuars = req.total_num_uuars;
  872. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  873. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  874. resp.response_length += sizeof(resp.cqe_version);
  875. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  876. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
  877. resp.response_length += sizeof(resp.cmds_supp_uhw);
  878. }
  879. /*
  880. * We don't want to expose information from the PCI bar that is located
  881. * after 4096 bytes, so if the arch only supports larger pages, let's
  882. * pretend we don't support reading the HCA's core clock. This is also
  883. * forced by mmap function.
  884. */
  885. if (PAGE_SIZE <= 4096 &&
  886. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  887. resp.comp_mask |=
  888. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  889. resp.hca_core_clock_offset =
  890. offsetof(struct mlx5_init_seg, internal_timer_h) %
  891. PAGE_SIZE;
  892. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  893. sizeof(resp.reserved2);
  894. }
  895. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  896. if (err)
  897. goto out_td;
  898. uuari->ver = ver;
  899. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  900. uuari->uars = uars;
  901. uuari->num_uars = num_uars;
  902. context->cqe_version = resp.cqe_version;
  903. return &context->ibucontext;
  904. out_td:
  905. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  906. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  907. out_uars:
  908. for (i--; i >= 0; i--)
  909. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  910. out_count:
  911. kfree(uuari->count);
  912. out_bitmap:
  913. kfree(uuari->bitmap);
  914. out_uar_ctx:
  915. kfree(uars);
  916. out_ctx:
  917. kfree(context);
  918. return ERR_PTR(err);
  919. }
  920. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  921. {
  922. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  923. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  924. struct mlx5_uuar_info *uuari = &context->uuari;
  925. int i;
  926. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  927. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  928. for (i = 0; i < uuari->num_uars; i++) {
  929. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  930. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  931. }
  932. kfree(uuari->count);
  933. kfree(uuari->bitmap);
  934. kfree(uuari->uars);
  935. kfree(context);
  936. return 0;
  937. }
  938. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  939. {
  940. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  941. }
  942. static int get_command(unsigned long offset)
  943. {
  944. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  945. }
  946. static int get_arg(unsigned long offset)
  947. {
  948. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  949. }
  950. static int get_index(unsigned long offset)
  951. {
  952. return get_arg(offset);
  953. }
  954. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  955. {
  956. /* vma_open is called when a new VMA is created on top of our VMA. This
  957. * is done through either mremap flow or split_vma (usually due to
  958. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  959. * as this VMA is strongly hardware related. Therefore we set the
  960. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  961. * calling us again and trying to do incorrect actions. We assume that
  962. * the original VMA size is exactly a single page, and therefore all
  963. * "splitting" operation will not happen to it.
  964. */
  965. area->vm_ops = NULL;
  966. }
  967. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  968. {
  969. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  970. /* It's guaranteed that all VMAs opened on a FD are closed before the
  971. * file itself is closed, therefore no sync is needed with the regular
  972. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  973. * However need a sync with accessing the vma as part of
  974. * mlx5_ib_disassociate_ucontext.
  975. * The close operation is usually called under mm->mmap_sem except when
  976. * process is exiting.
  977. * The exiting case is handled explicitly as part of
  978. * mlx5_ib_disassociate_ucontext.
  979. */
  980. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  981. /* setting the vma context pointer to null in the mlx5_ib driver's
  982. * private data, to protect a race condition in
  983. * mlx5_ib_disassociate_ucontext().
  984. */
  985. mlx5_ib_vma_priv_data->vma = NULL;
  986. list_del(&mlx5_ib_vma_priv_data->list);
  987. kfree(mlx5_ib_vma_priv_data);
  988. }
  989. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  990. .open = mlx5_ib_vma_open,
  991. .close = mlx5_ib_vma_close
  992. };
  993. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  994. struct mlx5_ib_ucontext *ctx)
  995. {
  996. struct mlx5_ib_vma_private_data *vma_prv;
  997. struct list_head *vma_head = &ctx->vma_private_list;
  998. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  999. if (!vma_prv)
  1000. return -ENOMEM;
  1001. vma_prv->vma = vma;
  1002. vma->vm_private_data = vma_prv;
  1003. vma->vm_ops = &mlx5_ib_vm_ops;
  1004. list_add(&vma_prv->list, vma_head);
  1005. return 0;
  1006. }
  1007. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1008. {
  1009. int ret;
  1010. struct vm_area_struct *vma;
  1011. struct mlx5_ib_vma_private_data *vma_private, *n;
  1012. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1013. struct task_struct *owning_process = NULL;
  1014. struct mm_struct *owning_mm = NULL;
  1015. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1016. if (!owning_process)
  1017. return;
  1018. owning_mm = get_task_mm(owning_process);
  1019. if (!owning_mm) {
  1020. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1021. while (1) {
  1022. put_task_struct(owning_process);
  1023. usleep_range(1000, 2000);
  1024. owning_process = get_pid_task(ibcontext->tgid,
  1025. PIDTYPE_PID);
  1026. if (!owning_process ||
  1027. owning_process->state == TASK_DEAD) {
  1028. pr_info("disassociate ucontext done, task was terminated\n");
  1029. /* in case task was dead need to release the
  1030. * task struct.
  1031. */
  1032. if (owning_process)
  1033. put_task_struct(owning_process);
  1034. return;
  1035. }
  1036. }
  1037. }
  1038. /* need to protect from a race on closing the vma as part of
  1039. * mlx5_ib_vma_close.
  1040. */
  1041. down_read(&owning_mm->mmap_sem);
  1042. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1043. list) {
  1044. vma = vma_private->vma;
  1045. ret = zap_vma_ptes(vma, vma->vm_start,
  1046. PAGE_SIZE);
  1047. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1048. /* context going to be destroyed, should
  1049. * not access ops any more.
  1050. */
  1051. vma->vm_ops = NULL;
  1052. list_del(&vma_private->list);
  1053. kfree(vma_private);
  1054. }
  1055. up_read(&owning_mm->mmap_sem);
  1056. mmput(owning_mm);
  1057. put_task_struct(owning_process);
  1058. }
  1059. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1060. {
  1061. switch (cmd) {
  1062. case MLX5_IB_MMAP_WC_PAGE:
  1063. return "WC";
  1064. case MLX5_IB_MMAP_REGULAR_PAGE:
  1065. return "best effort WC";
  1066. case MLX5_IB_MMAP_NC_PAGE:
  1067. return "NC";
  1068. default:
  1069. return NULL;
  1070. }
  1071. }
  1072. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1073. struct vm_area_struct *vma,
  1074. struct mlx5_ib_ucontext *context)
  1075. {
  1076. struct mlx5_uuar_info *uuari = &context->uuari;
  1077. int err;
  1078. unsigned long idx;
  1079. phys_addr_t pfn, pa;
  1080. pgprot_t prot;
  1081. switch (cmd) {
  1082. case MLX5_IB_MMAP_WC_PAGE:
  1083. /* Some architectures don't support WC memory */
  1084. #if defined(CONFIG_X86)
  1085. if (!pat_enabled())
  1086. return -EPERM;
  1087. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1088. return -EPERM;
  1089. #endif
  1090. /* fall through */
  1091. case MLX5_IB_MMAP_REGULAR_PAGE:
  1092. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1093. prot = pgprot_writecombine(vma->vm_page_prot);
  1094. break;
  1095. case MLX5_IB_MMAP_NC_PAGE:
  1096. prot = pgprot_noncached(vma->vm_page_prot);
  1097. break;
  1098. default:
  1099. return -EINVAL;
  1100. }
  1101. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1102. return -EINVAL;
  1103. idx = get_index(vma->vm_pgoff);
  1104. if (idx >= uuari->num_uars)
  1105. return -EINVAL;
  1106. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1107. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1108. vma->vm_page_prot = prot;
  1109. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1110. PAGE_SIZE, vma->vm_page_prot);
  1111. if (err) {
  1112. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1113. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1114. return -EAGAIN;
  1115. }
  1116. pa = pfn << PAGE_SHIFT;
  1117. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1118. vma->vm_start, &pa);
  1119. return mlx5_ib_set_vma_data(vma, context);
  1120. }
  1121. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1122. {
  1123. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1124. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1125. unsigned long command;
  1126. phys_addr_t pfn;
  1127. command = get_command(vma->vm_pgoff);
  1128. switch (command) {
  1129. case MLX5_IB_MMAP_WC_PAGE:
  1130. case MLX5_IB_MMAP_NC_PAGE:
  1131. case MLX5_IB_MMAP_REGULAR_PAGE:
  1132. return uar_mmap(dev, command, vma, context);
  1133. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1134. return -ENOSYS;
  1135. case MLX5_IB_MMAP_CORE_CLOCK:
  1136. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1137. return -EINVAL;
  1138. if (vma->vm_flags & VM_WRITE)
  1139. return -EPERM;
  1140. /* Don't expose to user-space information it shouldn't have */
  1141. if (PAGE_SIZE > 4096)
  1142. return -EOPNOTSUPP;
  1143. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1144. pfn = (dev->mdev->iseg_base +
  1145. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1146. PAGE_SHIFT;
  1147. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1148. PAGE_SIZE, vma->vm_page_prot))
  1149. return -EAGAIN;
  1150. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1151. vma->vm_start,
  1152. (unsigned long long)pfn << PAGE_SHIFT);
  1153. break;
  1154. default:
  1155. return -EINVAL;
  1156. }
  1157. return 0;
  1158. }
  1159. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1160. struct ib_ucontext *context,
  1161. struct ib_udata *udata)
  1162. {
  1163. struct mlx5_ib_alloc_pd_resp resp;
  1164. struct mlx5_ib_pd *pd;
  1165. int err;
  1166. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1167. if (!pd)
  1168. return ERR_PTR(-ENOMEM);
  1169. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1170. if (err) {
  1171. kfree(pd);
  1172. return ERR_PTR(err);
  1173. }
  1174. if (context) {
  1175. resp.pdn = pd->pdn;
  1176. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1177. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1178. kfree(pd);
  1179. return ERR_PTR(-EFAULT);
  1180. }
  1181. }
  1182. return &pd->ibpd;
  1183. }
  1184. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1185. {
  1186. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1187. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1188. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1189. kfree(mpd);
  1190. return 0;
  1191. }
  1192. static bool outer_header_zero(u32 *match_criteria)
  1193. {
  1194. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  1195. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  1196. outer_headers);
  1197. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  1198. outer_headers_c + 1,
  1199. size - 1);
  1200. }
  1201. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1202. const union ib_flow_spec *ib_spec)
  1203. {
  1204. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1205. outer_headers);
  1206. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1207. outer_headers);
  1208. switch (ib_spec->type) {
  1209. case IB_FLOW_SPEC_ETH:
  1210. if (ib_spec->size != sizeof(ib_spec->eth))
  1211. return -EINVAL;
  1212. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1213. dmac_47_16),
  1214. ib_spec->eth.mask.dst_mac);
  1215. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1216. dmac_47_16),
  1217. ib_spec->eth.val.dst_mac);
  1218. if (ib_spec->eth.mask.vlan_tag) {
  1219. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1220. vlan_tag, 1);
  1221. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1222. vlan_tag, 1);
  1223. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1224. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1225. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1226. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1227. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1228. first_cfi,
  1229. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1230. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1231. first_cfi,
  1232. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1233. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1234. first_prio,
  1235. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1236. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1237. first_prio,
  1238. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1239. }
  1240. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1241. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1242. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1243. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1244. break;
  1245. case IB_FLOW_SPEC_IPV4:
  1246. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1247. return -EINVAL;
  1248. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1249. ethertype, 0xffff);
  1250. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1251. ethertype, ETH_P_IP);
  1252. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1253. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1254. &ib_spec->ipv4.mask.src_ip,
  1255. sizeof(ib_spec->ipv4.mask.src_ip));
  1256. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1257. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1258. &ib_spec->ipv4.val.src_ip,
  1259. sizeof(ib_spec->ipv4.val.src_ip));
  1260. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1261. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1262. &ib_spec->ipv4.mask.dst_ip,
  1263. sizeof(ib_spec->ipv4.mask.dst_ip));
  1264. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1265. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1266. &ib_spec->ipv4.val.dst_ip,
  1267. sizeof(ib_spec->ipv4.val.dst_ip));
  1268. break;
  1269. case IB_FLOW_SPEC_IPV6:
  1270. if (ib_spec->size != sizeof(ib_spec->ipv6))
  1271. return -EINVAL;
  1272. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1273. ethertype, 0xffff);
  1274. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1275. ethertype, ETH_P_IPV6);
  1276. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1277. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1278. &ib_spec->ipv6.mask.src_ip,
  1279. sizeof(ib_spec->ipv6.mask.src_ip));
  1280. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1281. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1282. &ib_spec->ipv6.val.src_ip,
  1283. sizeof(ib_spec->ipv6.val.src_ip));
  1284. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1285. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1286. &ib_spec->ipv6.mask.dst_ip,
  1287. sizeof(ib_spec->ipv6.mask.dst_ip));
  1288. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1289. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1290. &ib_spec->ipv6.val.dst_ip,
  1291. sizeof(ib_spec->ipv6.val.dst_ip));
  1292. break;
  1293. case IB_FLOW_SPEC_TCP:
  1294. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1295. return -EINVAL;
  1296. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1297. 0xff);
  1298. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1299. IPPROTO_TCP);
  1300. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1301. ntohs(ib_spec->tcp_udp.mask.src_port));
  1302. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1303. ntohs(ib_spec->tcp_udp.val.src_port));
  1304. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1305. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1306. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1307. ntohs(ib_spec->tcp_udp.val.dst_port));
  1308. break;
  1309. case IB_FLOW_SPEC_UDP:
  1310. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1311. return -EINVAL;
  1312. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1313. 0xff);
  1314. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1315. IPPROTO_UDP);
  1316. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1317. ntohs(ib_spec->tcp_udp.mask.src_port));
  1318. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1319. ntohs(ib_spec->tcp_udp.val.src_port));
  1320. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1321. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1322. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1323. ntohs(ib_spec->tcp_udp.val.dst_port));
  1324. break;
  1325. default:
  1326. return -EINVAL;
  1327. }
  1328. return 0;
  1329. }
  1330. /* If a flow could catch both multicast and unicast packets,
  1331. * it won't fall into the multicast flow steering table and this rule
  1332. * could steal other multicast packets.
  1333. */
  1334. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1335. {
  1336. struct ib_flow_spec_eth *eth_spec;
  1337. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1338. ib_attr->size < sizeof(struct ib_flow_attr) +
  1339. sizeof(struct ib_flow_spec_eth) ||
  1340. ib_attr->num_of_specs < 1)
  1341. return false;
  1342. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1343. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1344. eth_spec->size != sizeof(*eth_spec))
  1345. return false;
  1346. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1347. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1348. }
  1349. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1350. {
  1351. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1352. bool has_ipv4_spec = false;
  1353. bool eth_type_ipv4 = true;
  1354. unsigned int spec_index;
  1355. /* Validate that ethertype is correct */
  1356. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1357. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1358. ib_spec->eth.mask.ether_type) {
  1359. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1360. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1361. eth_type_ipv4 = false;
  1362. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1363. has_ipv4_spec = true;
  1364. }
  1365. ib_spec = (void *)ib_spec + ib_spec->size;
  1366. }
  1367. return !has_ipv4_spec || eth_type_ipv4;
  1368. }
  1369. static void put_flow_table(struct mlx5_ib_dev *dev,
  1370. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1371. {
  1372. prio->refcount -= !!ft_added;
  1373. if (!prio->refcount) {
  1374. mlx5_destroy_flow_table(prio->flow_table);
  1375. prio->flow_table = NULL;
  1376. }
  1377. }
  1378. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1379. {
  1380. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1381. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1382. struct mlx5_ib_flow_handler,
  1383. ibflow);
  1384. struct mlx5_ib_flow_handler *iter, *tmp;
  1385. mutex_lock(&dev->flow_db.lock);
  1386. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1387. mlx5_del_flow_rule(iter->rule);
  1388. list_del(&iter->list);
  1389. kfree(iter);
  1390. }
  1391. mlx5_del_flow_rule(handler->rule);
  1392. put_flow_table(dev, handler->prio, true);
  1393. mutex_unlock(&dev->flow_db.lock);
  1394. kfree(handler);
  1395. return 0;
  1396. }
  1397. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1398. {
  1399. priority *= 2;
  1400. if (!dont_trap)
  1401. priority++;
  1402. return priority;
  1403. }
  1404. #define MLX5_FS_MAX_TYPES 10
  1405. #define MLX5_FS_MAX_ENTRIES 32000UL
  1406. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1407. struct ib_flow_attr *flow_attr)
  1408. {
  1409. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1410. struct mlx5_flow_namespace *ns = NULL;
  1411. struct mlx5_ib_flow_prio *prio;
  1412. struct mlx5_flow_table *ft;
  1413. int num_entries;
  1414. int num_groups;
  1415. int priority;
  1416. int err = 0;
  1417. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1418. if (flow_is_multicast_only(flow_attr) &&
  1419. !dont_trap)
  1420. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1421. else
  1422. priority = ib_prio_to_core_prio(flow_attr->priority,
  1423. dont_trap);
  1424. ns = mlx5_get_flow_namespace(dev->mdev,
  1425. MLX5_FLOW_NAMESPACE_BYPASS);
  1426. num_entries = MLX5_FS_MAX_ENTRIES;
  1427. num_groups = MLX5_FS_MAX_TYPES;
  1428. prio = &dev->flow_db.prios[priority];
  1429. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1430. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1431. ns = mlx5_get_flow_namespace(dev->mdev,
  1432. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1433. build_leftovers_ft_param(&priority,
  1434. &num_entries,
  1435. &num_groups);
  1436. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1437. }
  1438. if (!ns)
  1439. return ERR_PTR(-ENOTSUPP);
  1440. ft = prio->flow_table;
  1441. if (!ft) {
  1442. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1443. num_entries,
  1444. num_groups,
  1445. 0);
  1446. if (!IS_ERR(ft)) {
  1447. prio->refcount = 0;
  1448. prio->flow_table = ft;
  1449. } else {
  1450. err = PTR_ERR(ft);
  1451. }
  1452. }
  1453. return err ? ERR_PTR(err) : prio;
  1454. }
  1455. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1456. struct mlx5_ib_flow_prio *ft_prio,
  1457. const struct ib_flow_attr *flow_attr,
  1458. struct mlx5_flow_destination *dst)
  1459. {
  1460. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1461. struct mlx5_ib_flow_handler *handler;
  1462. struct mlx5_flow_spec *spec;
  1463. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1464. unsigned int spec_index;
  1465. u32 action;
  1466. int err = 0;
  1467. if (!is_valid_attr(flow_attr))
  1468. return ERR_PTR(-EINVAL);
  1469. spec = mlx5_vzalloc(sizeof(*spec));
  1470. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1471. if (!handler || !spec) {
  1472. err = -ENOMEM;
  1473. goto free;
  1474. }
  1475. INIT_LIST_HEAD(&handler->list);
  1476. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1477. err = parse_flow_attr(spec->match_criteria,
  1478. spec->match_value, ib_flow);
  1479. if (err < 0)
  1480. goto free;
  1481. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1482. }
  1483. /* Outer header support only */
  1484. spec->match_criteria_enable = (!outer_header_zero(spec->match_criteria))
  1485. << 0;
  1486. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1487. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1488. handler->rule = mlx5_add_flow_rule(ft, spec,
  1489. action,
  1490. MLX5_FS_DEFAULT_FLOW_TAG,
  1491. dst);
  1492. if (IS_ERR(handler->rule)) {
  1493. err = PTR_ERR(handler->rule);
  1494. goto free;
  1495. }
  1496. handler->prio = ft_prio;
  1497. ft_prio->flow_table = ft;
  1498. free:
  1499. if (err)
  1500. kfree(handler);
  1501. kvfree(spec);
  1502. return err ? ERR_PTR(err) : handler;
  1503. }
  1504. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1505. struct mlx5_ib_flow_prio *ft_prio,
  1506. struct ib_flow_attr *flow_attr,
  1507. struct mlx5_flow_destination *dst)
  1508. {
  1509. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1510. struct mlx5_ib_flow_handler *handler = NULL;
  1511. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1512. if (!IS_ERR(handler)) {
  1513. handler_dst = create_flow_rule(dev, ft_prio,
  1514. flow_attr, dst);
  1515. if (IS_ERR(handler_dst)) {
  1516. mlx5_del_flow_rule(handler->rule);
  1517. kfree(handler);
  1518. handler = handler_dst;
  1519. } else {
  1520. list_add(&handler_dst->list, &handler->list);
  1521. }
  1522. }
  1523. return handler;
  1524. }
  1525. enum {
  1526. LEFTOVERS_MC,
  1527. LEFTOVERS_UC,
  1528. };
  1529. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1530. struct mlx5_ib_flow_prio *ft_prio,
  1531. struct ib_flow_attr *flow_attr,
  1532. struct mlx5_flow_destination *dst)
  1533. {
  1534. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1535. struct mlx5_ib_flow_handler *handler = NULL;
  1536. static struct {
  1537. struct ib_flow_attr flow_attr;
  1538. struct ib_flow_spec_eth eth_flow;
  1539. } leftovers_specs[] = {
  1540. [LEFTOVERS_MC] = {
  1541. .flow_attr = {
  1542. .num_of_specs = 1,
  1543. .size = sizeof(leftovers_specs[0])
  1544. },
  1545. .eth_flow = {
  1546. .type = IB_FLOW_SPEC_ETH,
  1547. .size = sizeof(struct ib_flow_spec_eth),
  1548. .mask = {.dst_mac = {0x1} },
  1549. .val = {.dst_mac = {0x1} }
  1550. }
  1551. },
  1552. [LEFTOVERS_UC] = {
  1553. .flow_attr = {
  1554. .num_of_specs = 1,
  1555. .size = sizeof(leftovers_specs[0])
  1556. },
  1557. .eth_flow = {
  1558. .type = IB_FLOW_SPEC_ETH,
  1559. .size = sizeof(struct ib_flow_spec_eth),
  1560. .mask = {.dst_mac = {0x1} },
  1561. .val = {.dst_mac = {} }
  1562. }
  1563. }
  1564. };
  1565. handler = create_flow_rule(dev, ft_prio,
  1566. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1567. dst);
  1568. if (!IS_ERR(handler) &&
  1569. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1570. handler_ucast = create_flow_rule(dev, ft_prio,
  1571. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1572. dst);
  1573. if (IS_ERR(handler_ucast)) {
  1574. mlx5_del_flow_rule(handler->rule);
  1575. kfree(handler);
  1576. handler = handler_ucast;
  1577. } else {
  1578. list_add(&handler_ucast->list, &handler->list);
  1579. }
  1580. }
  1581. return handler;
  1582. }
  1583. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1584. struct ib_flow_attr *flow_attr,
  1585. int domain)
  1586. {
  1587. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1588. struct mlx5_ib_flow_handler *handler = NULL;
  1589. struct mlx5_flow_destination *dst = NULL;
  1590. struct mlx5_ib_flow_prio *ft_prio;
  1591. int err;
  1592. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1593. return ERR_PTR(-ENOSPC);
  1594. if (domain != IB_FLOW_DOMAIN_USER ||
  1595. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1596. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1597. return ERR_PTR(-EINVAL);
  1598. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1599. if (!dst)
  1600. return ERR_PTR(-ENOMEM);
  1601. mutex_lock(&dev->flow_db.lock);
  1602. ft_prio = get_flow_table(dev, flow_attr);
  1603. if (IS_ERR(ft_prio)) {
  1604. err = PTR_ERR(ft_prio);
  1605. goto unlock;
  1606. }
  1607. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1608. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1609. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1610. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1611. handler = create_dont_trap_rule(dev, ft_prio,
  1612. flow_attr, dst);
  1613. } else {
  1614. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1615. dst);
  1616. }
  1617. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1618. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1619. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1620. dst);
  1621. } else {
  1622. err = -EINVAL;
  1623. goto destroy_ft;
  1624. }
  1625. if (IS_ERR(handler)) {
  1626. err = PTR_ERR(handler);
  1627. handler = NULL;
  1628. goto destroy_ft;
  1629. }
  1630. ft_prio->refcount++;
  1631. mutex_unlock(&dev->flow_db.lock);
  1632. kfree(dst);
  1633. return &handler->ibflow;
  1634. destroy_ft:
  1635. put_flow_table(dev, ft_prio, false);
  1636. unlock:
  1637. mutex_unlock(&dev->flow_db.lock);
  1638. kfree(dst);
  1639. kfree(handler);
  1640. return ERR_PTR(err);
  1641. }
  1642. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1643. {
  1644. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1645. int err;
  1646. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1647. if (err)
  1648. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1649. ibqp->qp_num, gid->raw);
  1650. return err;
  1651. }
  1652. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1653. {
  1654. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1655. int err;
  1656. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1657. if (err)
  1658. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1659. ibqp->qp_num, gid->raw);
  1660. return err;
  1661. }
  1662. static int init_node_data(struct mlx5_ib_dev *dev)
  1663. {
  1664. int err;
  1665. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1666. if (err)
  1667. return err;
  1668. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1669. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1670. }
  1671. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1672. char *buf)
  1673. {
  1674. struct mlx5_ib_dev *dev =
  1675. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1676. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1677. }
  1678. static ssize_t show_reg_pages(struct device *device,
  1679. struct device_attribute *attr, char *buf)
  1680. {
  1681. struct mlx5_ib_dev *dev =
  1682. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1683. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1684. }
  1685. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1686. char *buf)
  1687. {
  1688. struct mlx5_ib_dev *dev =
  1689. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1690. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1691. }
  1692. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1693. char *buf)
  1694. {
  1695. struct mlx5_ib_dev *dev =
  1696. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1697. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1698. }
  1699. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1700. char *buf)
  1701. {
  1702. struct mlx5_ib_dev *dev =
  1703. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1704. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1705. dev->mdev->board_id);
  1706. }
  1707. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1708. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1709. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1710. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1711. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1712. static struct device_attribute *mlx5_class_attributes[] = {
  1713. &dev_attr_hw_rev,
  1714. &dev_attr_hca_type,
  1715. &dev_attr_board_id,
  1716. &dev_attr_fw_pages,
  1717. &dev_attr_reg_pages,
  1718. };
  1719. static void pkey_change_handler(struct work_struct *work)
  1720. {
  1721. struct mlx5_ib_port_resources *ports =
  1722. container_of(work, struct mlx5_ib_port_resources,
  1723. pkey_change_work);
  1724. mutex_lock(&ports->devr->mutex);
  1725. mlx5_ib_gsi_pkey_change(ports->gsi);
  1726. mutex_unlock(&ports->devr->mutex);
  1727. }
  1728. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1729. {
  1730. struct mlx5_ib_qp *mqp;
  1731. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1732. struct mlx5_core_cq *mcq;
  1733. struct list_head cq_armed_list;
  1734. unsigned long flags_qp;
  1735. unsigned long flags_cq;
  1736. unsigned long flags;
  1737. INIT_LIST_HEAD(&cq_armed_list);
  1738. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1739. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1740. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1741. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1742. if (mqp->sq.tail != mqp->sq.head) {
  1743. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1744. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1745. if (send_mcq->mcq.comp &&
  1746. mqp->ibqp.send_cq->comp_handler) {
  1747. if (!send_mcq->mcq.reset_notify_added) {
  1748. send_mcq->mcq.reset_notify_added = 1;
  1749. list_add_tail(&send_mcq->mcq.reset_notify,
  1750. &cq_armed_list);
  1751. }
  1752. }
  1753. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1754. }
  1755. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1756. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  1757. /* no handling is needed for SRQ */
  1758. if (!mqp->ibqp.srq) {
  1759. if (mqp->rq.tail != mqp->rq.head) {
  1760. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  1761. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  1762. if (recv_mcq->mcq.comp &&
  1763. mqp->ibqp.recv_cq->comp_handler) {
  1764. if (!recv_mcq->mcq.reset_notify_added) {
  1765. recv_mcq->mcq.reset_notify_added = 1;
  1766. list_add_tail(&recv_mcq->mcq.reset_notify,
  1767. &cq_armed_list);
  1768. }
  1769. }
  1770. spin_unlock_irqrestore(&recv_mcq->lock,
  1771. flags_cq);
  1772. }
  1773. }
  1774. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  1775. }
  1776. /*At that point all inflight post send were put to be executed as of we
  1777. * lock/unlock above locks Now need to arm all involved CQs.
  1778. */
  1779. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  1780. mcq->comp(mcq);
  1781. }
  1782. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  1783. }
  1784. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1785. enum mlx5_dev_event event, unsigned long param)
  1786. {
  1787. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1788. struct ib_event ibev;
  1789. u8 port = 0;
  1790. switch (event) {
  1791. case MLX5_DEV_EVENT_SYS_ERROR:
  1792. ibdev->ib_active = false;
  1793. ibev.event = IB_EVENT_DEVICE_FATAL;
  1794. mlx5_ib_handle_internal_error(ibdev);
  1795. break;
  1796. case MLX5_DEV_EVENT_PORT_UP:
  1797. ibev.event = IB_EVENT_PORT_ACTIVE;
  1798. port = (u8)param;
  1799. break;
  1800. case MLX5_DEV_EVENT_PORT_DOWN:
  1801. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1802. ibev.event = IB_EVENT_PORT_ERR;
  1803. port = (u8)param;
  1804. break;
  1805. case MLX5_DEV_EVENT_LID_CHANGE:
  1806. ibev.event = IB_EVENT_LID_CHANGE;
  1807. port = (u8)param;
  1808. break;
  1809. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1810. ibev.event = IB_EVENT_PKEY_CHANGE;
  1811. port = (u8)param;
  1812. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1813. break;
  1814. case MLX5_DEV_EVENT_GUID_CHANGE:
  1815. ibev.event = IB_EVENT_GID_CHANGE;
  1816. port = (u8)param;
  1817. break;
  1818. case MLX5_DEV_EVENT_CLIENT_REREG:
  1819. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1820. port = (u8)param;
  1821. break;
  1822. }
  1823. ibev.device = &ibdev->ib_dev;
  1824. ibev.element.port_num = port;
  1825. if (port < 1 || port > ibdev->num_ports) {
  1826. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1827. return;
  1828. }
  1829. if (ibdev->ib_active)
  1830. ib_dispatch_event(&ibev);
  1831. }
  1832. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1833. {
  1834. int port;
  1835. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1836. mlx5_query_ext_port_caps(dev, port);
  1837. }
  1838. static int get_port_caps(struct mlx5_ib_dev *dev)
  1839. {
  1840. struct ib_device_attr *dprops = NULL;
  1841. struct ib_port_attr *pprops = NULL;
  1842. int err = -ENOMEM;
  1843. int port;
  1844. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1845. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1846. if (!pprops)
  1847. goto out;
  1848. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1849. if (!dprops)
  1850. goto out;
  1851. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1852. if (err) {
  1853. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1854. goto out;
  1855. }
  1856. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1857. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1858. if (err) {
  1859. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1860. port, err);
  1861. break;
  1862. }
  1863. dev->mdev->port_caps[port - 1].pkey_table_len =
  1864. dprops->max_pkeys;
  1865. dev->mdev->port_caps[port - 1].gid_table_len =
  1866. pprops->gid_tbl_len;
  1867. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1868. dprops->max_pkeys, pprops->gid_tbl_len);
  1869. }
  1870. out:
  1871. kfree(pprops);
  1872. kfree(dprops);
  1873. return err;
  1874. }
  1875. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1876. {
  1877. int err;
  1878. err = mlx5_mr_cache_cleanup(dev);
  1879. if (err)
  1880. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1881. mlx5_ib_destroy_qp(dev->umrc.qp);
  1882. ib_free_cq(dev->umrc.cq);
  1883. ib_dealloc_pd(dev->umrc.pd);
  1884. }
  1885. enum {
  1886. MAX_UMR_WR = 128,
  1887. };
  1888. static int create_umr_res(struct mlx5_ib_dev *dev)
  1889. {
  1890. struct ib_qp_init_attr *init_attr = NULL;
  1891. struct ib_qp_attr *attr = NULL;
  1892. struct ib_pd *pd;
  1893. struct ib_cq *cq;
  1894. struct ib_qp *qp;
  1895. int ret;
  1896. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1897. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1898. if (!attr || !init_attr) {
  1899. ret = -ENOMEM;
  1900. goto error_0;
  1901. }
  1902. pd = ib_alloc_pd(&dev->ib_dev, 0);
  1903. if (IS_ERR(pd)) {
  1904. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1905. ret = PTR_ERR(pd);
  1906. goto error_0;
  1907. }
  1908. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  1909. if (IS_ERR(cq)) {
  1910. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1911. ret = PTR_ERR(cq);
  1912. goto error_2;
  1913. }
  1914. init_attr->send_cq = cq;
  1915. init_attr->recv_cq = cq;
  1916. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1917. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1918. init_attr->cap.max_send_sge = 1;
  1919. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1920. init_attr->port_num = 1;
  1921. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1922. if (IS_ERR(qp)) {
  1923. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1924. ret = PTR_ERR(qp);
  1925. goto error_3;
  1926. }
  1927. qp->device = &dev->ib_dev;
  1928. qp->real_qp = qp;
  1929. qp->uobject = NULL;
  1930. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1931. attr->qp_state = IB_QPS_INIT;
  1932. attr->port_num = 1;
  1933. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1934. IB_QP_PORT, NULL);
  1935. if (ret) {
  1936. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1937. goto error_4;
  1938. }
  1939. memset(attr, 0, sizeof(*attr));
  1940. attr->qp_state = IB_QPS_RTR;
  1941. attr->path_mtu = IB_MTU_256;
  1942. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1943. if (ret) {
  1944. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1945. goto error_4;
  1946. }
  1947. memset(attr, 0, sizeof(*attr));
  1948. attr->qp_state = IB_QPS_RTS;
  1949. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1950. if (ret) {
  1951. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1952. goto error_4;
  1953. }
  1954. dev->umrc.qp = qp;
  1955. dev->umrc.cq = cq;
  1956. dev->umrc.pd = pd;
  1957. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1958. ret = mlx5_mr_cache_init(dev);
  1959. if (ret) {
  1960. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1961. goto error_4;
  1962. }
  1963. kfree(attr);
  1964. kfree(init_attr);
  1965. return 0;
  1966. error_4:
  1967. mlx5_ib_destroy_qp(qp);
  1968. error_3:
  1969. ib_free_cq(cq);
  1970. error_2:
  1971. ib_dealloc_pd(pd);
  1972. error_0:
  1973. kfree(attr);
  1974. kfree(init_attr);
  1975. return ret;
  1976. }
  1977. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1978. {
  1979. struct ib_srq_init_attr attr;
  1980. struct mlx5_ib_dev *dev;
  1981. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1982. int port;
  1983. int ret = 0;
  1984. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1985. mutex_init(&devr->mutex);
  1986. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1987. if (IS_ERR(devr->p0)) {
  1988. ret = PTR_ERR(devr->p0);
  1989. goto error0;
  1990. }
  1991. devr->p0->device = &dev->ib_dev;
  1992. devr->p0->uobject = NULL;
  1993. atomic_set(&devr->p0->usecnt, 0);
  1994. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1995. if (IS_ERR(devr->c0)) {
  1996. ret = PTR_ERR(devr->c0);
  1997. goto error1;
  1998. }
  1999. devr->c0->device = &dev->ib_dev;
  2000. devr->c0->uobject = NULL;
  2001. devr->c0->comp_handler = NULL;
  2002. devr->c0->event_handler = NULL;
  2003. devr->c0->cq_context = NULL;
  2004. atomic_set(&devr->c0->usecnt, 0);
  2005. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2006. if (IS_ERR(devr->x0)) {
  2007. ret = PTR_ERR(devr->x0);
  2008. goto error2;
  2009. }
  2010. devr->x0->device = &dev->ib_dev;
  2011. devr->x0->inode = NULL;
  2012. atomic_set(&devr->x0->usecnt, 0);
  2013. mutex_init(&devr->x0->tgt_qp_mutex);
  2014. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2015. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2016. if (IS_ERR(devr->x1)) {
  2017. ret = PTR_ERR(devr->x1);
  2018. goto error3;
  2019. }
  2020. devr->x1->device = &dev->ib_dev;
  2021. devr->x1->inode = NULL;
  2022. atomic_set(&devr->x1->usecnt, 0);
  2023. mutex_init(&devr->x1->tgt_qp_mutex);
  2024. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2025. memset(&attr, 0, sizeof(attr));
  2026. attr.attr.max_sge = 1;
  2027. attr.attr.max_wr = 1;
  2028. attr.srq_type = IB_SRQT_XRC;
  2029. attr.ext.xrc.cq = devr->c0;
  2030. attr.ext.xrc.xrcd = devr->x0;
  2031. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2032. if (IS_ERR(devr->s0)) {
  2033. ret = PTR_ERR(devr->s0);
  2034. goto error4;
  2035. }
  2036. devr->s0->device = &dev->ib_dev;
  2037. devr->s0->pd = devr->p0;
  2038. devr->s0->uobject = NULL;
  2039. devr->s0->event_handler = NULL;
  2040. devr->s0->srq_context = NULL;
  2041. devr->s0->srq_type = IB_SRQT_XRC;
  2042. devr->s0->ext.xrc.xrcd = devr->x0;
  2043. devr->s0->ext.xrc.cq = devr->c0;
  2044. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2045. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2046. atomic_inc(&devr->p0->usecnt);
  2047. atomic_set(&devr->s0->usecnt, 0);
  2048. memset(&attr, 0, sizeof(attr));
  2049. attr.attr.max_sge = 1;
  2050. attr.attr.max_wr = 1;
  2051. attr.srq_type = IB_SRQT_BASIC;
  2052. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2053. if (IS_ERR(devr->s1)) {
  2054. ret = PTR_ERR(devr->s1);
  2055. goto error5;
  2056. }
  2057. devr->s1->device = &dev->ib_dev;
  2058. devr->s1->pd = devr->p0;
  2059. devr->s1->uobject = NULL;
  2060. devr->s1->event_handler = NULL;
  2061. devr->s1->srq_context = NULL;
  2062. devr->s1->srq_type = IB_SRQT_BASIC;
  2063. devr->s1->ext.xrc.cq = devr->c0;
  2064. atomic_inc(&devr->p0->usecnt);
  2065. atomic_set(&devr->s0->usecnt, 0);
  2066. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2067. INIT_WORK(&devr->ports[port].pkey_change_work,
  2068. pkey_change_handler);
  2069. devr->ports[port].devr = devr;
  2070. }
  2071. return 0;
  2072. error5:
  2073. mlx5_ib_destroy_srq(devr->s0);
  2074. error4:
  2075. mlx5_ib_dealloc_xrcd(devr->x1);
  2076. error3:
  2077. mlx5_ib_dealloc_xrcd(devr->x0);
  2078. error2:
  2079. mlx5_ib_destroy_cq(devr->c0);
  2080. error1:
  2081. mlx5_ib_dealloc_pd(devr->p0);
  2082. error0:
  2083. return ret;
  2084. }
  2085. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2086. {
  2087. struct mlx5_ib_dev *dev =
  2088. container_of(devr, struct mlx5_ib_dev, devr);
  2089. int port;
  2090. mlx5_ib_destroy_srq(devr->s1);
  2091. mlx5_ib_destroy_srq(devr->s0);
  2092. mlx5_ib_dealloc_xrcd(devr->x0);
  2093. mlx5_ib_dealloc_xrcd(devr->x1);
  2094. mlx5_ib_destroy_cq(devr->c0);
  2095. mlx5_ib_dealloc_pd(devr->p0);
  2096. /* Make sure no change P_Key work items are still executing */
  2097. for (port = 0; port < dev->num_ports; ++port)
  2098. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2099. }
  2100. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2101. {
  2102. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2103. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2104. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2105. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2106. u32 ret = 0;
  2107. if (ll == IB_LINK_LAYER_INFINIBAND)
  2108. return RDMA_CORE_PORT_IBA_IB;
  2109. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2110. return 0;
  2111. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2112. return 0;
  2113. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2114. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2115. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2116. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2117. return ret;
  2118. }
  2119. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2120. struct ib_port_immutable *immutable)
  2121. {
  2122. struct ib_port_attr attr;
  2123. int err;
  2124. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2125. if (err)
  2126. return err;
  2127. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2128. immutable->gid_tbl_len = attr.gid_tbl_len;
  2129. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2130. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2131. return 0;
  2132. }
  2133. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2134. size_t str_len)
  2135. {
  2136. struct mlx5_ib_dev *dev =
  2137. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2138. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2139. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2140. }
  2141. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  2142. {
  2143. int err;
  2144. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2145. err = register_netdevice_notifier(&dev->roce.nb);
  2146. if (err)
  2147. return err;
  2148. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2149. if (err)
  2150. goto err_unregister_netdevice_notifier;
  2151. return 0;
  2152. err_unregister_netdevice_notifier:
  2153. unregister_netdevice_notifier(&dev->roce.nb);
  2154. return err;
  2155. }
  2156. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  2157. {
  2158. mlx5_nic_vport_disable_roce(dev->mdev);
  2159. unregister_netdevice_notifier(&dev->roce.nb);
  2160. }
  2161. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2162. {
  2163. unsigned int i;
  2164. for (i = 0; i < dev->num_ports; i++)
  2165. mlx5_core_dealloc_q_counter(dev->mdev,
  2166. dev->port[i].q_cnt_id);
  2167. }
  2168. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2169. {
  2170. int i;
  2171. int ret;
  2172. for (i = 0; i < dev->num_ports; i++) {
  2173. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2174. &dev->port[i].q_cnt_id);
  2175. if (ret) {
  2176. mlx5_ib_warn(dev,
  2177. "couldn't allocate queue counter for port %d, err %d\n",
  2178. i + 1, ret);
  2179. goto dealloc_counters;
  2180. }
  2181. }
  2182. return 0;
  2183. dealloc_counters:
  2184. while (--i >= 0)
  2185. mlx5_core_dealloc_q_counter(dev->mdev,
  2186. dev->port[i].q_cnt_id);
  2187. return ret;
  2188. }
  2189. static const char * const names[] = {
  2190. "rx_write_requests",
  2191. "rx_read_requests",
  2192. "rx_atomic_requests",
  2193. "out_of_buffer",
  2194. "out_of_sequence",
  2195. "duplicate_request",
  2196. "rnr_nak_retry_err",
  2197. "packet_seq_err",
  2198. "implied_nak_seq_err",
  2199. "local_ack_timeout_err",
  2200. };
  2201. static const size_t stats_offsets[] = {
  2202. MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
  2203. MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
  2204. MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
  2205. MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
  2206. MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
  2207. MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
  2208. MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
  2209. MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
  2210. MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
  2211. MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
  2212. };
  2213. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2214. u8 port_num)
  2215. {
  2216. BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
  2217. /* We support only per port stats */
  2218. if (port_num == 0)
  2219. return NULL;
  2220. return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
  2221. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2222. }
  2223. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2224. struct rdma_hw_stats *stats,
  2225. u8 port, int index)
  2226. {
  2227. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2228. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2229. void *out;
  2230. __be32 val;
  2231. int ret;
  2232. int i;
  2233. if (!port || !stats)
  2234. return -ENOSYS;
  2235. out = mlx5_vzalloc(outlen);
  2236. if (!out)
  2237. return -ENOMEM;
  2238. ret = mlx5_core_query_q_counter(dev->mdev,
  2239. dev->port[port - 1].q_cnt_id, 0,
  2240. out, outlen);
  2241. if (ret)
  2242. goto free;
  2243. for (i = 0; i < ARRAY_SIZE(names); i++) {
  2244. val = *(__be32 *)(out + stats_offsets[i]);
  2245. stats->value[i] = (u64)be32_to_cpu(val);
  2246. }
  2247. free:
  2248. kvfree(out);
  2249. return ARRAY_SIZE(names);
  2250. }
  2251. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2252. {
  2253. struct mlx5_ib_dev *dev;
  2254. enum rdma_link_layer ll;
  2255. int port_type_cap;
  2256. int err;
  2257. int i;
  2258. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2259. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2260. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  2261. return NULL;
  2262. printk_once(KERN_INFO "%s", mlx5_version);
  2263. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2264. if (!dev)
  2265. return NULL;
  2266. dev->mdev = mdev;
  2267. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2268. GFP_KERNEL);
  2269. if (!dev->port)
  2270. goto err_dealloc;
  2271. rwlock_init(&dev->roce.netdev_lock);
  2272. err = get_port_caps(dev);
  2273. if (err)
  2274. goto err_free_port;
  2275. if (mlx5_use_mad_ifc(dev))
  2276. get_ext_port_caps(dev);
  2277. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2278. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  2279. dev->ib_dev.owner = THIS_MODULE;
  2280. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2281. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2282. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2283. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2284. dev->ib_dev.num_comp_vectors =
  2285. dev->mdev->priv.eq_table.num_comp_vectors;
  2286. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2287. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2288. dev->ib_dev.uverbs_cmd_mask =
  2289. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2290. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2291. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2292. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2293. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2294. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2295. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2296. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2297. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2298. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2299. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2300. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2301. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2302. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2303. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2304. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2305. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2306. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2307. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2308. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2309. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2310. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2311. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2312. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2313. dev->ib_dev.uverbs_ex_cmd_mask =
  2314. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2315. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2316. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  2317. dev->ib_dev.query_device = mlx5_ib_query_device;
  2318. dev->ib_dev.query_port = mlx5_ib_query_port;
  2319. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2320. if (ll == IB_LINK_LAYER_ETHERNET)
  2321. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2322. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2323. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2324. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2325. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2326. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2327. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2328. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2329. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2330. dev->ib_dev.mmap = mlx5_ib_mmap;
  2331. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2332. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2333. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2334. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2335. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2336. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2337. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2338. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2339. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2340. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2341. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2342. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2343. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2344. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2345. dev->ib_dev.post_send = mlx5_ib_post_send;
  2346. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2347. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2348. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2349. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2350. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2351. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2352. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2353. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2354. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2355. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2356. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2357. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2358. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2359. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2360. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2361. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2362. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2363. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2364. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2365. if (mlx5_core_is_pf(mdev)) {
  2366. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2367. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2368. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2369. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2370. }
  2371. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2372. mlx5_ib_internal_fill_odp_caps(dev);
  2373. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2374. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2375. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2376. dev->ib_dev.uverbs_cmd_mask |=
  2377. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2378. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2379. }
  2380. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
  2381. MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2382. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2383. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2384. }
  2385. if (MLX5_CAP_GEN(mdev, xrc)) {
  2386. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2387. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2388. dev->ib_dev.uverbs_cmd_mask |=
  2389. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2390. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2391. }
  2392. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2393. IB_LINK_LAYER_ETHERNET) {
  2394. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2395. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2396. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2397. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2398. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2399. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2400. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2401. dev->ib_dev.uverbs_ex_cmd_mask |=
  2402. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2403. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2404. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2405. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2406. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2407. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2408. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2409. }
  2410. err = init_node_data(dev);
  2411. if (err)
  2412. goto err_dealloc;
  2413. mutex_init(&dev->flow_db.lock);
  2414. mutex_init(&dev->cap_mask_mutex);
  2415. INIT_LIST_HEAD(&dev->qp_list);
  2416. spin_lock_init(&dev->reset_flow_resource_lock);
  2417. if (ll == IB_LINK_LAYER_ETHERNET) {
  2418. err = mlx5_enable_roce(dev);
  2419. if (err)
  2420. goto err_dealloc;
  2421. }
  2422. err = create_dev_resources(&dev->devr);
  2423. if (err)
  2424. goto err_disable_roce;
  2425. err = mlx5_ib_odp_init_one(dev);
  2426. if (err)
  2427. goto err_rsrc;
  2428. err = mlx5_ib_alloc_q_counters(dev);
  2429. if (err)
  2430. goto err_odp;
  2431. err = ib_register_device(&dev->ib_dev, NULL);
  2432. if (err)
  2433. goto err_q_cnt;
  2434. err = create_umr_res(dev);
  2435. if (err)
  2436. goto err_dev;
  2437. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2438. err = device_create_file(&dev->ib_dev.dev,
  2439. mlx5_class_attributes[i]);
  2440. if (err)
  2441. goto err_umrc;
  2442. }
  2443. dev->ib_active = true;
  2444. return dev;
  2445. err_umrc:
  2446. destroy_umrc_res(dev);
  2447. err_dev:
  2448. ib_unregister_device(&dev->ib_dev);
  2449. err_q_cnt:
  2450. mlx5_ib_dealloc_q_counters(dev);
  2451. err_odp:
  2452. mlx5_ib_odp_remove_one(dev);
  2453. err_rsrc:
  2454. destroy_dev_resources(&dev->devr);
  2455. err_disable_roce:
  2456. if (ll == IB_LINK_LAYER_ETHERNET)
  2457. mlx5_disable_roce(dev);
  2458. err_free_port:
  2459. kfree(dev->port);
  2460. err_dealloc:
  2461. ib_dealloc_device((struct ib_device *)dev);
  2462. return NULL;
  2463. }
  2464. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2465. {
  2466. struct mlx5_ib_dev *dev = context;
  2467. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2468. ib_unregister_device(&dev->ib_dev);
  2469. mlx5_ib_dealloc_q_counters(dev);
  2470. destroy_umrc_res(dev);
  2471. mlx5_ib_odp_remove_one(dev);
  2472. destroy_dev_resources(&dev->devr);
  2473. if (ll == IB_LINK_LAYER_ETHERNET)
  2474. mlx5_disable_roce(dev);
  2475. kfree(dev->port);
  2476. ib_dealloc_device(&dev->ib_dev);
  2477. }
  2478. static struct mlx5_interface mlx5_ib_interface = {
  2479. .add = mlx5_ib_add,
  2480. .remove = mlx5_ib_remove,
  2481. .event = mlx5_ib_event,
  2482. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2483. };
  2484. static int __init mlx5_ib_init(void)
  2485. {
  2486. int err;
  2487. if (deprecated_prof_sel != 2)
  2488. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2489. err = mlx5_ib_odp_init();
  2490. if (err)
  2491. return err;
  2492. err = mlx5_register_interface(&mlx5_ib_interface);
  2493. if (err)
  2494. goto clean_odp;
  2495. return err;
  2496. clean_odp:
  2497. mlx5_ib_odp_cleanup();
  2498. return err;
  2499. }
  2500. static void __exit mlx5_ib_cleanup(void)
  2501. {
  2502. mlx5_unregister_interface(&mlx5_ib_interface);
  2503. mlx5_ib_odp_cleanup();
  2504. }
  2505. module_init(mlx5_ib_init);
  2506. module_exit(mlx5_ib_cleanup);