analogix_dp-rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * Rockchip SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  5. * Author: Andy Yan <andy.yan@rock-chips.com>
  6. * Yakir Yang <ykk@rock-chips.com>
  7. * Jeff Chen <jeff.chen@rock-chips.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/regmap.h>
  19. #include <linux/reset.h>
  20. #include <linux/clk.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_dp_helper.h>
  24. #include <drm/drm_of.h>
  25. #include <drm/drm_panel.h>
  26. #include <video/of_videomode.h>
  27. #include <video/videomode.h>
  28. #include <drm/bridge/analogix_dp.h>
  29. #include "rockchip_drm_drv.h"
  30. #include "rockchip_drm_psr.h"
  31. #include "rockchip_drm_vop.h"
  32. #define RK3288_GRF_SOC_CON6 0x25c
  33. #define RK3288_EDP_LCDC_SEL BIT(5)
  34. #define RK3399_GRF_SOC_CON20 0x6250
  35. #define RK3399_EDP_LCDC_SEL BIT(5)
  36. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  37. #define PSR_WAIT_LINE_FLAG_TIMEOUT_MS 100
  38. #define to_dp(nm) container_of(nm, struct rockchip_dp_device, nm)
  39. /**
  40. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  41. * @lcdsel_grf_reg: grf register offset of lcdc select
  42. * @lcdsel_big: reg value of selecting vop big for eDP
  43. * @lcdsel_lit: reg value of selecting vop little for eDP
  44. * @chip_type: specific chip type
  45. */
  46. struct rockchip_dp_chip_data {
  47. u32 lcdsel_grf_reg;
  48. u32 lcdsel_big;
  49. u32 lcdsel_lit;
  50. u32 chip_type;
  51. };
  52. struct rockchip_dp_device {
  53. struct drm_device *drm_dev;
  54. struct device *dev;
  55. struct drm_encoder encoder;
  56. struct drm_display_mode mode;
  57. struct clk *pclk;
  58. struct clk *grfclk;
  59. struct regmap *grf;
  60. struct reset_control *rst;
  61. struct work_struct psr_work;
  62. struct mutex psr_lock;
  63. unsigned int psr_state;
  64. const struct rockchip_dp_chip_data *data;
  65. struct analogix_dp_plat_data plat_data;
  66. };
  67. static void analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
  68. {
  69. struct rockchip_dp_device *dp = to_dp(encoder);
  70. if (!analogix_dp_psr_supported(dp->dev))
  71. return;
  72. DRM_DEV_DEBUG(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
  73. mutex_lock(&dp->psr_lock);
  74. if (enabled)
  75. dp->psr_state = EDP_VSC_PSR_STATE_ACTIVE;
  76. else
  77. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  78. schedule_work(&dp->psr_work);
  79. mutex_unlock(&dp->psr_lock);
  80. }
  81. static void analogix_dp_psr_work(struct work_struct *work)
  82. {
  83. struct rockchip_dp_device *dp =
  84. container_of(work, typeof(*dp), psr_work);
  85. int ret;
  86. ret = rockchip_drm_wait_vact_end(dp->encoder.crtc,
  87. PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
  88. if (ret) {
  89. DRM_DEV_ERROR(dp->dev, "line flag interrupt did not arrive\n");
  90. return;
  91. }
  92. mutex_lock(&dp->psr_lock);
  93. if (dp->psr_state == EDP_VSC_PSR_STATE_ACTIVE)
  94. analogix_dp_enable_psr(dp->dev);
  95. else
  96. analogix_dp_disable_psr(dp->dev);
  97. mutex_unlock(&dp->psr_lock);
  98. }
  99. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  100. {
  101. reset_control_assert(dp->rst);
  102. usleep_range(10, 20);
  103. reset_control_deassert(dp->rst);
  104. return 0;
  105. }
  106. static int rockchip_dp_poweron(struct analogix_dp_plat_data *plat_data)
  107. {
  108. struct rockchip_dp_device *dp = to_dp(plat_data);
  109. int ret;
  110. cancel_work_sync(&dp->psr_work);
  111. ret = clk_prepare_enable(dp->pclk);
  112. if (ret < 0) {
  113. DRM_DEV_ERROR(dp->dev, "failed to enable pclk %d\n", ret);
  114. return ret;
  115. }
  116. ret = rockchip_dp_pre_init(dp);
  117. if (ret < 0) {
  118. DRM_DEV_ERROR(dp->dev, "failed to dp pre init %d\n", ret);
  119. clk_disable_unprepare(dp->pclk);
  120. return ret;
  121. }
  122. return 0;
  123. }
  124. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  125. {
  126. struct rockchip_dp_device *dp = to_dp(plat_data);
  127. clk_disable_unprepare(dp->pclk);
  128. return 0;
  129. }
  130. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  131. struct drm_connector *connector)
  132. {
  133. struct drm_display_info *di = &connector->display_info;
  134. /* VOP couldn't output YUV video format for eDP rightly */
  135. u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;
  136. if ((di->color_formats & mask)) {
  137. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  138. di->color_formats &= ~mask;
  139. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  140. di->bpc = 8;
  141. }
  142. return 0;
  143. }
  144. static bool
  145. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  146. const struct drm_display_mode *mode,
  147. struct drm_display_mode *adjusted_mode)
  148. {
  149. /* do nothing */
  150. return true;
  151. }
  152. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  153. struct drm_display_mode *mode,
  154. struct drm_display_mode *adjusted)
  155. {
  156. /* do nothing */
  157. }
  158. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
  159. {
  160. struct rockchip_dp_device *dp = to_dp(encoder);
  161. int ret;
  162. u32 val;
  163. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  164. if (ret < 0)
  165. return;
  166. if (ret)
  167. val = dp->data->lcdsel_lit;
  168. else
  169. val = dp->data->lcdsel_big;
  170. DRM_DEV_DEBUG(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  171. ret = clk_prepare_enable(dp->grfclk);
  172. if (ret < 0) {
  173. DRM_DEV_ERROR(dp->dev, "failed to enable grfclk %d\n", ret);
  174. return;
  175. }
  176. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  177. if (ret != 0)
  178. DRM_DEV_ERROR(dp->dev, "Could not write to GRF: %d\n", ret);
  179. clk_disable_unprepare(dp->grfclk);
  180. }
  181. static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
  182. {
  183. /* do nothing */
  184. }
  185. static int
  186. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  187. struct drm_crtc_state *crtc_state,
  188. struct drm_connector_state *conn_state)
  189. {
  190. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  191. /*
  192. * The hardware IC designed that VOP must output the RGB10 video
  193. * format to eDP controller, and if eDP panel only support RGB8,
  194. * then eDP controller should cut down the video data, not via VOP
  195. * controller, that's why we need to hardcode the VOP output mode
  196. * to RGA10 here.
  197. */
  198. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  199. s->output_type = DRM_MODE_CONNECTOR_eDP;
  200. return 0;
  201. }
  202. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  203. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  204. .mode_set = rockchip_dp_drm_encoder_mode_set,
  205. .enable = rockchip_dp_drm_encoder_enable,
  206. .disable = rockchip_dp_drm_encoder_nop,
  207. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  208. };
  209. static void rockchip_dp_drm_encoder_destroy(struct drm_encoder *encoder)
  210. {
  211. drm_encoder_cleanup(encoder);
  212. }
  213. static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
  214. .destroy = rockchip_dp_drm_encoder_destroy,
  215. };
  216. static int rockchip_dp_of_probe(struct rockchip_dp_device *dp)
  217. {
  218. struct device *dev = dp->dev;
  219. struct device_node *np = dev->of_node;
  220. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  221. if (IS_ERR(dp->grf)) {
  222. DRM_DEV_ERROR(dev, "failed to get rockchip,grf property\n");
  223. return PTR_ERR(dp->grf);
  224. }
  225. dp->grfclk = devm_clk_get(dev, "grf");
  226. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  227. dp->grfclk = NULL;
  228. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  229. return -EPROBE_DEFER;
  230. } else if (IS_ERR(dp->grfclk)) {
  231. DRM_DEV_ERROR(dev, "failed to get grf clock\n");
  232. return PTR_ERR(dp->grfclk);
  233. }
  234. dp->pclk = devm_clk_get(dev, "pclk");
  235. if (IS_ERR(dp->pclk)) {
  236. DRM_DEV_ERROR(dev, "failed to get pclk property\n");
  237. return PTR_ERR(dp->pclk);
  238. }
  239. dp->rst = devm_reset_control_get(dev, "dp");
  240. if (IS_ERR(dp->rst)) {
  241. DRM_DEV_ERROR(dev, "failed to get dp reset control\n");
  242. return PTR_ERR(dp->rst);
  243. }
  244. return 0;
  245. }
  246. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  247. {
  248. struct drm_encoder *encoder = &dp->encoder;
  249. struct drm_device *drm_dev = dp->drm_dev;
  250. struct device *dev = dp->dev;
  251. int ret;
  252. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  253. dev->of_node);
  254. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  255. ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
  256. DRM_MODE_ENCODER_TMDS, NULL);
  257. if (ret) {
  258. DRM_ERROR("failed to initialize encoder with drm\n");
  259. return ret;
  260. }
  261. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  262. return 0;
  263. }
  264. static int rockchip_dp_bind(struct device *dev, struct device *master,
  265. void *data)
  266. {
  267. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  268. const struct rockchip_dp_chip_data *dp_data;
  269. struct drm_device *drm_dev = data;
  270. int ret;
  271. /*
  272. * Just like the probe function said, we don't need the
  273. * device drvrate anymore, we should leave the charge to
  274. * analogix dp driver, set the device drvdata to NULL.
  275. */
  276. dev_set_drvdata(dev, NULL);
  277. dp_data = of_device_get_match_data(dev);
  278. if (!dp_data)
  279. return -ENODEV;
  280. dp->data = dp_data;
  281. dp->drm_dev = drm_dev;
  282. ret = rockchip_dp_drm_create_encoder(dp);
  283. if (ret) {
  284. DRM_ERROR("failed to create drm encoder\n");
  285. return ret;
  286. }
  287. dp->plat_data.encoder = &dp->encoder;
  288. dp->plat_data.dev_type = dp->data->chip_type;
  289. dp->plat_data.power_on = rockchip_dp_poweron;
  290. dp->plat_data.power_off = rockchip_dp_powerdown;
  291. dp->plat_data.get_modes = rockchip_dp_get_modes;
  292. mutex_init(&dp->psr_lock);
  293. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  294. INIT_WORK(&dp->psr_work, analogix_dp_psr_work);
  295. rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
  296. return analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
  297. }
  298. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  299. void *data)
  300. {
  301. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  302. rockchip_drm_psr_unregister(&dp->encoder);
  303. analogix_dp_unbind(dev, master, data);
  304. }
  305. static const struct component_ops rockchip_dp_component_ops = {
  306. .bind = rockchip_dp_bind,
  307. .unbind = rockchip_dp_unbind,
  308. };
  309. static int rockchip_dp_probe(struct platform_device *pdev)
  310. {
  311. struct device *dev = &pdev->dev;
  312. struct drm_panel *panel = NULL;
  313. struct rockchip_dp_device *dp;
  314. int ret;
  315. ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
  316. if (ret < 0)
  317. return ret;
  318. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  319. if (!dp)
  320. return -ENOMEM;
  321. dp->dev = dev;
  322. dp->plat_data.panel = panel;
  323. ret = rockchip_dp_of_probe(dp);
  324. if (ret < 0)
  325. return ret;
  326. /*
  327. * We just use the drvdata until driver run into component
  328. * add function, and then we would set drvdata to null, so
  329. * that analogix dp driver could take charge of the drvdata.
  330. */
  331. platform_set_drvdata(pdev, dp);
  332. return component_add(dev, &rockchip_dp_component_ops);
  333. }
  334. static int rockchip_dp_remove(struct platform_device *pdev)
  335. {
  336. component_del(&pdev->dev, &rockchip_dp_component_ops);
  337. return 0;
  338. }
  339. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  340. #ifdef CONFIG_PM_SLEEP
  341. .suspend = analogix_dp_suspend,
  342. .resume_early = analogix_dp_resume,
  343. #endif
  344. };
  345. static const struct rockchip_dp_chip_data rk3399_edp = {
  346. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  347. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  348. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  349. .chip_type = RK3399_EDP,
  350. };
  351. static const struct rockchip_dp_chip_data rk3288_dp = {
  352. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  353. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  354. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  355. .chip_type = RK3288_DP,
  356. };
  357. static const struct of_device_id rockchip_dp_dt_ids[] = {
  358. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  359. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  360. {}
  361. };
  362. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  363. struct platform_driver rockchip_dp_driver = {
  364. .probe = rockchip_dp_probe,
  365. .remove = rockchip_dp_remove,
  366. .driver = {
  367. .name = "rockchip-dp",
  368. .pm = &rockchip_dp_pm_ops,
  369. .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
  370. },
  371. };