hdmi.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * HDMI driver definition for TI OMAP4 Processor.
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef _HDMI_H
  19. #define _HDMI_H
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/hdmi.h>
  24. #include <sound/omap-hdmi-audio.h>
  25. #include <media/cec.h>
  26. #include "omapdss.h"
  27. #include "dss.h"
  28. /* HDMI Wrapper */
  29. #define HDMI_WP_REVISION 0x0
  30. #define HDMI_WP_SYSCONFIG 0x10
  31. #define HDMI_WP_IRQSTATUS_RAW 0x24
  32. #define HDMI_WP_IRQSTATUS 0x28
  33. #define HDMI_WP_IRQENABLE_SET 0x2C
  34. #define HDMI_WP_IRQENABLE_CLR 0x30
  35. #define HDMI_WP_IRQWAKEEN 0x34
  36. #define HDMI_WP_PWR_CTRL 0x40
  37. #define HDMI_WP_DEBOUNCE 0x44
  38. #define HDMI_WP_VIDEO_CFG 0x50
  39. #define HDMI_WP_VIDEO_SIZE 0x60
  40. #define HDMI_WP_VIDEO_TIMING_H 0x68
  41. #define HDMI_WP_VIDEO_TIMING_V 0x6C
  42. #define HDMI_WP_CLK 0x70
  43. #define HDMI_WP_AUDIO_CFG 0x80
  44. #define HDMI_WP_AUDIO_CFG2 0x84
  45. #define HDMI_WP_AUDIO_CTRL 0x88
  46. #define HDMI_WP_AUDIO_DATA 0x8C
  47. /* HDMI WP IRQ flags */
  48. #define HDMI_IRQ_CORE (1 << 0)
  49. #define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
  50. #define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
  51. #define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
  52. #define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
  53. #define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
  54. #define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
  55. #define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
  56. #define HDMI_IRQ_LINK_CONNECT (1 << 25)
  57. #define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
  58. #define HDMI_IRQ_PLL_LOCK (1 << 29)
  59. #define HDMI_IRQ_PLL_UNLOCK (1 << 30)
  60. #define HDMI_IRQ_PLL_RECAL (1 << 31)
  61. /* HDMI PLL */
  62. #define PLLCTRL_PLL_CONTROL 0x0
  63. #define PLLCTRL_PLL_STATUS 0x4
  64. #define PLLCTRL_PLL_GO 0x8
  65. #define PLLCTRL_CFG1 0xC
  66. #define PLLCTRL_CFG2 0x10
  67. #define PLLCTRL_CFG3 0x14
  68. #define PLLCTRL_SSC_CFG1 0x18
  69. #define PLLCTRL_SSC_CFG2 0x1C
  70. #define PLLCTRL_CFG4 0x20
  71. /* HDMI PHY */
  72. #define HDMI_TXPHY_TX_CTRL 0x0
  73. #define HDMI_TXPHY_DIGITAL_CTRL 0x4
  74. #define HDMI_TXPHY_POWER_CTRL 0x8
  75. #define HDMI_TXPHY_PAD_CFG_CTRL 0xC
  76. #define HDMI_TXPHY_BIST_CONTROL 0x1C
  77. enum hdmi_pll_pwr {
  78. HDMI_PLLPWRCMD_ALLOFF = 0,
  79. HDMI_PLLPWRCMD_PLLONLY = 1,
  80. HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
  81. HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
  82. };
  83. enum hdmi_phy_pwr {
  84. HDMI_PHYPWRCMD_OFF = 0,
  85. HDMI_PHYPWRCMD_LDOON = 1,
  86. HDMI_PHYPWRCMD_TXON = 2
  87. };
  88. enum hdmi_core_hdmi_dvi {
  89. HDMI_DVI = 0,
  90. HDMI_HDMI = 1
  91. };
  92. enum hdmi_packing_mode {
  93. HDMI_PACK_10b_RGB_YUV444 = 0,
  94. HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
  95. HDMI_PACK_20b_YUV422 = 2,
  96. HDMI_PACK_ALREADYPACKED = 7
  97. };
  98. enum hdmi_stereo_channels {
  99. HDMI_AUDIO_STEREO_NOCHANNELS = 0,
  100. HDMI_AUDIO_STEREO_ONECHANNEL = 1,
  101. HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
  102. HDMI_AUDIO_STEREO_THREECHANNELS = 3,
  103. HDMI_AUDIO_STEREO_FOURCHANNELS = 4
  104. };
  105. enum hdmi_audio_type {
  106. HDMI_AUDIO_TYPE_LPCM = 0,
  107. HDMI_AUDIO_TYPE_IEC = 1
  108. };
  109. enum hdmi_audio_justify {
  110. HDMI_AUDIO_JUSTIFY_LEFT = 0,
  111. HDMI_AUDIO_JUSTIFY_RIGHT = 1
  112. };
  113. enum hdmi_audio_sample_order {
  114. HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
  115. HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
  116. };
  117. enum hdmi_audio_samples_perword {
  118. HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
  119. HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
  120. };
  121. enum hdmi_audio_sample_size_omap {
  122. HDMI_AUDIO_SAMPLE_16BITS = 0,
  123. HDMI_AUDIO_SAMPLE_24BITS = 1
  124. };
  125. enum hdmi_audio_transf_mode {
  126. HDMI_AUDIO_TRANSF_DMA = 0,
  127. HDMI_AUDIO_TRANSF_IRQ = 1
  128. };
  129. enum hdmi_audio_blk_strt_end_sig {
  130. HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
  131. HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
  132. };
  133. enum hdmi_core_audio_layout {
  134. HDMI_AUDIO_LAYOUT_2CH = 0,
  135. HDMI_AUDIO_LAYOUT_8CH = 1,
  136. HDMI_AUDIO_LAYOUT_6CH = 2
  137. };
  138. enum hdmi_core_cts_mode {
  139. HDMI_AUDIO_CTS_MODE_HW = 0,
  140. HDMI_AUDIO_CTS_MODE_SW = 1
  141. };
  142. enum hdmi_audio_mclk_mode {
  143. HDMI_AUDIO_MCLK_128FS = 0,
  144. HDMI_AUDIO_MCLK_256FS = 1,
  145. HDMI_AUDIO_MCLK_384FS = 2,
  146. HDMI_AUDIO_MCLK_512FS = 3,
  147. HDMI_AUDIO_MCLK_768FS = 4,
  148. HDMI_AUDIO_MCLK_1024FS = 5,
  149. HDMI_AUDIO_MCLK_1152FS = 6,
  150. HDMI_AUDIO_MCLK_192FS = 7
  151. };
  152. struct hdmi_video_format {
  153. enum hdmi_packing_mode packing_mode;
  154. u32 y_res; /* Line per panel */
  155. u32 x_res; /* pixel per line */
  156. };
  157. struct hdmi_config {
  158. struct videomode vm;
  159. struct hdmi_avi_infoframe infoframe;
  160. enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
  161. };
  162. struct hdmi_audio_format {
  163. enum hdmi_stereo_channels stereo_channels;
  164. u8 active_chnnls_msk;
  165. enum hdmi_audio_type type;
  166. enum hdmi_audio_justify justification;
  167. enum hdmi_audio_sample_order sample_order;
  168. enum hdmi_audio_samples_perword samples_per_word;
  169. enum hdmi_audio_sample_size_omap sample_size;
  170. enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
  171. };
  172. struct hdmi_audio_dma {
  173. u8 transfer_size;
  174. u8 block_size;
  175. enum hdmi_audio_transf_mode mode;
  176. u16 fifo_threshold;
  177. };
  178. struct hdmi_core_audio_i2s_config {
  179. u8 in_length_bits;
  180. u8 justification;
  181. u8 sck_edge_mode;
  182. u8 vbit;
  183. u8 direction;
  184. u8 shift;
  185. u8 active_sds;
  186. };
  187. struct hdmi_core_audio_config {
  188. struct hdmi_core_audio_i2s_config i2s_cfg;
  189. struct snd_aes_iec958 *iec60958_cfg;
  190. bool fs_override;
  191. u32 n;
  192. u32 cts;
  193. u32 aud_par_busclk;
  194. enum hdmi_core_audio_layout layout;
  195. enum hdmi_core_cts_mode cts_mode;
  196. bool use_mclk;
  197. enum hdmi_audio_mclk_mode mclk_mode;
  198. bool en_acr_pkt;
  199. bool en_dsd_audio;
  200. bool en_parallel_aud_input;
  201. bool en_spdif;
  202. };
  203. struct hdmi_wp_data {
  204. void __iomem *base;
  205. phys_addr_t phys_base;
  206. unsigned int version;
  207. };
  208. struct hdmi_pll_data {
  209. struct dss_pll pll;
  210. void __iomem *base;
  211. struct platform_device *pdev;
  212. struct hdmi_wp_data *wp;
  213. };
  214. struct hdmi_phy_features {
  215. bool bist_ctrl;
  216. bool ldo_voltage;
  217. unsigned long max_phy;
  218. };
  219. struct hdmi_phy_data {
  220. void __iomem *base;
  221. const struct hdmi_phy_features *features;
  222. u8 lane_function[4];
  223. u8 lane_polarity[4];
  224. };
  225. struct hdmi_core_data {
  226. void __iomem *base;
  227. bool cts_swmode;
  228. bool audio_use_mclk;
  229. struct hdmi_wp_data *wp;
  230. unsigned int core_pwr_cnt;
  231. struct cec_adapter *adap;
  232. };
  233. static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
  234. u32 val)
  235. {
  236. __raw_writel(val, base_addr + idx);
  237. }
  238. static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
  239. {
  240. return __raw_readl(base_addr + idx);
  241. }
  242. #define REG_FLD_MOD(base, idx, val, start, end) \
  243. hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
  244. val, start, end))
  245. #define REG_GET(base, idx, start, end) \
  246. FLD_GET(hdmi_read_reg(base, idx), start, end)
  247. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  248. const u32 idx, int b2, int b1, u32 val)
  249. {
  250. u32 t = 0, v;
  251. while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
  252. if (t++ > 10000)
  253. return v;
  254. udelay(1);
  255. }
  256. return v;
  257. }
  258. /* HDMI wrapper funcs */
  259. int hdmi_wp_video_start(struct hdmi_wp_data *wp);
  260. void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
  261. void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
  262. u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
  263. void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
  264. void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
  265. void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
  266. int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
  267. int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
  268. void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
  269. struct hdmi_video_format *video_fmt);
  270. void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
  271. struct videomode *vm);
  272. void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
  273. struct videomode *vm);
  274. void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
  275. struct videomode *vm, struct hdmi_config *param);
  276. int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp,
  277. unsigned int version);
  278. phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
  279. /* HDMI PLL funcs */
  280. void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
  281. int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
  282. struct hdmi_wp_data *wp);
  283. void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
  284. /* HDMI PHY funcs */
  285. int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
  286. unsigned long lfbitclk);
  287. void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
  288. int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy,
  289. unsigned int version);
  290. int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
  291. /* HDMI common funcs */
  292. int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
  293. struct hdmi_phy_data *phy);
  294. /* Audio funcs */
  295. int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
  296. int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
  297. int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
  298. void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
  299. struct hdmi_audio_format *aud_fmt);
  300. void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
  301. struct hdmi_audio_dma *aud_dma);
  302. static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
  303. {
  304. return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
  305. }
  306. /* HDMI DRV data */
  307. struct omap_hdmi {
  308. struct mutex lock;
  309. struct platform_device *pdev;
  310. struct hdmi_wp_data wp;
  311. struct hdmi_pll_data pll;
  312. struct hdmi_phy_data phy;
  313. struct hdmi_core_data core;
  314. struct hdmi_config cfg;
  315. struct regulator *vdda_reg;
  316. bool core_enabled;
  317. struct omap_dss_device output;
  318. struct platform_device *audio_pdev;
  319. void (*audio_abort_cb)(struct device *dev);
  320. int wp_idlemode;
  321. bool audio_configured;
  322. struct omap_dss_audio audio_config;
  323. /* This lock should be taken when booleans below are touched. */
  324. spinlock_t audio_playing_lock;
  325. bool audio_playing;
  326. bool display_enabled;
  327. };
  328. #endif