mdp5_kms.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/of_irq.h>
  19. #include "msm_drv.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #include "mdp5_kms.h"
  23. static const char *iommu_ports[] = {
  24. "mdp_0",
  25. };
  26. static int mdp5_hw_init(struct msm_kms *kms)
  27. {
  28. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  29. struct device *dev = &mdp5_kms->pdev->dev;
  30. unsigned long flags;
  31. pm_runtime_get_sync(dev);
  32. /* Magic unknown register writes:
  33. *
  34. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  35. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  36. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  37. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  38. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  39. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  40. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  41. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  42. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  43. *
  44. * Downstream fbdev driver gets these register offsets/values
  45. * from DT.. not really sure what these registers are or if
  46. * different values for different boards/SoC's, etc. I guess
  47. * they are the golden registers.
  48. *
  49. * Not setting these does not seem to cause any problem. But
  50. * we may be getting lucky with the bootloader initializing
  51. * them for us. OTOH, if we can always count on the bootloader
  52. * setting the golden registers, then perhaps we don't need to
  53. * care.
  54. */
  55. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  56. mdp5_write(mdp5_kms, REG_MDP5_DISP_INTF_SEL, 0);
  57. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  58. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  59. pm_runtime_put_sync(dev);
  60. return 0;
  61. }
  62. struct mdp5_state *mdp5_get_state(struct drm_atomic_state *s)
  63. {
  64. struct msm_drm_private *priv = s->dev->dev_private;
  65. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  66. struct msm_kms_state *state = to_kms_state(s);
  67. struct mdp5_state *new_state;
  68. int ret;
  69. if (state->state)
  70. return state->state;
  71. ret = drm_modeset_lock(&mdp5_kms->state_lock, s->acquire_ctx);
  72. if (ret)
  73. return ERR_PTR(ret);
  74. new_state = kmalloc(sizeof(*mdp5_kms->state), GFP_KERNEL);
  75. if (!new_state)
  76. return ERR_PTR(-ENOMEM);
  77. /* Copy state: */
  78. new_state->hwpipe = mdp5_kms->state->hwpipe;
  79. new_state->hwmixer = mdp5_kms->state->hwmixer;
  80. if (mdp5_kms->smp)
  81. new_state->smp = mdp5_kms->state->smp;
  82. state->state = new_state;
  83. return new_state;
  84. }
  85. static void mdp5_swap_state(struct msm_kms *kms, struct drm_atomic_state *state)
  86. {
  87. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  88. swap(to_kms_state(state)->state, mdp5_kms->state);
  89. }
  90. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  91. {
  92. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  93. struct device *dev = &mdp5_kms->pdev->dev;
  94. pm_runtime_get_sync(dev);
  95. if (mdp5_kms->smp)
  96. mdp5_smp_prepare_commit(mdp5_kms->smp, &mdp5_kms->state->smp);
  97. }
  98. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  99. {
  100. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  101. struct device *dev = &mdp5_kms->pdev->dev;
  102. if (mdp5_kms->smp)
  103. mdp5_smp_complete_commit(mdp5_kms->smp, &mdp5_kms->state->smp);
  104. pm_runtime_put_sync(dev);
  105. }
  106. static void mdp5_wait_for_crtc_commit_done(struct msm_kms *kms,
  107. struct drm_crtc *crtc)
  108. {
  109. mdp5_crtc_wait_for_commit_done(crtc);
  110. }
  111. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  112. struct drm_encoder *encoder)
  113. {
  114. return rate;
  115. }
  116. static int mdp5_set_split_display(struct msm_kms *kms,
  117. struct drm_encoder *encoder,
  118. struct drm_encoder *slave_encoder,
  119. bool is_cmd_mode)
  120. {
  121. if (is_cmd_mode)
  122. return mdp5_cmd_encoder_set_split_display(encoder,
  123. slave_encoder);
  124. else
  125. return mdp5_vid_encoder_set_split_display(encoder,
  126. slave_encoder);
  127. }
  128. static void mdp5_set_encoder_mode(struct msm_kms *kms,
  129. struct drm_encoder *encoder,
  130. bool cmd_mode)
  131. {
  132. mdp5_encoder_set_intf_mode(encoder, cmd_mode);
  133. }
  134. static void mdp5_kms_destroy(struct msm_kms *kms)
  135. {
  136. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  137. struct msm_gem_address_space *aspace = kms->aspace;
  138. int i;
  139. for (i = 0; i < mdp5_kms->num_hwmixers; i++)
  140. mdp5_mixer_destroy(mdp5_kms->hwmixers[i]);
  141. for (i = 0; i < mdp5_kms->num_hwpipes; i++)
  142. mdp5_pipe_destroy(mdp5_kms->hwpipes[i]);
  143. if (aspace) {
  144. aspace->mmu->funcs->detach(aspace->mmu,
  145. iommu_ports, ARRAY_SIZE(iommu_ports));
  146. msm_gem_address_space_put(aspace);
  147. }
  148. }
  149. #ifdef CONFIG_DEBUG_FS
  150. static int smp_show(struct seq_file *m, void *arg)
  151. {
  152. struct drm_info_node *node = (struct drm_info_node *) m->private;
  153. struct drm_device *dev = node->minor->dev;
  154. struct msm_drm_private *priv = dev->dev_private;
  155. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  156. struct drm_printer p = drm_seq_file_printer(m);
  157. if (!mdp5_kms->smp) {
  158. drm_printf(&p, "no SMP pool\n");
  159. return 0;
  160. }
  161. mdp5_smp_dump(mdp5_kms->smp, &p);
  162. return 0;
  163. }
  164. static struct drm_info_list mdp5_debugfs_list[] = {
  165. {"smp", smp_show },
  166. };
  167. static int mdp5_kms_debugfs_init(struct msm_kms *kms, struct drm_minor *minor)
  168. {
  169. struct drm_device *dev = minor->dev;
  170. int ret;
  171. ret = drm_debugfs_create_files(mdp5_debugfs_list,
  172. ARRAY_SIZE(mdp5_debugfs_list),
  173. minor->debugfs_root, minor);
  174. if (ret) {
  175. dev_err(dev->dev, "could not install mdp5_debugfs_list\n");
  176. return ret;
  177. }
  178. return 0;
  179. }
  180. #endif
  181. static const struct mdp_kms_funcs kms_funcs = {
  182. .base = {
  183. .hw_init = mdp5_hw_init,
  184. .irq_preinstall = mdp5_irq_preinstall,
  185. .irq_postinstall = mdp5_irq_postinstall,
  186. .irq_uninstall = mdp5_irq_uninstall,
  187. .irq = mdp5_irq,
  188. .enable_vblank = mdp5_enable_vblank,
  189. .disable_vblank = mdp5_disable_vblank,
  190. .swap_state = mdp5_swap_state,
  191. .prepare_commit = mdp5_prepare_commit,
  192. .complete_commit = mdp5_complete_commit,
  193. .wait_for_crtc_commit_done = mdp5_wait_for_crtc_commit_done,
  194. .get_format = mdp_get_format,
  195. .round_pixclk = mdp5_round_pixclk,
  196. .set_split_display = mdp5_set_split_display,
  197. .set_encoder_mode = mdp5_set_encoder_mode,
  198. .destroy = mdp5_kms_destroy,
  199. #ifdef CONFIG_DEBUG_FS
  200. .debugfs_init = mdp5_kms_debugfs_init,
  201. #endif
  202. },
  203. .set_irqmask = mdp5_set_irqmask,
  204. };
  205. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  206. {
  207. DBG("");
  208. mdp5_kms->enable_count--;
  209. WARN_ON(mdp5_kms->enable_count < 0);
  210. clk_disable_unprepare(mdp5_kms->ahb_clk);
  211. clk_disable_unprepare(mdp5_kms->axi_clk);
  212. clk_disable_unprepare(mdp5_kms->core_clk);
  213. if (mdp5_kms->lut_clk)
  214. clk_disable_unprepare(mdp5_kms->lut_clk);
  215. return 0;
  216. }
  217. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  218. {
  219. DBG("");
  220. mdp5_kms->enable_count++;
  221. clk_prepare_enable(mdp5_kms->ahb_clk);
  222. clk_prepare_enable(mdp5_kms->axi_clk);
  223. clk_prepare_enable(mdp5_kms->core_clk);
  224. if (mdp5_kms->lut_clk)
  225. clk_prepare_enable(mdp5_kms->lut_clk);
  226. return 0;
  227. }
  228. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  229. struct mdp5_interface *intf,
  230. struct mdp5_ctl *ctl)
  231. {
  232. struct drm_device *dev = mdp5_kms->dev;
  233. struct msm_drm_private *priv = dev->dev_private;
  234. struct drm_encoder *encoder;
  235. encoder = mdp5_encoder_init(dev, intf, ctl);
  236. if (IS_ERR(encoder)) {
  237. dev_err(dev->dev, "failed to construct encoder\n");
  238. return encoder;
  239. }
  240. priv->encoders[priv->num_encoders++] = encoder;
  241. return encoder;
  242. }
  243. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  244. {
  245. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  246. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  247. int id = 0, i;
  248. for (i = 0; i < intf_cnt; i++) {
  249. if (intfs[i] == INTF_DSI) {
  250. if (intf_num == i)
  251. return id;
  252. id++;
  253. }
  254. }
  255. return -EINVAL;
  256. }
  257. static int modeset_init_intf(struct mdp5_kms *mdp5_kms,
  258. struct mdp5_interface *intf)
  259. {
  260. struct drm_device *dev = mdp5_kms->dev;
  261. struct msm_drm_private *priv = dev->dev_private;
  262. struct mdp5_ctl_manager *ctlm = mdp5_kms->ctlm;
  263. struct mdp5_ctl *ctl;
  264. struct drm_encoder *encoder;
  265. int ret = 0;
  266. switch (intf->type) {
  267. case INTF_eDP:
  268. if (!priv->edp)
  269. break;
  270. ctl = mdp5_ctlm_request(ctlm, intf->num);
  271. if (!ctl) {
  272. ret = -EINVAL;
  273. break;
  274. }
  275. encoder = construct_encoder(mdp5_kms, intf, ctl);
  276. if (IS_ERR(encoder)) {
  277. ret = PTR_ERR(encoder);
  278. break;
  279. }
  280. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  281. break;
  282. case INTF_HDMI:
  283. if (!priv->hdmi)
  284. break;
  285. ctl = mdp5_ctlm_request(ctlm, intf->num);
  286. if (!ctl) {
  287. ret = -EINVAL;
  288. break;
  289. }
  290. encoder = construct_encoder(mdp5_kms, intf, ctl);
  291. if (IS_ERR(encoder)) {
  292. ret = PTR_ERR(encoder);
  293. break;
  294. }
  295. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  296. break;
  297. case INTF_DSI:
  298. {
  299. const struct mdp5_cfg_hw *hw_cfg =
  300. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  301. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf->num);
  302. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  303. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  304. intf->num);
  305. ret = -EINVAL;
  306. break;
  307. }
  308. if (!priv->dsi[dsi_id])
  309. break;
  310. ctl = mdp5_ctlm_request(ctlm, intf->num);
  311. if (!ctl) {
  312. ret = -EINVAL;
  313. break;
  314. }
  315. encoder = construct_encoder(mdp5_kms, intf, ctl);
  316. if (IS_ERR(encoder)) {
  317. ret = PTR_ERR(encoder);
  318. break;
  319. }
  320. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, encoder);
  321. break;
  322. }
  323. default:
  324. dev_err(dev->dev, "unknown intf: %d\n", intf->type);
  325. ret = -EINVAL;
  326. break;
  327. }
  328. return ret;
  329. }
  330. static int modeset_init(struct mdp5_kms *mdp5_kms)
  331. {
  332. struct drm_device *dev = mdp5_kms->dev;
  333. struct msm_drm_private *priv = dev->dev_private;
  334. const struct mdp5_cfg_hw *hw_cfg;
  335. unsigned int num_crtcs;
  336. int i, ret, pi = 0, ci = 0;
  337. struct drm_plane *primary[MAX_BASES] = { NULL };
  338. struct drm_plane *cursor[MAX_BASES] = { NULL };
  339. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  340. /*
  341. * Construct encoders and modeset initialize connector devices
  342. * for each external display interface.
  343. */
  344. for (i = 0; i < mdp5_kms->num_intfs; i++) {
  345. ret = modeset_init_intf(mdp5_kms, mdp5_kms->intfs[i]);
  346. if (ret)
  347. goto fail;
  348. }
  349. /*
  350. * We should ideally have less number of encoders (set up by parsing
  351. * the MDP5 interfaces) than the number of layer mixers present in HW,
  352. * but let's be safe here anyway
  353. */
  354. num_crtcs = min(priv->num_encoders, mdp5_kms->num_hwmixers);
  355. /*
  356. * Construct planes equaling the number of hw pipes, and CRTCs for the
  357. * N encoders set up by the driver. The first N planes become primary
  358. * planes for the CRTCs, with the remainder as overlay planes:
  359. */
  360. for (i = 0; i < mdp5_kms->num_hwpipes; i++) {
  361. struct mdp5_hw_pipe *hwpipe = mdp5_kms->hwpipes[i];
  362. struct drm_plane *plane;
  363. enum drm_plane_type type;
  364. if (i < num_crtcs)
  365. type = DRM_PLANE_TYPE_PRIMARY;
  366. else if (hwpipe->caps & MDP_PIPE_CAP_CURSOR)
  367. type = DRM_PLANE_TYPE_CURSOR;
  368. else
  369. type = DRM_PLANE_TYPE_OVERLAY;
  370. plane = mdp5_plane_init(dev, type);
  371. if (IS_ERR(plane)) {
  372. ret = PTR_ERR(plane);
  373. dev_err(dev->dev, "failed to construct plane %d (%d)\n", i, ret);
  374. goto fail;
  375. }
  376. priv->planes[priv->num_planes++] = plane;
  377. if (type == DRM_PLANE_TYPE_PRIMARY)
  378. primary[pi++] = plane;
  379. if (type == DRM_PLANE_TYPE_CURSOR)
  380. cursor[ci++] = plane;
  381. }
  382. for (i = 0; i < num_crtcs; i++) {
  383. struct drm_crtc *crtc;
  384. crtc = mdp5_crtc_init(dev, primary[i], cursor[i], i);
  385. if (IS_ERR(crtc)) {
  386. ret = PTR_ERR(crtc);
  387. dev_err(dev->dev, "failed to construct crtc %d (%d)\n", i, ret);
  388. goto fail;
  389. }
  390. priv->crtcs[priv->num_crtcs++] = crtc;
  391. }
  392. /*
  393. * Now that we know the number of crtcs we've created, set the possible
  394. * crtcs for the encoders
  395. */
  396. for (i = 0; i < priv->num_encoders; i++) {
  397. struct drm_encoder *encoder = priv->encoders[i];
  398. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  399. }
  400. return 0;
  401. fail:
  402. return ret;
  403. }
  404. static void read_mdp_hw_revision(struct mdp5_kms *mdp5_kms,
  405. u32 *major, u32 *minor)
  406. {
  407. struct device *dev = &mdp5_kms->pdev->dev;
  408. u32 version;
  409. pm_runtime_get_sync(dev);
  410. version = mdp5_read(mdp5_kms, REG_MDP5_HW_VERSION);
  411. pm_runtime_put_sync(dev);
  412. *major = FIELD(version, MDP5_HW_VERSION_MAJOR);
  413. *minor = FIELD(version, MDP5_HW_VERSION_MINOR);
  414. dev_info(dev, "MDP5 version v%d.%d", *major, *minor);
  415. }
  416. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  417. const char *name, bool mandatory)
  418. {
  419. struct device *dev = &pdev->dev;
  420. struct clk *clk = msm_clk_get(pdev, name);
  421. if (IS_ERR(clk) && mandatory) {
  422. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  423. return PTR_ERR(clk);
  424. }
  425. if (IS_ERR(clk))
  426. DBG("skipping %s", name);
  427. else
  428. *clkp = clk;
  429. return 0;
  430. }
  431. static struct drm_encoder *get_encoder_from_crtc(struct drm_crtc *crtc)
  432. {
  433. struct drm_device *dev = crtc->dev;
  434. struct drm_encoder *encoder;
  435. drm_for_each_encoder(encoder, dev)
  436. if (encoder->crtc == crtc)
  437. return encoder;
  438. return NULL;
  439. }
  440. static bool mdp5_get_scanoutpos(struct drm_device *dev, unsigned int pipe,
  441. bool in_vblank_irq, int *vpos, int *hpos,
  442. ktime_t *stime, ktime_t *etime,
  443. const struct drm_display_mode *mode)
  444. {
  445. struct msm_drm_private *priv = dev->dev_private;
  446. struct drm_crtc *crtc;
  447. struct drm_encoder *encoder;
  448. int line, vsw, vbp, vactive_start, vactive_end, vfp_end;
  449. crtc = priv->crtcs[pipe];
  450. if (!crtc) {
  451. DRM_ERROR("Invalid crtc %d\n", pipe);
  452. return false;
  453. }
  454. encoder = get_encoder_from_crtc(crtc);
  455. if (!encoder) {
  456. DRM_ERROR("no encoder found for crtc %d\n", pipe);
  457. return false;
  458. }
  459. vsw = mode->crtc_vsync_end - mode->crtc_vsync_start;
  460. vbp = mode->crtc_vtotal - mode->crtc_vsync_end;
  461. /*
  462. * the line counter is 1 at the start of the VSYNC pulse and VTOTAL at
  463. * the end of VFP. Translate the porch values relative to the line
  464. * counter positions.
  465. */
  466. vactive_start = vsw + vbp + 1;
  467. vactive_end = vactive_start + mode->crtc_vdisplay;
  468. /* last scan line before VSYNC */
  469. vfp_end = mode->crtc_vtotal;
  470. if (stime)
  471. *stime = ktime_get();
  472. line = mdp5_encoder_get_linecount(encoder);
  473. if (line < vactive_start) {
  474. line -= vactive_start;
  475. } else if (line > vactive_end) {
  476. line = line - vfp_end - vactive_start;
  477. } else {
  478. line -= vactive_start;
  479. }
  480. *vpos = line;
  481. *hpos = 0;
  482. if (etime)
  483. *etime = ktime_get();
  484. return true;
  485. }
  486. static u32 mdp5_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  487. {
  488. struct msm_drm_private *priv = dev->dev_private;
  489. struct drm_crtc *crtc;
  490. struct drm_encoder *encoder;
  491. if (pipe >= priv->num_crtcs)
  492. return 0;
  493. crtc = priv->crtcs[pipe];
  494. if (!crtc)
  495. return 0;
  496. encoder = get_encoder_from_crtc(crtc);
  497. if (!encoder)
  498. return 0;
  499. return mdp5_encoder_get_framecount(encoder);
  500. }
  501. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  502. {
  503. struct msm_drm_private *priv = dev->dev_private;
  504. struct platform_device *pdev;
  505. struct mdp5_kms *mdp5_kms;
  506. struct mdp5_cfg *config;
  507. struct msm_kms *kms;
  508. struct msm_gem_address_space *aspace;
  509. int irq, i, ret;
  510. /* priv->kms would have been populated by the MDP5 driver */
  511. kms = priv->kms;
  512. if (!kms)
  513. return NULL;
  514. mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  515. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  516. pdev = mdp5_kms->pdev;
  517. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  518. if (irq < 0) {
  519. ret = irq;
  520. dev_err(&pdev->dev, "failed to get irq: %d\n", ret);
  521. goto fail;
  522. }
  523. kms->irq = irq;
  524. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  525. /* make sure things are off before attaching iommu (bootloader could
  526. * have left things on, in which case we'll start getting faults if
  527. * we don't disable):
  528. */
  529. pm_runtime_get_sync(&pdev->dev);
  530. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  531. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  532. !config->hw->intf.base[i])
  533. continue;
  534. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  535. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(i), 0x3);
  536. }
  537. mdelay(16);
  538. if (config->platform.iommu) {
  539. aspace = msm_gem_address_space_create(&pdev->dev,
  540. config->platform.iommu, "mdp5");
  541. if (IS_ERR(aspace)) {
  542. ret = PTR_ERR(aspace);
  543. goto fail;
  544. }
  545. kms->aspace = aspace;
  546. ret = aspace->mmu->funcs->attach(aspace->mmu, iommu_ports,
  547. ARRAY_SIZE(iommu_ports));
  548. if (ret) {
  549. dev_err(&pdev->dev, "failed to attach iommu: %d\n",
  550. ret);
  551. goto fail;
  552. }
  553. } else {
  554. dev_info(&pdev->dev,
  555. "no iommu, fallback to phys contig buffers for scanout\n");
  556. aspace = NULL;;
  557. }
  558. pm_runtime_put_sync(&pdev->dev);
  559. ret = modeset_init(mdp5_kms);
  560. if (ret) {
  561. dev_err(&pdev->dev, "modeset_init failed: %d\n", ret);
  562. goto fail;
  563. }
  564. dev->mode_config.min_width = 0;
  565. dev->mode_config.min_height = 0;
  566. dev->mode_config.max_width = 0xffff;
  567. dev->mode_config.max_height = 0xffff;
  568. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  569. dev->driver->get_scanout_position = mdp5_get_scanoutpos;
  570. dev->driver->get_vblank_counter = mdp5_get_vblank_counter;
  571. dev->max_vblank_count = 0xffffffff;
  572. dev->vblank_disable_immediate = true;
  573. return kms;
  574. fail:
  575. if (kms)
  576. mdp5_kms_destroy(kms);
  577. return ERR_PTR(ret);
  578. }
  579. static void mdp5_destroy(struct platform_device *pdev)
  580. {
  581. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  582. int i;
  583. if (mdp5_kms->ctlm)
  584. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  585. if (mdp5_kms->smp)
  586. mdp5_smp_destroy(mdp5_kms->smp);
  587. if (mdp5_kms->cfg)
  588. mdp5_cfg_destroy(mdp5_kms->cfg);
  589. for (i = 0; i < mdp5_kms->num_intfs; i++)
  590. kfree(mdp5_kms->intfs[i]);
  591. if (mdp5_kms->rpm_enabled)
  592. pm_runtime_disable(&pdev->dev);
  593. kfree(mdp5_kms->state);
  594. }
  595. static int construct_pipes(struct mdp5_kms *mdp5_kms, int cnt,
  596. const enum mdp5_pipe *pipes, const uint32_t *offsets,
  597. uint32_t caps)
  598. {
  599. struct drm_device *dev = mdp5_kms->dev;
  600. int i, ret;
  601. for (i = 0; i < cnt; i++) {
  602. struct mdp5_hw_pipe *hwpipe;
  603. hwpipe = mdp5_pipe_init(pipes[i], offsets[i], caps);
  604. if (IS_ERR(hwpipe)) {
  605. ret = PTR_ERR(hwpipe);
  606. dev_err(dev->dev, "failed to construct pipe for %s (%d)\n",
  607. pipe2name(pipes[i]), ret);
  608. return ret;
  609. }
  610. hwpipe->idx = mdp5_kms->num_hwpipes;
  611. mdp5_kms->hwpipes[mdp5_kms->num_hwpipes++] = hwpipe;
  612. }
  613. return 0;
  614. }
  615. static int hwpipe_init(struct mdp5_kms *mdp5_kms)
  616. {
  617. static const enum mdp5_pipe rgb_planes[] = {
  618. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  619. };
  620. static const enum mdp5_pipe vig_planes[] = {
  621. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  622. };
  623. static const enum mdp5_pipe dma_planes[] = {
  624. SSPP_DMA0, SSPP_DMA1,
  625. };
  626. static const enum mdp5_pipe cursor_planes[] = {
  627. SSPP_CURSOR0, SSPP_CURSOR1,
  628. };
  629. const struct mdp5_cfg_hw *hw_cfg;
  630. int ret;
  631. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  632. /* Construct RGB pipes: */
  633. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_rgb.count, rgb_planes,
  634. hw_cfg->pipe_rgb.base, hw_cfg->pipe_rgb.caps);
  635. if (ret)
  636. return ret;
  637. /* Construct video (VIG) pipes: */
  638. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_vig.count, vig_planes,
  639. hw_cfg->pipe_vig.base, hw_cfg->pipe_vig.caps);
  640. if (ret)
  641. return ret;
  642. /* Construct DMA pipes: */
  643. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_dma.count, dma_planes,
  644. hw_cfg->pipe_dma.base, hw_cfg->pipe_dma.caps);
  645. if (ret)
  646. return ret;
  647. /* Construct cursor pipes: */
  648. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_cursor.count,
  649. cursor_planes, hw_cfg->pipe_cursor.base,
  650. hw_cfg->pipe_cursor.caps);
  651. if (ret)
  652. return ret;
  653. return 0;
  654. }
  655. static int hwmixer_init(struct mdp5_kms *mdp5_kms)
  656. {
  657. struct drm_device *dev = mdp5_kms->dev;
  658. const struct mdp5_cfg_hw *hw_cfg;
  659. int i, ret;
  660. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  661. for (i = 0; i < hw_cfg->lm.count; i++) {
  662. struct mdp5_hw_mixer *mixer;
  663. mixer = mdp5_mixer_init(&hw_cfg->lm.instances[i]);
  664. if (IS_ERR(mixer)) {
  665. ret = PTR_ERR(mixer);
  666. dev_err(dev->dev, "failed to construct LM%d (%d)\n",
  667. i, ret);
  668. return ret;
  669. }
  670. mixer->idx = mdp5_kms->num_hwmixers;
  671. mdp5_kms->hwmixers[mdp5_kms->num_hwmixers++] = mixer;
  672. }
  673. return 0;
  674. }
  675. static int interface_init(struct mdp5_kms *mdp5_kms)
  676. {
  677. struct drm_device *dev = mdp5_kms->dev;
  678. const struct mdp5_cfg_hw *hw_cfg;
  679. const enum mdp5_intf_type *intf_types;
  680. int i;
  681. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  682. intf_types = hw_cfg->intf.connect;
  683. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  684. struct mdp5_interface *intf;
  685. if (intf_types[i] == INTF_DISABLED)
  686. continue;
  687. intf = kzalloc(sizeof(*intf), GFP_KERNEL);
  688. if (!intf) {
  689. dev_err(dev->dev, "failed to construct INTF%d\n", i);
  690. return -ENOMEM;
  691. }
  692. intf->num = i;
  693. intf->type = intf_types[i];
  694. intf->mode = MDP5_INTF_MODE_NONE;
  695. intf->idx = mdp5_kms->num_intfs;
  696. mdp5_kms->intfs[mdp5_kms->num_intfs++] = intf;
  697. }
  698. return 0;
  699. }
  700. static int mdp5_init(struct platform_device *pdev, struct drm_device *dev)
  701. {
  702. struct msm_drm_private *priv = dev->dev_private;
  703. struct mdp5_kms *mdp5_kms;
  704. struct mdp5_cfg *config;
  705. u32 major, minor;
  706. int ret;
  707. mdp5_kms = devm_kzalloc(&pdev->dev, sizeof(*mdp5_kms), GFP_KERNEL);
  708. if (!mdp5_kms) {
  709. ret = -ENOMEM;
  710. goto fail;
  711. }
  712. platform_set_drvdata(pdev, mdp5_kms);
  713. spin_lock_init(&mdp5_kms->resource_lock);
  714. mdp5_kms->dev = dev;
  715. mdp5_kms->pdev = pdev;
  716. drm_modeset_lock_init(&mdp5_kms->state_lock);
  717. mdp5_kms->state = kzalloc(sizeof(*mdp5_kms->state), GFP_KERNEL);
  718. if (!mdp5_kms->state) {
  719. ret = -ENOMEM;
  720. goto fail;
  721. }
  722. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  723. if (IS_ERR(mdp5_kms->mmio)) {
  724. ret = PTR_ERR(mdp5_kms->mmio);
  725. goto fail;
  726. }
  727. /* mandatory clocks: */
  728. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus", true);
  729. if (ret)
  730. goto fail;
  731. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface", true);
  732. if (ret)
  733. goto fail;
  734. ret = get_clk(pdev, &mdp5_kms->core_clk, "core", true);
  735. if (ret)
  736. goto fail;
  737. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync", true);
  738. if (ret)
  739. goto fail;
  740. /* optional clocks: */
  741. get_clk(pdev, &mdp5_kms->lut_clk, "lut", false);
  742. /* we need to set a default rate before enabling. Set a safe
  743. * rate first, then figure out hw revision, and then set a
  744. * more optimal rate:
  745. */
  746. clk_set_rate(mdp5_kms->core_clk, 200000000);
  747. pm_runtime_enable(&pdev->dev);
  748. mdp5_kms->rpm_enabled = true;
  749. read_mdp_hw_revision(mdp5_kms, &major, &minor);
  750. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  751. if (IS_ERR(mdp5_kms->cfg)) {
  752. ret = PTR_ERR(mdp5_kms->cfg);
  753. mdp5_kms->cfg = NULL;
  754. goto fail;
  755. }
  756. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  757. mdp5_kms->caps = config->hw->mdp.caps;
  758. /* TODO: compute core clock rate at runtime */
  759. clk_set_rate(mdp5_kms->core_clk, config->hw->max_clk);
  760. /*
  761. * Some chipsets have a Shared Memory Pool (SMP), while others
  762. * have dedicated latency buffering per source pipe instead;
  763. * this section initializes the SMP:
  764. */
  765. if (mdp5_kms->caps & MDP_CAP_SMP) {
  766. mdp5_kms->smp = mdp5_smp_init(mdp5_kms, &config->hw->smp);
  767. if (IS_ERR(mdp5_kms->smp)) {
  768. ret = PTR_ERR(mdp5_kms->smp);
  769. mdp5_kms->smp = NULL;
  770. goto fail;
  771. }
  772. }
  773. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, mdp5_kms->cfg);
  774. if (IS_ERR(mdp5_kms->ctlm)) {
  775. ret = PTR_ERR(mdp5_kms->ctlm);
  776. mdp5_kms->ctlm = NULL;
  777. goto fail;
  778. }
  779. ret = hwpipe_init(mdp5_kms);
  780. if (ret)
  781. goto fail;
  782. ret = hwmixer_init(mdp5_kms);
  783. if (ret)
  784. goto fail;
  785. ret = interface_init(mdp5_kms);
  786. if (ret)
  787. goto fail;
  788. /* set uninit-ed kms */
  789. priv->kms = &mdp5_kms->base.base;
  790. return 0;
  791. fail:
  792. mdp5_destroy(pdev);
  793. return ret;
  794. }
  795. static int mdp5_bind(struct device *dev, struct device *master, void *data)
  796. {
  797. struct drm_device *ddev = dev_get_drvdata(master);
  798. struct platform_device *pdev = to_platform_device(dev);
  799. DBG("");
  800. return mdp5_init(pdev, ddev);
  801. }
  802. static void mdp5_unbind(struct device *dev, struct device *master,
  803. void *data)
  804. {
  805. struct platform_device *pdev = to_platform_device(dev);
  806. mdp5_destroy(pdev);
  807. }
  808. static const struct component_ops mdp5_ops = {
  809. .bind = mdp5_bind,
  810. .unbind = mdp5_unbind,
  811. };
  812. static int mdp5_dev_probe(struct platform_device *pdev)
  813. {
  814. DBG("");
  815. return component_add(&pdev->dev, &mdp5_ops);
  816. }
  817. static int mdp5_dev_remove(struct platform_device *pdev)
  818. {
  819. DBG("");
  820. component_del(&pdev->dev, &mdp5_ops);
  821. return 0;
  822. }
  823. static __maybe_unused int mdp5_runtime_suspend(struct device *dev)
  824. {
  825. struct platform_device *pdev = to_platform_device(dev);
  826. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  827. DBG("");
  828. return mdp5_disable(mdp5_kms);
  829. }
  830. static __maybe_unused int mdp5_runtime_resume(struct device *dev)
  831. {
  832. struct platform_device *pdev = to_platform_device(dev);
  833. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  834. DBG("");
  835. return mdp5_enable(mdp5_kms);
  836. }
  837. static const struct dev_pm_ops mdp5_pm_ops = {
  838. SET_RUNTIME_PM_OPS(mdp5_runtime_suspend, mdp5_runtime_resume, NULL)
  839. };
  840. static const struct of_device_id mdp5_dt_match[] = {
  841. { .compatible = "qcom,mdp5", },
  842. /* to support downstream DT files */
  843. { .compatible = "qcom,mdss_mdp", },
  844. {}
  845. };
  846. MODULE_DEVICE_TABLE(of, mdp5_dt_match);
  847. static struct platform_driver mdp5_driver = {
  848. .probe = mdp5_dev_probe,
  849. .remove = mdp5_dev_remove,
  850. .driver = {
  851. .name = "msm_mdp",
  852. .of_match_table = mdp5_dt_match,
  853. .pm = &mdp5_pm_ops,
  854. },
  855. };
  856. void __init msm_mdp_register(void)
  857. {
  858. DBG("");
  859. platform_driver_register(&mdp5_driver);
  860. }
  861. void __exit msm_mdp_unregister(void)
  862. {
  863. DBG("");
  864. platform_driver_unregister(&mdp5_driver);
  865. }