ipuv3-plane.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. /*
  2. * i.MX IPUv3 DP Overlay Planes
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <drm/drmP.h>
  16. #include <drm/drm_atomic.h>
  17. #include <drm/drm_atomic_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_gem_framebuffer_helper.h>
  21. #include <drm/drm_plane_helper.h>
  22. #include "video/imx-ipu-v3.h"
  23. #include "ipuv3-plane.h"
  24. struct ipu_plane_state {
  25. struct drm_plane_state base;
  26. bool use_pre;
  27. };
  28. static inline struct ipu_plane_state *
  29. to_ipu_plane_state(struct drm_plane_state *p)
  30. {
  31. return container_of(p, struct ipu_plane_state, base);
  32. }
  33. static inline struct ipu_plane *to_ipu_plane(struct drm_plane *p)
  34. {
  35. return container_of(p, struct ipu_plane, base);
  36. }
  37. static const uint32_t ipu_plane_formats[] = {
  38. DRM_FORMAT_ARGB1555,
  39. DRM_FORMAT_XRGB1555,
  40. DRM_FORMAT_ABGR1555,
  41. DRM_FORMAT_XBGR1555,
  42. DRM_FORMAT_RGBA5551,
  43. DRM_FORMAT_BGRA5551,
  44. DRM_FORMAT_ARGB4444,
  45. DRM_FORMAT_ARGB8888,
  46. DRM_FORMAT_XRGB8888,
  47. DRM_FORMAT_ABGR8888,
  48. DRM_FORMAT_XBGR8888,
  49. DRM_FORMAT_RGBA8888,
  50. DRM_FORMAT_RGBX8888,
  51. DRM_FORMAT_BGRA8888,
  52. DRM_FORMAT_BGRX8888,
  53. DRM_FORMAT_UYVY,
  54. DRM_FORMAT_VYUY,
  55. DRM_FORMAT_YUYV,
  56. DRM_FORMAT_YVYU,
  57. DRM_FORMAT_YUV420,
  58. DRM_FORMAT_YVU420,
  59. DRM_FORMAT_YUV422,
  60. DRM_FORMAT_YVU422,
  61. DRM_FORMAT_YUV444,
  62. DRM_FORMAT_YVU444,
  63. DRM_FORMAT_NV12,
  64. DRM_FORMAT_NV16,
  65. DRM_FORMAT_RGB565,
  66. DRM_FORMAT_RGB565_A8,
  67. DRM_FORMAT_BGR565_A8,
  68. DRM_FORMAT_RGB888_A8,
  69. DRM_FORMAT_BGR888_A8,
  70. DRM_FORMAT_RGBX8888_A8,
  71. DRM_FORMAT_BGRX8888_A8,
  72. };
  73. static const uint64_t ipu_format_modifiers[] = {
  74. DRM_FORMAT_MOD_LINEAR,
  75. DRM_FORMAT_MOD_INVALID
  76. };
  77. static const uint64_t pre_format_modifiers[] = {
  78. DRM_FORMAT_MOD_LINEAR,
  79. DRM_FORMAT_MOD_VIVANTE_TILED,
  80. DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
  81. DRM_FORMAT_MOD_INVALID
  82. };
  83. int ipu_plane_irq(struct ipu_plane *ipu_plane)
  84. {
  85. return ipu_idmac_channel_irq(ipu_plane->ipu, ipu_plane->ipu_ch,
  86. IPU_IRQ_EOF);
  87. }
  88. static inline unsigned long
  89. drm_plane_state_to_eba(struct drm_plane_state *state, int plane)
  90. {
  91. struct drm_framebuffer *fb = state->fb;
  92. struct drm_gem_cma_object *cma_obj;
  93. int x = state->src.x1 >> 16;
  94. int y = state->src.y1 >> 16;
  95. cma_obj = drm_fb_cma_get_gem_obj(fb, plane);
  96. BUG_ON(!cma_obj);
  97. return cma_obj->paddr + fb->offsets[plane] + fb->pitches[plane] * y +
  98. fb->format->cpp[plane] * x;
  99. }
  100. static inline unsigned long
  101. drm_plane_state_to_ubo(struct drm_plane_state *state)
  102. {
  103. struct drm_framebuffer *fb = state->fb;
  104. struct drm_gem_cma_object *cma_obj;
  105. unsigned long eba = drm_plane_state_to_eba(state, 0);
  106. int x = state->src.x1 >> 16;
  107. int y = state->src.y1 >> 16;
  108. cma_obj = drm_fb_cma_get_gem_obj(fb, 1);
  109. BUG_ON(!cma_obj);
  110. x /= drm_format_horz_chroma_subsampling(fb->format->format);
  111. y /= drm_format_vert_chroma_subsampling(fb->format->format);
  112. return cma_obj->paddr + fb->offsets[1] + fb->pitches[1] * y +
  113. fb->format->cpp[1] * x - eba;
  114. }
  115. static inline unsigned long
  116. drm_plane_state_to_vbo(struct drm_plane_state *state)
  117. {
  118. struct drm_framebuffer *fb = state->fb;
  119. struct drm_gem_cma_object *cma_obj;
  120. unsigned long eba = drm_plane_state_to_eba(state, 0);
  121. int x = state->src.x1 >> 16;
  122. int y = state->src.y1 >> 16;
  123. cma_obj = drm_fb_cma_get_gem_obj(fb, 2);
  124. BUG_ON(!cma_obj);
  125. x /= drm_format_horz_chroma_subsampling(fb->format->format);
  126. y /= drm_format_vert_chroma_subsampling(fb->format->format);
  127. return cma_obj->paddr + fb->offsets[2] + fb->pitches[2] * y +
  128. fb->format->cpp[2] * x - eba;
  129. }
  130. void ipu_plane_put_resources(struct ipu_plane *ipu_plane)
  131. {
  132. if (!IS_ERR_OR_NULL(ipu_plane->dp))
  133. ipu_dp_put(ipu_plane->dp);
  134. if (!IS_ERR_OR_NULL(ipu_plane->dmfc))
  135. ipu_dmfc_put(ipu_plane->dmfc);
  136. if (!IS_ERR_OR_NULL(ipu_plane->ipu_ch))
  137. ipu_idmac_put(ipu_plane->ipu_ch);
  138. if (!IS_ERR_OR_NULL(ipu_plane->alpha_ch))
  139. ipu_idmac_put(ipu_plane->alpha_ch);
  140. }
  141. int ipu_plane_get_resources(struct ipu_plane *ipu_plane)
  142. {
  143. int ret;
  144. int alpha_ch;
  145. ipu_plane->ipu_ch = ipu_idmac_get(ipu_plane->ipu, ipu_plane->dma);
  146. if (IS_ERR(ipu_plane->ipu_ch)) {
  147. ret = PTR_ERR(ipu_plane->ipu_ch);
  148. DRM_ERROR("failed to get idmac channel: %d\n", ret);
  149. return ret;
  150. }
  151. alpha_ch = ipu_channel_alpha_channel(ipu_plane->dma);
  152. if (alpha_ch >= 0) {
  153. ipu_plane->alpha_ch = ipu_idmac_get(ipu_plane->ipu, alpha_ch);
  154. if (IS_ERR(ipu_plane->alpha_ch)) {
  155. ret = PTR_ERR(ipu_plane->alpha_ch);
  156. DRM_ERROR("failed to get alpha idmac channel %d: %d\n",
  157. alpha_ch, ret);
  158. return ret;
  159. }
  160. }
  161. ipu_plane->dmfc = ipu_dmfc_get(ipu_plane->ipu, ipu_plane->dma);
  162. if (IS_ERR(ipu_plane->dmfc)) {
  163. ret = PTR_ERR(ipu_plane->dmfc);
  164. DRM_ERROR("failed to get dmfc: ret %d\n", ret);
  165. goto err_out;
  166. }
  167. if (ipu_plane->dp_flow >= 0) {
  168. ipu_plane->dp = ipu_dp_get(ipu_plane->ipu, ipu_plane->dp_flow);
  169. if (IS_ERR(ipu_plane->dp)) {
  170. ret = PTR_ERR(ipu_plane->dp);
  171. DRM_ERROR("failed to get dp flow: %d\n", ret);
  172. goto err_out;
  173. }
  174. }
  175. return 0;
  176. err_out:
  177. ipu_plane_put_resources(ipu_plane);
  178. return ret;
  179. }
  180. static bool ipu_plane_separate_alpha(struct ipu_plane *ipu_plane)
  181. {
  182. switch (ipu_plane->base.state->fb->format->format) {
  183. case DRM_FORMAT_RGB565_A8:
  184. case DRM_FORMAT_BGR565_A8:
  185. case DRM_FORMAT_RGB888_A8:
  186. case DRM_FORMAT_BGR888_A8:
  187. case DRM_FORMAT_RGBX8888_A8:
  188. case DRM_FORMAT_BGRX8888_A8:
  189. return true;
  190. default:
  191. return false;
  192. }
  193. }
  194. static void ipu_plane_enable(struct ipu_plane *ipu_plane)
  195. {
  196. if (ipu_plane->dp)
  197. ipu_dp_enable(ipu_plane->ipu);
  198. ipu_dmfc_enable_channel(ipu_plane->dmfc);
  199. ipu_idmac_enable_channel(ipu_plane->ipu_ch);
  200. if (ipu_plane_separate_alpha(ipu_plane))
  201. ipu_idmac_enable_channel(ipu_plane->alpha_ch);
  202. if (ipu_plane->dp)
  203. ipu_dp_enable_channel(ipu_plane->dp);
  204. }
  205. void ipu_plane_disable(struct ipu_plane *ipu_plane, bool disable_dp_channel)
  206. {
  207. DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
  208. ipu_idmac_wait_busy(ipu_plane->ipu_ch, 50);
  209. if (ipu_plane->dp && disable_dp_channel)
  210. ipu_dp_disable_channel(ipu_plane->dp, false);
  211. ipu_idmac_disable_channel(ipu_plane->ipu_ch);
  212. if (ipu_plane->alpha_ch)
  213. ipu_idmac_disable_channel(ipu_plane->alpha_ch);
  214. ipu_dmfc_disable_channel(ipu_plane->dmfc);
  215. if (ipu_plane->dp)
  216. ipu_dp_disable(ipu_plane->ipu);
  217. if (ipu_prg_present(ipu_plane->ipu))
  218. ipu_prg_channel_disable(ipu_plane->ipu_ch);
  219. }
  220. void ipu_plane_disable_deferred(struct drm_plane *plane)
  221. {
  222. struct ipu_plane *ipu_plane = to_ipu_plane(plane);
  223. if (ipu_plane->disabling) {
  224. ipu_plane->disabling = false;
  225. ipu_plane_disable(ipu_plane, false);
  226. }
  227. }
  228. EXPORT_SYMBOL_GPL(ipu_plane_disable_deferred);
  229. static void ipu_plane_destroy(struct drm_plane *plane)
  230. {
  231. struct ipu_plane *ipu_plane = to_ipu_plane(plane);
  232. DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
  233. drm_plane_cleanup(plane);
  234. kfree(ipu_plane);
  235. }
  236. void ipu_plane_state_reset(struct drm_plane *plane)
  237. {
  238. struct ipu_plane_state *ipu_state;
  239. if (plane->state) {
  240. ipu_state = to_ipu_plane_state(plane->state);
  241. __drm_atomic_helper_plane_destroy_state(plane->state);
  242. kfree(ipu_state);
  243. }
  244. ipu_state = kzalloc(sizeof(*ipu_state), GFP_KERNEL);
  245. if (ipu_state) {
  246. ipu_state->base.plane = plane;
  247. ipu_state->base.rotation = DRM_MODE_ROTATE_0;
  248. }
  249. plane->state = &ipu_state->base;
  250. }
  251. struct drm_plane_state *ipu_plane_duplicate_state(struct drm_plane *plane)
  252. {
  253. struct ipu_plane_state *state;
  254. if (WARN_ON(!plane->state))
  255. return NULL;
  256. state = kmalloc(sizeof(*state), GFP_KERNEL);
  257. if (state)
  258. __drm_atomic_helper_plane_duplicate_state(plane, &state->base);
  259. return &state->base;
  260. }
  261. void ipu_plane_destroy_state(struct drm_plane *plane,
  262. struct drm_plane_state *state)
  263. {
  264. struct ipu_plane_state *ipu_state = to_ipu_plane_state(state);
  265. __drm_atomic_helper_plane_destroy_state(state);
  266. kfree(ipu_state);
  267. }
  268. static bool ipu_plane_format_mod_supported(struct drm_plane *plane,
  269. uint32_t format, uint64_t modifier)
  270. {
  271. struct ipu_soc *ipu = to_ipu_plane(plane)->ipu;
  272. /* linear is supported for all planes and formats */
  273. if (modifier == DRM_FORMAT_MOD_LINEAR)
  274. return true;
  275. /* without a PRG there are no supported modifiers */
  276. if (!ipu_prg_present(ipu))
  277. return false;
  278. return ipu_prg_format_supported(ipu, format, modifier);
  279. }
  280. static const struct drm_plane_funcs ipu_plane_funcs = {
  281. .update_plane = drm_atomic_helper_update_plane,
  282. .disable_plane = drm_atomic_helper_disable_plane,
  283. .destroy = ipu_plane_destroy,
  284. .reset = ipu_plane_state_reset,
  285. .atomic_duplicate_state = ipu_plane_duplicate_state,
  286. .atomic_destroy_state = ipu_plane_destroy_state,
  287. .format_mod_supported = ipu_plane_format_mod_supported,
  288. };
  289. static int ipu_plane_atomic_check(struct drm_plane *plane,
  290. struct drm_plane_state *state)
  291. {
  292. struct drm_plane_state *old_state = plane->state;
  293. struct drm_crtc_state *crtc_state;
  294. struct device *dev = plane->dev->dev;
  295. struct drm_framebuffer *fb = state->fb;
  296. struct drm_framebuffer *old_fb = old_state->fb;
  297. unsigned long eba, ubo, vbo, old_ubo, old_vbo, alpha_eba;
  298. bool can_position = (plane->type == DRM_PLANE_TYPE_OVERLAY);
  299. struct drm_rect clip;
  300. int hsub, vsub;
  301. int ret;
  302. /* Ok to disable */
  303. if (!fb)
  304. return 0;
  305. if (!state->crtc)
  306. return -EINVAL;
  307. crtc_state =
  308. drm_atomic_get_existing_crtc_state(state->state, state->crtc);
  309. if (WARN_ON(!crtc_state))
  310. return -EINVAL;
  311. clip.x1 = 0;
  312. clip.y1 = 0;
  313. clip.x2 = crtc_state->adjusted_mode.hdisplay;
  314. clip.y2 = crtc_state->adjusted_mode.vdisplay;
  315. ret = drm_atomic_helper_check_plane_state(state, crtc_state, &clip,
  316. DRM_PLANE_HELPER_NO_SCALING,
  317. DRM_PLANE_HELPER_NO_SCALING,
  318. can_position, true);
  319. if (ret)
  320. return ret;
  321. /* CRTC should be enabled */
  322. if (!crtc_state->enable)
  323. return -EINVAL;
  324. switch (plane->type) {
  325. case DRM_PLANE_TYPE_PRIMARY:
  326. /* full plane minimum width is 13 pixels */
  327. if (drm_rect_width(&state->dst) < 13)
  328. return -EINVAL;
  329. break;
  330. case DRM_PLANE_TYPE_OVERLAY:
  331. break;
  332. default:
  333. dev_warn(dev, "Unsupported plane type %d\n", plane->type);
  334. return -EINVAL;
  335. }
  336. if (drm_rect_height(&state->dst) < 2)
  337. return -EINVAL;
  338. /*
  339. * We support resizing active plane or changing its format by
  340. * forcing CRTC mode change in plane's ->atomic_check callback
  341. * and disabling all affected active planes in CRTC's ->atomic_disable
  342. * callback. The planes will be reenabled in plane's ->atomic_update
  343. * callback.
  344. */
  345. if (old_fb &&
  346. (drm_rect_width(&state->dst) != drm_rect_width(&old_state->dst) ||
  347. drm_rect_height(&state->dst) != drm_rect_height(&old_state->dst) ||
  348. fb->format != old_fb->format))
  349. crtc_state->mode_changed = true;
  350. eba = drm_plane_state_to_eba(state, 0);
  351. if (eba & 0x7)
  352. return -EINVAL;
  353. if (fb->pitches[0] < 1 || fb->pitches[0] > 16384)
  354. return -EINVAL;
  355. if (old_fb && fb->pitches[0] != old_fb->pitches[0])
  356. crtc_state->mode_changed = true;
  357. switch (fb->format->format) {
  358. case DRM_FORMAT_YUV420:
  359. case DRM_FORMAT_YVU420:
  360. case DRM_FORMAT_YUV422:
  361. case DRM_FORMAT_YVU422:
  362. case DRM_FORMAT_YUV444:
  363. case DRM_FORMAT_YVU444:
  364. /*
  365. * Multiplanar formats have to meet the following restrictions:
  366. * - The (up to) three plane addresses are EBA, EBA+UBO, EBA+VBO
  367. * - EBA, UBO and VBO are a multiple of 8
  368. * - UBO and VBO are unsigned and not larger than 0xfffff8
  369. * - Only EBA may be changed while scanout is active
  370. * - The strides of U and V planes must be identical.
  371. */
  372. vbo = drm_plane_state_to_vbo(state);
  373. if (vbo & 0x7 || vbo > 0xfffff8)
  374. return -EINVAL;
  375. if (old_fb && (fb->format == old_fb->format)) {
  376. old_vbo = drm_plane_state_to_vbo(old_state);
  377. if (vbo != old_vbo)
  378. crtc_state->mode_changed = true;
  379. }
  380. if (fb->pitches[1] != fb->pitches[2])
  381. return -EINVAL;
  382. /* fall-through */
  383. case DRM_FORMAT_NV12:
  384. case DRM_FORMAT_NV16:
  385. ubo = drm_plane_state_to_ubo(state);
  386. if (ubo & 0x7 || ubo > 0xfffff8)
  387. return -EINVAL;
  388. if (old_fb && (fb->format == old_fb->format)) {
  389. old_ubo = drm_plane_state_to_ubo(old_state);
  390. if (ubo != old_ubo)
  391. crtc_state->mode_changed = true;
  392. }
  393. if (fb->pitches[1] < 1 || fb->pitches[1] > 16384)
  394. return -EINVAL;
  395. if (old_fb && old_fb->pitches[1] != fb->pitches[1])
  396. crtc_state->mode_changed = true;
  397. /*
  398. * The x/y offsets must be even in case of horizontal/vertical
  399. * chroma subsampling.
  400. */
  401. hsub = drm_format_horz_chroma_subsampling(fb->format->format);
  402. vsub = drm_format_vert_chroma_subsampling(fb->format->format);
  403. if (((state->src.x1 >> 16) & (hsub - 1)) ||
  404. ((state->src.y1 >> 16) & (vsub - 1)))
  405. return -EINVAL;
  406. break;
  407. case DRM_FORMAT_RGB565_A8:
  408. case DRM_FORMAT_BGR565_A8:
  409. case DRM_FORMAT_RGB888_A8:
  410. case DRM_FORMAT_BGR888_A8:
  411. case DRM_FORMAT_RGBX8888_A8:
  412. case DRM_FORMAT_BGRX8888_A8:
  413. alpha_eba = drm_plane_state_to_eba(state, 1);
  414. if (alpha_eba & 0x7)
  415. return -EINVAL;
  416. if (fb->pitches[1] < 1 || fb->pitches[1] > 16384)
  417. return -EINVAL;
  418. if (old_fb && old_fb->pitches[1] != fb->pitches[1])
  419. crtc_state->mode_changed = true;
  420. break;
  421. }
  422. return 0;
  423. }
  424. static void ipu_plane_atomic_disable(struct drm_plane *plane,
  425. struct drm_plane_state *old_state)
  426. {
  427. struct ipu_plane *ipu_plane = to_ipu_plane(plane);
  428. if (ipu_plane->dp)
  429. ipu_dp_disable_channel(ipu_plane->dp, true);
  430. ipu_plane->disabling = true;
  431. }
  432. static int ipu_chan_assign_axi_id(int ipu_chan)
  433. {
  434. switch (ipu_chan) {
  435. case IPUV3_CHANNEL_MEM_BG_SYNC:
  436. return 1;
  437. case IPUV3_CHANNEL_MEM_FG_SYNC:
  438. return 2;
  439. case IPUV3_CHANNEL_MEM_DC_SYNC:
  440. return 3;
  441. default:
  442. return 0;
  443. }
  444. }
  445. static void ipu_calculate_bursts(u32 width, u32 cpp, u32 stride,
  446. u8 *burstsize, u8 *num_bursts)
  447. {
  448. const unsigned int width_bytes = width * cpp;
  449. unsigned int npb, bursts;
  450. /* Maximum number of pixels per burst without overshooting stride */
  451. for (npb = 64 / cpp; npb > 0; --npb) {
  452. if (round_up(width_bytes, npb * cpp) <= stride)
  453. break;
  454. }
  455. *burstsize = npb;
  456. /* Maximum number of consecutive bursts without overshooting stride */
  457. for (bursts = 8; bursts > 1; bursts /= 2) {
  458. if (round_up(width_bytes, npb * cpp * bursts) <= stride)
  459. break;
  460. }
  461. *num_bursts = bursts;
  462. }
  463. static void ipu_plane_atomic_update(struct drm_plane *plane,
  464. struct drm_plane_state *old_state)
  465. {
  466. struct ipu_plane *ipu_plane = to_ipu_plane(plane);
  467. struct drm_plane_state *state = plane->state;
  468. struct ipu_plane_state *ipu_state = to_ipu_plane_state(state);
  469. struct drm_crtc_state *crtc_state = state->crtc->state;
  470. struct drm_framebuffer *fb = state->fb;
  471. struct drm_rect *dst = &state->dst;
  472. unsigned long eba, ubo, vbo;
  473. unsigned long alpha_eba = 0;
  474. enum ipu_color_space ics;
  475. unsigned int axi_id = 0;
  476. const struct drm_format_info *info;
  477. u8 burstsize, num_bursts;
  478. u32 width, height;
  479. int active;
  480. if (ipu_plane->dp_flow == IPU_DP_FLOW_SYNC_FG)
  481. ipu_dp_set_window_pos(ipu_plane->dp, dst->x1, dst->y1);
  482. eba = drm_plane_state_to_eba(state, 0);
  483. /*
  484. * Configure PRG channel and attached PRE, this changes the EBA to an
  485. * internal SRAM location.
  486. */
  487. if (ipu_state->use_pre) {
  488. axi_id = ipu_chan_assign_axi_id(ipu_plane->dma);
  489. ipu_prg_channel_configure(ipu_plane->ipu_ch, axi_id,
  490. drm_rect_width(&state->src) >> 16,
  491. drm_rect_height(&state->src) >> 16,
  492. fb->pitches[0], fb->format->format,
  493. fb->modifier, &eba);
  494. }
  495. if (old_state->fb && !drm_atomic_crtc_needs_modeset(crtc_state)) {
  496. /* nothing to do if PRE is used */
  497. if (ipu_state->use_pre)
  498. return;
  499. active = ipu_idmac_get_current_buffer(ipu_plane->ipu_ch);
  500. ipu_cpmem_set_buffer(ipu_plane->ipu_ch, !active, eba);
  501. ipu_idmac_select_buffer(ipu_plane->ipu_ch, !active);
  502. if (ipu_plane_separate_alpha(ipu_plane)) {
  503. active = ipu_idmac_get_current_buffer(ipu_plane->alpha_ch);
  504. ipu_cpmem_set_buffer(ipu_plane->alpha_ch, !active,
  505. alpha_eba);
  506. ipu_idmac_select_buffer(ipu_plane->alpha_ch, !active);
  507. }
  508. return;
  509. }
  510. ics = ipu_drm_fourcc_to_colorspace(fb->format->format);
  511. switch (ipu_plane->dp_flow) {
  512. case IPU_DP_FLOW_SYNC_BG:
  513. ipu_dp_setup_channel(ipu_plane->dp, ics, IPUV3_COLORSPACE_RGB);
  514. ipu_dp_set_global_alpha(ipu_plane->dp, true, 0, true);
  515. break;
  516. case IPU_DP_FLOW_SYNC_FG:
  517. ipu_dp_setup_channel(ipu_plane->dp, ics,
  518. IPUV3_COLORSPACE_UNKNOWN);
  519. /* Enable local alpha on partial plane */
  520. switch (fb->format->format) {
  521. case DRM_FORMAT_ARGB1555:
  522. case DRM_FORMAT_ABGR1555:
  523. case DRM_FORMAT_RGBA5551:
  524. case DRM_FORMAT_BGRA5551:
  525. case DRM_FORMAT_ARGB4444:
  526. case DRM_FORMAT_ARGB8888:
  527. case DRM_FORMAT_ABGR8888:
  528. case DRM_FORMAT_RGBA8888:
  529. case DRM_FORMAT_BGRA8888:
  530. case DRM_FORMAT_RGB565_A8:
  531. case DRM_FORMAT_BGR565_A8:
  532. case DRM_FORMAT_RGB888_A8:
  533. case DRM_FORMAT_BGR888_A8:
  534. case DRM_FORMAT_RGBX8888_A8:
  535. case DRM_FORMAT_BGRX8888_A8:
  536. ipu_dp_set_global_alpha(ipu_plane->dp, false, 0, false);
  537. break;
  538. default:
  539. ipu_dp_set_global_alpha(ipu_plane->dp, true, 0, true);
  540. break;
  541. }
  542. }
  543. ipu_dmfc_config_wait4eot(ipu_plane->dmfc, drm_rect_width(dst));
  544. width = drm_rect_width(&state->src) >> 16;
  545. height = drm_rect_height(&state->src) >> 16;
  546. info = drm_format_info(fb->format->format);
  547. ipu_calculate_bursts(width, info->cpp[0], fb->pitches[0],
  548. &burstsize, &num_bursts);
  549. ipu_cpmem_zero(ipu_plane->ipu_ch);
  550. ipu_cpmem_set_resolution(ipu_plane->ipu_ch, width, height);
  551. ipu_cpmem_set_fmt(ipu_plane->ipu_ch, fb->format->format);
  552. ipu_cpmem_set_burstsize(ipu_plane->ipu_ch, burstsize);
  553. ipu_cpmem_set_high_priority(ipu_plane->ipu_ch);
  554. ipu_idmac_set_double_buffer(ipu_plane->ipu_ch, 1);
  555. ipu_cpmem_set_stride(ipu_plane->ipu_ch, fb->pitches[0]);
  556. ipu_cpmem_set_axi_id(ipu_plane->ipu_ch, axi_id);
  557. switch (fb->format->format) {
  558. case DRM_FORMAT_YUV420:
  559. case DRM_FORMAT_YVU420:
  560. case DRM_FORMAT_YUV422:
  561. case DRM_FORMAT_YVU422:
  562. case DRM_FORMAT_YUV444:
  563. case DRM_FORMAT_YVU444:
  564. ubo = drm_plane_state_to_ubo(state);
  565. vbo = drm_plane_state_to_vbo(state);
  566. if (fb->format->format == DRM_FORMAT_YVU420 ||
  567. fb->format->format == DRM_FORMAT_YVU422 ||
  568. fb->format->format == DRM_FORMAT_YVU444)
  569. swap(ubo, vbo);
  570. ipu_cpmem_set_yuv_planar_full(ipu_plane->ipu_ch,
  571. fb->pitches[1], ubo, vbo);
  572. dev_dbg(ipu_plane->base.dev->dev,
  573. "phy = %lu %lu %lu, x = %d, y = %d", eba, ubo, vbo,
  574. state->src.x1 >> 16, state->src.y1 >> 16);
  575. break;
  576. case DRM_FORMAT_NV12:
  577. case DRM_FORMAT_NV16:
  578. ubo = drm_plane_state_to_ubo(state);
  579. ipu_cpmem_set_yuv_planar_full(ipu_plane->ipu_ch,
  580. fb->pitches[1], ubo, ubo);
  581. dev_dbg(ipu_plane->base.dev->dev,
  582. "phy = %lu %lu, x = %d, y = %d", eba, ubo,
  583. state->src.x1 >> 16, state->src.y1 >> 16);
  584. break;
  585. case DRM_FORMAT_RGB565_A8:
  586. case DRM_FORMAT_BGR565_A8:
  587. case DRM_FORMAT_RGB888_A8:
  588. case DRM_FORMAT_BGR888_A8:
  589. case DRM_FORMAT_RGBX8888_A8:
  590. case DRM_FORMAT_BGRX8888_A8:
  591. alpha_eba = drm_plane_state_to_eba(state, 1);
  592. num_bursts = 0;
  593. dev_dbg(ipu_plane->base.dev->dev, "phys = %lu %lu, x = %d, y = %d",
  594. eba, alpha_eba, state->src.x1 >> 16, state->src.y1 >> 16);
  595. ipu_cpmem_set_burstsize(ipu_plane->ipu_ch, 16);
  596. ipu_cpmem_zero(ipu_plane->alpha_ch);
  597. ipu_cpmem_set_resolution(ipu_plane->alpha_ch,
  598. drm_rect_width(&state->src) >> 16,
  599. drm_rect_height(&state->src) >> 16);
  600. ipu_cpmem_set_format_passthrough(ipu_plane->alpha_ch, 8);
  601. ipu_cpmem_set_high_priority(ipu_plane->alpha_ch);
  602. ipu_idmac_set_double_buffer(ipu_plane->alpha_ch, 1);
  603. ipu_cpmem_set_stride(ipu_plane->alpha_ch, fb->pitches[1]);
  604. ipu_cpmem_set_burstsize(ipu_plane->alpha_ch, 16);
  605. ipu_cpmem_set_buffer(ipu_plane->alpha_ch, 0, alpha_eba);
  606. ipu_cpmem_set_buffer(ipu_plane->alpha_ch, 1, alpha_eba);
  607. break;
  608. default:
  609. dev_dbg(ipu_plane->base.dev->dev, "phys = %lu, x = %d, y = %d",
  610. eba, state->src.x1 >> 16, state->src.y1 >> 16);
  611. break;
  612. }
  613. ipu_cpmem_set_buffer(ipu_plane->ipu_ch, 0, eba);
  614. ipu_cpmem_set_buffer(ipu_plane->ipu_ch, 1, eba);
  615. ipu_idmac_lock_enable(ipu_plane->ipu_ch, num_bursts);
  616. ipu_plane_enable(ipu_plane);
  617. }
  618. static const struct drm_plane_helper_funcs ipu_plane_helper_funcs = {
  619. .prepare_fb = drm_gem_fb_prepare_fb,
  620. .atomic_check = ipu_plane_atomic_check,
  621. .atomic_disable = ipu_plane_atomic_disable,
  622. .atomic_update = ipu_plane_atomic_update,
  623. };
  624. int ipu_planes_assign_pre(struct drm_device *dev,
  625. struct drm_atomic_state *state)
  626. {
  627. struct drm_crtc_state *old_crtc_state, *crtc_state;
  628. struct drm_plane_state *plane_state;
  629. struct ipu_plane_state *ipu_state;
  630. struct ipu_plane *ipu_plane;
  631. struct drm_plane *plane;
  632. struct drm_crtc *crtc;
  633. int available_pres = ipu_prg_max_active_channels();
  634. int ret, i;
  635. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
  636. ret = drm_atomic_add_affected_planes(state, crtc);
  637. if (ret)
  638. return ret;
  639. }
  640. /*
  641. * We are going over the planes in 2 passes: first we assign PREs to
  642. * planes with a tiling modifier, which need the PREs to resolve into
  643. * linear. Any failure to assign a PRE there is fatal. In the second
  644. * pass we try to assign PREs to linear FBs, to improve memory access
  645. * patterns for them. Failure at this point is non-fatal, as we can
  646. * scan out linear FBs without a PRE.
  647. */
  648. for_each_new_plane_in_state(state, plane, plane_state, i) {
  649. ipu_state = to_ipu_plane_state(plane_state);
  650. ipu_plane = to_ipu_plane(plane);
  651. if (!plane_state->fb) {
  652. ipu_state->use_pre = false;
  653. continue;
  654. }
  655. if (!(plane_state->fb->flags & DRM_MODE_FB_MODIFIERS) ||
  656. plane_state->fb->modifier == DRM_FORMAT_MOD_LINEAR)
  657. continue;
  658. if (!ipu_prg_present(ipu_plane->ipu) || !available_pres)
  659. return -EINVAL;
  660. if (!ipu_prg_format_supported(ipu_plane->ipu,
  661. plane_state->fb->format->format,
  662. plane_state->fb->modifier))
  663. return -EINVAL;
  664. ipu_state->use_pre = true;
  665. available_pres--;
  666. }
  667. for_each_new_plane_in_state(state, plane, plane_state, i) {
  668. ipu_state = to_ipu_plane_state(plane_state);
  669. ipu_plane = to_ipu_plane(plane);
  670. if (!plane_state->fb) {
  671. ipu_state->use_pre = false;
  672. continue;
  673. }
  674. if ((plane_state->fb->flags & DRM_MODE_FB_MODIFIERS) &&
  675. plane_state->fb->modifier != DRM_FORMAT_MOD_LINEAR)
  676. continue;
  677. /* make sure that modifier is initialized */
  678. plane_state->fb->modifier = DRM_FORMAT_MOD_LINEAR;
  679. if (ipu_prg_present(ipu_plane->ipu) && available_pres &&
  680. ipu_prg_format_supported(ipu_plane->ipu,
  681. plane_state->fb->format->format,
  682. plane_state->fb->modifier)) {
  683. ipu_state->use_pre = true;
  684. available_pres--;
  685. } else {
  686. ipu_state->use_pre = false;
  687. }
  688. }
  689. return 0;
  690. }
  691. EXPORT_SYMBOL_GPL(ipu_planes_assign_pre);
  692. struct ipu_plane *ipu_plane_init(struct drm_device *dev, struct ipu_soc *ipu,
  693. int dma, int dp, unsigned int possible_crtcs,
  694. enum drm_plane_type type)
  695. {
  696. struct ipu_plane *ipu_plane;
  697. const uint64_t *modifiers = ipu_format_modifiers;
  698. int ret;
  699. DRM_DEBUG_KMS("channel %d, dp flow %d, possible_crtcs=0x%x\n",
  700. dma, dp, possible_crtcs);
  701. ipu_plane = kzalloc(sizeof(*ipu_plane), GFP_KERNEL);
  702. if (!ipu_plane) {
  703. DRM_ERROR("failed to allocate plane\n");
  704. return ERR_PTR(-ENOMEM);
  705. }
  706. ipu_plane->ipu = ipu;
  707. ipu_plane->dma = dma;
  708. ipu_plane->dp_flow = dp;
  709. if (ipu_prg_present(ipu))
  710. modifiers = pre_format_modifiers;
  711. ret = drm_universal_plane_init(dev, &ipu_plane->base, possible_crtcs,
  712. &ipu_plane_funcs, ipu_plane_formats,
  713. ARRAY_SIZE(ipu_plane_formats),
  714. modifiers, type, NULL);
  715. if (ret) {
  716. DRM_ERROR("failed to initialize plane\n");
  717. kfree(ipu_plane);
  718. return ERR_PTR(ret);
  719. }
  720. drm_plane_helper_add(&ipu_plane->base, &ipu_plane_helper_funcs);
  721. return ipu_plane;
  722. }