dce80_resource.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dce/dce_8_0_d.h"
  26. #include "dce/dce_8_0_sh_mask.h"
  27. #include "dm_services.h"
  28. #include "link_encoder.h"
  29. #include "stream_encoder.h"
  30. #include "resource.h"
  31. #include "include/irq_service_interface.h"
  32. #include "irq/dce80/irq_service_dce80.h"
  33. #include "dce110/dce110_timing_generator.h"
  34. #include "dce110/dce110_resource.h"
  35. #include "dce80/dce80_timing_generator.h"
  36. #include "dce/dce_mem_input.h"
  37. #include "dce/dce_link_encoder.h"
  38. #include "dce/dce_stream_encoder.h"
  39. #include "dce/dce_mem_input.h"
  40. #include "dce/dce_ipp.h"
  41. #include "dce/dce_transform.h"
  42. #include "dce/dce_opp.h"
  43. #include "dce/dce_clocks.h"
  44. #include "dce/dce_clock_source.h"
  45. #include "dce/dce_audio.h"
  46. #include "dce/dce_hwseq.h"
  47. #include "dce80/dce80_hw_sequencer.h"
  48. #include "dce100/dce100_resource.h"
  49. #include "reg_helper.h"
  50. /* TODO remove this include */
  51. #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
  52. #include "gmc/gmc_7_1_d.h"
  53. #include "gmc/gmc_7_1_sh_mask.h"
  54. #endif
  55. #ifndef mmDP_DPHY_INTERNAL_CTRL
  56. #define mmDP_DPHY_INTERNAL_CTRL 0x1CDE
  57. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x1CDE
  58. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x1FDE
  59. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x42DE
  60. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x45DE
  61. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x48DE
  62. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4BDE
  63. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x4EDE
  64. #endif
  65. #ifndef mmBIOS_SCRATCH_2
  66. #define mmBIOS_SCRATCH_2 0x05CB
  67. #define mmBIOS_SCRATCH_6 0x05CF
  68. #endif
  69. #ifndef mmDP_DPHY_FAST_TRAINING
  70. #define mmDP_DPHY_FAST_TRAINING 0x1CCE
  71. #define mmDP0_DP_DPHY_FAST_TRAINING 0x1CCE
  72. #define mmDP1_DP_DPHY_FAST_TRAINING 0x1FCE
  73. #define mmDP2_DP_DPHY_FAST_TRAINING 0x42CE
  74. #define mmDP3_DP_DPHY_FAST_TRAINING 0x45CE
  75. #define mmDP4_DP_DPHY_FAST_TRAINING 0x48CE
  76. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4BCE
  77. #define mmDP6_DP_DPHY_FAST_TRAINING 0x4ECE
  78. #endif
  79. #ifndef mmHPD_DC_HPD_CONTROL
  80. #define mmHPD_DC_HPD_CONTROL 0x189A
  81. #define mmHPD0_DC_HPD_CONTROL 0x189A
  82. #define mmHPD1_DC_HPD_CONTROL 0x18A2
  83. #define mmHPD2_DC_HPD_CONTROL 0x18AA
  84. #define mmHPD3_DC_HPD_CONTROL 0x18B2
  85. #define mmHPD4_DC_HPD_CONTROL 0x18BA
  86. #define mmHPD5_DC_HPD_CONTROL 0x18C2
  87. #endif
  88. #define DCE11_DIG_FE_CNTL 0x4a00
  89. #define DCE11_DIG_BE_CNTL 0x4a47
  90. #define DCE11_DP_SEC 0x4ac3
  91. static const struct dce110_timing_generator_offsets dce80_tg_offsets[] = {
  92. {
  93. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  94. .dcp = (mmGRPH_CONTROL - mmGRPH_CONTROL),
  95. .dmif = (mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL
  96. - mmDPG_WATERMARK_MASK_CONTROL),
  97. },
  98. {
  99. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  100. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  101. .dmif = (mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL
  102. - mmDPG_WATERMARK_MASK_CONTROL),
  103. },
  104. {
  105. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  106. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  107. .dmif = (mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL
  108. - mmDPG_WATERMARK_MASK_CONTROL),
  109. },
  110. {
  111. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  112. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  113. .dmif = (mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL
  114. - mmDPG_WATERMARK_MASK_CONTROL),
  115. },
  116. {
  117. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  118. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  119. .dmif = (mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL
  120. - mmDPG_WATERMARK_MASK_CONTROL),
  121. },
  122. {
  123. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  124. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  125. .dmif = (mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL
  126. - mmDPG_WATERMARK_MASK_CONTROL),
  127. }
  128. };
  129. /* set register offset */
  130. #define SR(reg_name)\
  131. .reg_name = mm ## reg_name
  132. /* set register offset with instance */
  133. #define SRI(reg_name, block, id)\
  134. .reg_name = mm ## block ## id ## _ ## reg_name
  135. static const struct dce_disp_clk_registers disp_clk_regs = {
  136. CLK_COMMON_REG_LIST_DCE_BASE()
  137. };
  138. static const struct dce_disp_clk_shift disp_clk_shift = {
  139. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  140. };
  141. static const struct dce_disp_clk_mask disp_clk_mask = {
  142. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  143. };
  144. #define ipp_regs(id)\
  145. [id] = {\
  146. IPP_COMMON_REG_LIST_DCE_BASE(id)\
  147. }
  148. static const struct dce_ipp_registers ipp_regs[] = {
  149. ipp_regs(0),
  150. ipp_regs(1),
  151. ipp_regs(2),
  152. ipp_regs(3),
  153. ipp_regs(4),
  154. ipp_regs(5)
  155. };
  156. static const struct dce_ipp_shift ipp_shift = {
  157. IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  158. };
  159. static const struct dce_ipp_mask ipp_mask = {
  160. IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  161. };
  162. #define transform_regs(id)\
  163. [id] = {\
  164. XFM_COMMON_REG_LIST_DCE80(id)\
  165. }
  166. static const struct dce_transform_registers xfm_regs[] = {
  167. transform_regs(0),
  168. transform_regs(1),
  169. transform_regs(2),
  170. transform_regs(3),
  171. transform_regs(4),
  172. transform_regs(5)
  173. };
  174. static const struct dce_transform_shift xfm_shift = {
  175. XFM_COMMON_MASK_SH_LIST_DCE80(__SHIFT)
  176. };
  177. static const struct dce_transform_mask xfm_mask = {
  178. XFM_COMMON_MASK_SH_LIST_DCE80(_MASK)
  179. };
  180. #define aux_regs(id)\
  181. [id] = {\
  182. AUX_REG_LIST(id)\
  183. }
  184. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  185. aux_regs(0),
  186. aux_regs(1),
  187. aux_regs(2),
  188. aux_regs(3),
  189. aux_regs(4),
  190. aux_regs(5)
  191. };
  192. #define hpd_regs(id)\
  193. [id] = {\
  194. HPD_REG_LIST(id)\
  195. }
  196. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  197. hpd_regs(0),
  198. hpd_regs(1),
  199. hpd_regs(2),
  200. hpd_regs(3),
  201. hpd_regs(4),
  202. hpd_regs(5)
  203. };
  204. #define link_regs(id)\
  205. [id] = {\
  206. LE_DCE80_REG_LIST(id)\
  207. }
  208. static const struct dce110_link_enc_registers link_enc_regs[] = {
  209. link_regs(0),
  210. link_regs(1),
  211. link_regs(2),
  212. link_regs(3),
  213. link_regs(4),
  214. link_regs(5),
  215. link_regs(6),
  216. };
  217. #define stream_enc_regs(id)\
  218. [id] = {\
  219. SE_COMMON_REG_LIST_DCE_BASE(id),\
  220. .AFMT_CNTL = 0,\
  221. }
  222. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  223. stream_enc_regs(0),
  224. stream_enc_regs(1),
  225. stream_enc_regs(2),
  226. stream_enc_regs(3),
  227. stream_enc_regs(4),
  228. stream_enc_regs(5),
  229. stream_enc_regs(6)
  230. };
  231. static const struct dce_stream_encoder_shift se_shift = {
  232. SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
  233. };
  234. static const struct dce_stream_encoder_mask se_mask = {
  235. SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
  236. };
  237. #define opp_regs(id)\
  238. [id] = {\
  239. OPP_DCE_80_REG_LIST(id),\
  240. }
  241. static const struct dce_opp_registers opp_regs[] = {
  242. opp_regs(0),
  243. opp_regs(1),
  244. opp_regs(2),
  245. opp_regs(3),
  246. opp_regs(4),
  247. opp_regs(5)
  248. };
  249. static const struct dce_opp_shift opp_shift = {
  250. OPP_COMMON_MASK_SH_LIST_DCE_80(__SHIFT)
  251. };
  252. static const struct dce_opp_mask opp_mask = {
  253. OPP_COMMON_MASK_SH_LIST_DCE_80(_MASK)
  254. };
  255. #define audio_regs(id)\
  256. [id] = {\
  257. AUD_COMMON_REG_LIST(id)\
  258. }
  259. static const struct dce_audio_registers audio_regs[] = {
  260. audio_regs(0),
  261. audio_regs(1),
  262. audio_regs(2),
  263. audio_regs(3),
  264. audio_regs(4),
  265. audio_regs(5),
  266. audio_regs(6),
  267. };
  268. static const struct dce_audio_shift audio_shift = {
  269. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  270. };
  271. static const struct dce_aduio_mask audio_mask = {
  272. AUD_COMMON_MASK_SH_LIST(_MASK)
  273. };
  274. #define clk_src_regs(id)\
  275. [id] = {\
  276. CS_COMMON_REG_LIST_DCE_80(id),\
  277. }
  278. static const struct dce110_clk_src_regs clk_src_regs[] = {
  279. clk_src_regs(0),
  280. clk_src_regs(1),
  281. clk_src_regs(2)
  282. };
  283. static const struct dce110_clk_src_shift cs_shift = {
  284. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  285. };
  286. static const struct dce110_clk_src_mask cs_mask = {
  287. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  288. };
  289. static const struct bios_registers bios_regs = {
  290. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  291. };
  292. static const struct resource_caps res_cap = {
  293. .num_timing_generator = 6,
  294. .num_audio = 6,
  295. .num_stream_encoder = 6,
  296. .num_pll = 3,
  297. };
  298. static const struct resource_caps res_cap_81 = {
  299. .num_timing_generator = 4,
  300. .num_audio = 7,
  301. .num_stream_encoder = 7,
  302. .num_pll = 3,
  303. };
  304. static const struct resource_caps res_cap_83 = {
  305. .num_timing_generator = 2,
  306. .num_audio = 6,
  307. .num_stream_encoder = 6,
  308. .num_pll = 2,
  309. };
  310. #define CTX ctx
  311. #define REG(reg) mm ## reg
  312. #ifndef mmCC_DC_HDMI_STRAPS
  313. #define mmCC_DC_HDMI_STRAPS 0x1918
  314. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  315. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  316. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  317. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  318. #endif
  319. static void read_dce_straps(
  320. struct dc_context *ctx,
  321. struct resource_straps *straps)
  322. {
  323. REG_GET_2(CC_DC_HDMI_STRAPS,
  324. HDMI_DISABLE, &straps->hdmi_disable,
  325. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  326. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  327. }
  328. static struct audio *create_audio(
  329. struct dc_context *ctx, unsigned int inst)
  330. {
  331. return dce_audio_create(ctx, inst,
  332. &audio_regs[inst], &audio_shift, &audio_mask);
  333. }
  334. static struct timing_generator *dce80_timing_generator_create(
  335. struct dc_context *ctx,
  336. uint32_t instance,
  337. const struct dce110_timing_generator_offsets *offsets)
  338. {
  339. struct dce110_timing_generator *tg110 =
  340. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  341. if (!tg110)
  342. return NULL;
  343. dce80_timing_generator_construct(tg110, ctx, instance, offsets);
  344. return &tg110->base;
  345. }
  346. static struct output_pixel_processor *dce80_opp_create(
  347. struct dc_context *ctx,
  348. uint32_t inst)
  349. {
  350. struct dce110_opp *opp =
  351. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  352. if (!opp)
  353. return NULL;
  354. dce110_opp_construct(opp,
  355. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  356. return &opp->base;
  357. }
  358. static struct stream_encoder *dce80_stream_encoder_create(
  359. enum engine_id eng_id,
  360. struct dc_context *ctx)
  361. {
  362. struct dce110_stream_encoder *enc110 =
  363. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  364. if (!enc110)
  365. return NULL;
  366. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  367. &stream_enc_regs[eng_id],
  368. &se_shift, &se_mask);
  369. return &enc110->base;
  370. }
  371. #define SRII(reg_name, block, id)\
  372. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  373. static const struct dce_hwseq_registers hwseq_reg = {
  374. HWSEQ_DCE8_REG_LIST()
  375. };
  376. static const struct dce_hwseq_shift hwseq_shift = {
  377. HWSEQ_DCE8_MASK_SH_LIST(__SHIFT)
  378. };
  379. static const struct dce_hwseq_mask hwseq_mask = {
  380. HWSEQ_DCE8_MASK_SH_LIST(_MASK)
  381. };
  382. static struct dce_hwseq *dce80_hwseq_create(
  383. struct dc_context *ctx)
  384. {
  385. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  386. if (hws) {
  387. hws->ctx = ctx;
  388. hws->regs = &hwseq_reg;
  389. hws->shifts = &hwseq_shift;
  390. hws->masks = &hwseq_mask;
  391. }
  392. return hws;
  393. }
  394. static const struct resource_create_funcs res_create_funcs = {
  395. .read_dce_straps = read_dce_straps,
  396. .create_audio = create_audio,
  397. .create_stream_encoder = dce80_stream_encoder_create,
  398. .create_hwseq = dce80_hwseq_create,
  399. };
  400. #define mi_inst_regs(id) { \
  401. MI_DCE8_REG_LIST(id), \
  402. .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
  403. }
  404. static const struct dce_mem_input_registers mi_regs[] = {
  405. mi_inst_regs(0),
  406. mi_inst_regs(1),
  407. mi_inst_regs(2),
  408. mi_inst_regs(3),
  409. mi_inst_regs(4),
  410. mi_inst_regs(5),
  411. };
  412. static const struct dce_mem_input_shift mi_shifts = {
  413. MI_DCE8_MASK_SH_LIST(__SHIFT),
  414. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
  415. };
  416. static const struct dce_mem_input_mask mi_masks = {
  417. MI_DCE8_MASK_SH_LIST(_MASK),
  418. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
  419. };
  420. static struct mem_input *dce80_mem_input_create(
  421. struct dc_context *ctx,
  422. uint32_t inst)
  423. {
  424. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  425. GFP_KERNEL);
  426. if (!dce_mi) {
  427. BREAK_TO_DEBUGGER();
  428. return NULL;
  429. }
  430. dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  431. dce_mi->wa.single_head_rdreq_dmif_limit = 2;
  432. return &dce_mi->base;
  433. }
  434. static void dce80_transform_destroy(struct transform **xfm)
  435. {
  436. kfree(TO_DCE_TRANSFORM(*xfm));
  437. *xfm = NULL;
  438. }
  439. static struct transform *dce80_transform_create(
  440. struct dc_context *ctx,
  441. uint32_t inst)
  442. {
  443. struct dce_transform *transform =
  444. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  445. if (!transform)
  446. return NULL;
  447. dce_transform_construct(transform, ctx, inst,
  448. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  449. transform->prescaler_on = false;
  450. return &transform->base;
  451. }
  452. static const struct encoder_feature_support link_enc_feature = {
  453. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  454. .max_hdmi_pixel_clock = 297000,
  455. .flags.bits.IS_HBR2_CAPABLE = true,
  456. .flags.bits.IS_TPS3_CAPABLE = true,
  457. .flags.bits.IS_YCBCR_CAPABLE = true
  458. };
  459. struct link_encoder *dce80_link_encoder_create(
  460. const struct encoder_init_data *enc_init_data)
  461. {
  462. struct dce110_link_encoder *enc110 =
  463. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  464. if (!enc110)
  465. return NULL;
  466. dce110_link_encoder_construct(enc110,
  467. enc_init_data,
  468. &link_enc_feature,
  469. &link_enc_regs[enc_init_data->transmitter],
  470. &link_enc_aux_regs[enc_init_data->channel - 1],
  471. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  472. return &enc110->base;
  473. }
  474. struct clock_source *dce80_clock_source_create(
  475. struct dc_context *ctx,
  476. struct dc_bios *bios,
  477. enum clock_source_id id,
  478. const struct dce110_clk_src_regs *regs,
  479. bool dp_clk_src)
  480. {
  481. struct dce110_clk_src *clk_src =
  482. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  483. if (!clk_src)
  484. return NULL;
  485. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  486. regs, &cs_shift, &cs_mask)) {
  487. clk_src->base.dp_clk_src = dp_clk_src;
  488. return &clk_src->base;
  489. }
  490. BREAK_TO_DEBUGGER();
  491. return NULL;
  492. }
  493. void dce80_clock_source_destroy(struct clock_source **clk_src)
  494. {
  495. kfree(TO_DCE110_CLK_SRC(*clk_src));
  496. *clk_src = NULL;
  497. }
  498. static struct input_pixel_processor *dce80_ipp_create(
  499. struct dc_context *ctx, uint32_t inst)
  500. {
  501. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  502. if (!ipp) {
  503. BREAK_TO_DEBUGGER();
  504. return NULL;
  505. }
  506. dce_ipp_construct(ipp, ctx, inst,
  507. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  508. return &ipp->base;
  509. }
  510. static void destruct(struct dce110_resource_pool *pool)
  511. {
  512. unsigned int i;
  513. for (i = 0; i < pool->base.pipe_count; i++) {
  514. if (pool->base.opps[i] != NULL)
  515. dce110_opp_destroy(&pool->base.opps[i]);
  516. if (pool->base.transforms[i] != NULL)
  517. dce80_transform_destroy(&pool->base.transforms[i]);
  518. if (pool->base.ipps[i] != NULL)
  519. dce_ipp_destroy(&pool->base.ipps[i]);
  520. if (pool->base.mis[i] != NULL) {
  521. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  522. pool->base.mis[i] = NULL;
  523. }
  524. if (pool->base.timing_generators[i] != NULL) {
  525. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  526. pool->base.timing_generators[i] = NULL;
  527. }
  528. }
  529. for (i = 0; i < pool->base.stream_enc_count; i++) {
  530. if (pool->base.stream_enc[i] != NULL)
  531. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  532. }
  533. for (i = 0; i < pool->base.clk_src_count; i++) {
  534. if (pool->base.clock_sources[i] != NULL) {
  535. dce80_clock_source_destroy(&pool->base.clock_sources[i]);
  536. }
  537. }
  538. if (pool->base.dp_clock_source != NULL)
  539. dce80_clock_source_destroy(&pool->base.dp_clock_source);
  540. for (i = 0; i < pool->base.audio_count; i++) {
  541. if (pool->base.audios[i] != NULL) {
  542. dce_aud_destroy(&pool->base.audios[i]);
  543. }
  544. }
  545. if (pool->base.display_clock != NULL)
  546. dce_disp_clk_destroy(&pool->base.display_clock);
  547. if (pool->base.irqs != NULL) {
  548. dal_irq_service_destroy(&pool->base.irqs);
  549. }
  550. }
  551. static enum dc_status build_mapped_resource(
  552. const struct dc *dc,
  553. struct dc_state *context,
  554. struct dc_stream_state *stream)
  555. {
  556. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(&context->res_ctx, stream);
  557. if (!pipe_ctx)
  558. return DC_ERROR_UNEXPECTED;
  559. dce110_resource_build_pipe_hw_param(pipe_ctx);
  560. resource_build_info_frame(pipe_ctx);
  561. return DC_OK;
  562. }
  563. bool dce80_validate_bandwidth(
  564. struct dc *dc,
  565. struct dc_state *context)
  566. {
  567. /* TODO implement when needed but for now hardcode max value*/
  568. context->bw.dce.dispclk_khz = 681000;
  569. context->bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER;
  570. return true;
  571. }
  572. static bool dce80_validate_surface_sets(
  573. struct dc_state *context)
  574. {
  575. int i;
  576. for (i = 0; i < context->stream_count; i++) {
  577. if (context->stream_status[i].plane_count == 0)
  578. continue;
  579. if (context->stream_status[i].plane_count > 1)
  580. return false;
  581. if (context->stream_status[i].plane_states[0]->format
  582. >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  583. return false;
  584. }
  585. return true;
  586. }
  587. enum dc_status dce80_validate_global(
  588. struct dc *dc,
  589. struct dc_state *context)
  590. {
  591. if (!dce80_validate_surface_sets(context))
  592. return DC_FAIL_SURFACE_VALIDATE;
  593. return DC_OK;
  594. }
  595. enum dc_status dce80_validate_guaranteed(
  596. struct dc *dc,
  597. struct dc_stream_state *dc_stream,
  598. struct dc_state *context)
  599. {
  600. enum dc_status result = DC_ERROR_UNEXPECTED;
  601. context->streams[0] = dc_stream;
  602. dc_stream_retain(context->streams[0]);
  603. context->stream_count++;
  604. result = resource_map_pool_resources(dc, context, dc_stream);
  605. if (result == DC_OK)
  606. result = resource_map_clock_resources(dc, context, dc_stream);
  607. if (result == DC_OK)
  608. result = build_mapped_resource(dc, context, dc_stream);
  609. if (result == DC_OK) {
  610. validate_guaranteed_copy_streams(
  611. context, dc->caps.max_streams);
  612. result = resource_build_scaling_params_for_context(dc, context);
  613. }
  614. if (result == DC_OK)
  615. result = dce80_validate_bandwidth(dc, context);
  616. return result;
  617. }
  618. static void dce80_destroy_resource_pool(struct resource_pool **pool)
  619. {
  620. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  621. destruct(dce110_pool);
  622. kfree(dce110_pool);
  623. *pool = NULL;
  624. }
  625. static const struct resource_funcs dce80_res_pool_funcs = {
  626. .destroy = dce80_destroy_resource_pool,
  627. .link_enc_create = dce80_link_encoder_create,
  628. .validate_guaranteed = dce80_validate_guaranteed,
  629. .validate_bandwidth = dce80_validate_bandwidth,
  630. .validate_plane = dce100_validate_plane,
  631. .add_stream_to_ctx = dce100_add_stream_to_ctx,
  632. .validate_global = dce80_validate_global
  633. };
  634. static bool dce80_construct(
  635. uint8_t num_virtual_links,
  636. struct dc *dc,
  637. struct dce110_resource_pool *pool)
  638. {
  639. unsigned int i;
  640. struct dc_context *ctx = dc->ctx;
  641. struct dc_firmware_info info;
  642. struct dc_bios *bp;
  643. struct dm_pp_static_clock_info static_clk_info = {0};
  644. ctx->dc_bios->regs = &bios_regs;
  645. pool->base.res_cap = &res_cap;
  646. pool->base.funcs = &dce80_res_pool_funcs;
  647. /*************************************************
  648. * Resource + asic cap harcoding *
  649. *************************************************/
  650. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  651. pool->base.pipe_count = res_cap.num_timing_generator;
  652. dc->caps.max_downscale_ratio = 200;
  653. dc->caps.i2c_speed_in_khz = 40;
  654. dc->caps.max_cursor_size = 128;
  655. /*************************************************
  656. * Create resources *
  657. *************************************************/
  658. bp = ctx->dc_bios;
  659. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  660. info.external_clock_source_frequency_for_dp != 0) {
  661. pool->base.dp_clock_source =
  662. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  663. pool->base.clock_sources[0] =
  664. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  665. pool->base.clock_sources[1] =
  666. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  667. pool->base.clock_sources[2] =
  668. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  669. pool->base.clk_src_count = 3;
  670. } else {
  671. pool->base.dp_clock_source =
  672. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  673. pool->base.clock_sources[0] =
  674. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  675. pool->base.clock_sources[1] =
  676. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  677. pool->base.clk_src_count = 2;
  678. }
  679. if (pool->base.dp_clock_source == NULL) {
  680. dm_error("DC: failed to create dp clock source!\n");
  681. BREAK_TO_DEBUGGER();
  682. goto res_create_fail;
  683. }
  684. for (i = 0; i < pool->base.clk_src_count; i++) {
  685. if (pool->base.clock_sources[i] == NULL) {
  686. dm_error("DC: failed to create clock sources!\n");
  687. BREAK_TO_DEBUGGER();
  688. goto res_create_fail;
  689. }
  690. }
  691. pool->base.display_clock = dce_disp_clk_create(ctx,
  692. &disp_clk_regs,
  693. &disp_clk_shift,
  694. &disp_clk_mask);
  695. if (pool->base.display_clock == NULL) {
  696. dm_error("DC: failed to create display clock!\n");
  697. BREAK_TO_DEBUGGER();
  698. goto res_create_fail;
  699. }
  700. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  701. pool->base.display_clock->max_clks_state =
  702. static_clk_info.max_clocks_state;
  703. {
  704. struct irq_service_init_data init_data;
  705. init_data.ctx = dc->ctx;
  706. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  707. if (!pool->base.irqs)
  708. goto res_create_fail;
  709. }
  710. for (i = 0; i < pool->base.pipe_count; i++) {
  711. pool->base.timing_generators[i] = dce80_timing_generator_create(
  712. ctx, i, &dce80_tg_offsets[i]);
  713. if (pool->base.timing_generators[i] == NULL) {
  714. BREAK_TO_DEBUGGER();
  715. dm_error("DC: failed to create tg!\n");
  716. goto res_create_fail;
  717. }
  718. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  719. if (pool->base.mis[i] == NULL) {
  720. BREAK_TO_DEBUGGER();
  721. dm_error("DC: failed to create memory input!\n");
  722. goto res_create_fail;
  723. }
  724. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  725. if (pool->base.ipps[i] == NULL) {
  726. BREAK_TO_DEBUGGER();
  727. dm_error("DC: failed to create input pixel processor!\n");
  728. goto res_create_fail;
  729. }
  730. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  731. if (pool->base.transforms[i] == NULL) {
  732. BREAK_TO_DEBUGGER();
  733. dm_error("DC: failed to create transform!\n");
  734. goto res_create_fail;
  735. }
  736. pool->base.opps[i] = dce80_opp_create(ctx, i);
  737. if (pool->base.opps[i] == NULL) {
  738. BREAK_TO_DEBUGGER();
  739. dm_error("DC: failed to create output pixel processor!\n");
  740. goto res_create_fail;
  741. }
  742. }
  743. dc->caps.max_planes = pool->base.pipe_count;
  744. if (!resource_construct(num_virtual_links, dc, &pool->base,
  745. &res_create_funcs))
  746. goto res_create_fail;
  747. /* Create hardware sequencer */
  748. dce80_hw_sequencer_construct(dc);
  749. return true;
  750. res_create_fail:
  751. destruct(pool);
  752. return false;
  753. }
  754. struct resource_pool *dce80_create_resource_pool(
  755. uint8_t num_virtual_links,
  756. struct dc *dc)
  757. {
  758. struct dce110_resource_pool *pool =
  759. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  760. if (!pool)
  761. return NULL;
  762. if (dce80_construct(num_virtual_links, dc, pool))
  763. return &pool->base;
  764. BREAK_TO_DEBUGGER();
  765. return NULL;
  766. }
  767. static bool dce81_construct(
  768. uint8_t num_virtual_links,
  769. struct dc *dc,
  770. struct dce110_resource_pool *pool)
  771. {
  772. unsigned int i;
  773. struct dc_context *ctx = dc->ctx;
  774. struct dc_firmware_info info;
  775. struct dc_bios *bp;
  776. struct dm_pp_static_clock_info static_clk_info = {0};
  777. ctx->dc_bios->regs = &bios_regs;
  778. pool->base.res_cap = &res_cap_81;
  779. pool->base.funcs = &dce80_res_pool_funcs;
  780. /*************************************************
  781. * Resource + asic cap harcoding *
  782. *************************************************/
  783. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  784. pool->base.pipe_count = res_cap_81.num_timing_generator;
  785. dc->caps.max_downscale_ratio = 200;
  786. dc->caps.i2c_speed_in_khz = 40;
  787. dc->caps.max_cursor_size = 128;
  788. dc->caps.is_apu = true;
  789. /*************************************************
  790. * Create resources *
  791. *************************************************/
  792. bp = ctx->dc_bios;
  793. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  794. info.external_clock_source_frequency_for_dp != 0) {
  795. pool->base.dp_clock_source =
  796. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  797. pool->base.clock_sources[0] =
  798. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  799. pool->base.clock_sources[1] =
  800. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  801. pool->base.clock_sources[2] =
  802. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  803. pool->base.clk_src_count = 3;
  804. } else {
  805. pool->base.dp_clock_source =
  806. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  807. pool->base.clock_sources[0] =
  808. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  809. pool->base.clock_sources[1] =
  810. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  811. pool->base.clk_src_count = 2;
  812. }
  813. if (pool->base.dp_clock_source == NULL) {
  814. dm_error("DC: failed to create dp clock source!\n");
  815. BREAK_TO_DEBUGGER();
  816. goto res_create_fail;
  817. }
  818. for (i = 0; i < pool->base.clk_src_count; i++) {
  819. if (pool->base.clock_sources[i] == NULL) {
  820. dm_error("DC: failed to create clock sources!\n");
  821. BREAK_TO_DEBUGGER();
  822. goto res_create_fail;
  823. }
  824. }
  825. pool->base.display_clock = dce_disp_clk_create(ctx,
  826. &disp_clk_regs,
  827. &disp_clk_shift,
  828. &disp_clk_mask);
  829. if (pool->base.display_clock == NULL) {
  830. dm_error("DC: failed to create display clock!\n");
  831. BREAK_TO_DEBUGGER();
  832. goto res_create_fail;
  833. }
  834. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  835. pool->base.display_clock->max_clks_state =
  836. static_clk_info.max_clocks_state;
  837. {
  838. struct irq_service_init_data init_data;
  839. init_data.ctx = dc->ctx;
  840. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  841. if (!pool->base.irqs)
  842. goto res_create_fail;
  843. }
  844. for (i = 0; i < pool->base.pipe_count; i++) {
  845. pool->base.timing_generators[i] = dce80_timing_generator_create(
  846. ctx, i, &dce80_tg_offsets[i]);
  847. if (pool->base.timing_generators[i] == NULL) {
  848. BREAK_TO_DEBUGGER();
  849. dm_error("DC: failed to create tg!\n");
  850. goto res_create_fail;
  851. }
  852. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  853. if (pool->base.mis[i] == NULL) {
  854. BREAK_TO_DEBUGGER();
  855. dm_error("DC: failed to create memory input!\n");
  856. goto res_create_fail;
  857. }
  858. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  859. if (pool->base.ipps[i] == NULL) {
  860. BREAK_TO_DEBUGGER();
  861. dm_error("DC: failed to create input pixel processor!\n");
  862. goto res_create_fail;
  863. }
  864. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  865. if (pool->base.transforms[i] == NULL) {
  866. BREAK_TO_DEBUGGER();
  867. dm_error("DC: failed to create transform!\n");
  868. goto res_create_fail;
  869. }
  870. pool->base.opps[i] = dce80_opp_create(ctx, i);
  871. if (pool->base.opps[i] == NULL) {
  872. BREAK_TO_DEBUGGER();
  873. dm_error("DC: failed to create output pixel processor!\n");
  874. goto res_create_fail;
  875. }
  876. }
  877. dc->caps.max_planes = pool->base.pipe_count;
  878. if (!resource_construct(num_virtual_links, dc, &pool->base,
  879. &res_create_funcs))
  880. goto res_create_fail;
  881. /* Create hardware sequencer */
  882. dce80_hw_sequencer_construct(dc);
  883. return true;
  884. res_create_fail:
  885. destruct(pool);
  886. return false;
  887. }
  888. struct resource_pool *dce81_create_resource_pool(
  889. uint8_t num_virtual_links,
  890. struct dc *dc)
  891. {
  892. struct dce110_resource_pool *pool =
  893. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  894. if (!pool)
  895. return NULL;
  896. if (dce81_construct(num_virtual_links, dc, pool))
  897. return &pool->base;
  898. BREAK_TO_DEBUGGER();
  899. return NULL;
  900. }
  901. static bool dce83_construct(
  902. uint8_t num_virtual_links,
  903. struct dc *dc,
  904. struct dce110_resource_pool *pool)
  905. {
  906. unsigned int i;
  907. struct dc_context *ctx = dc->ctx;
  908. struct dc_firmware_info info;
  909. struct dc_bios *bp;
  910. struct dm_pp_static_clock_info static_clk_info = {0};
  911. ctx->dc_bios->regs = &bios_regs;
  912. pool->base.res_cap = &res_cap_83;
  913. pool->base.funcs = &dce80_res_pool_funcs;
  914. /*************************************************
  915. * Resource + asic cap harcoding *
  916. *************************************************/
  917. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  918. pool->base.pipe_count = res_cap_83.num_timing_generator;
  919. dc->caps.max_downscale_ratio = 200;
  920. dc->caps.i2c_speed_in_khz = 40;
  921. dc->caps.max_cursor_size = 128;
  922. dc->caps.is_apu = true;
  923. /*************************************************
  924. * Create resources *
  925. *************************************************/
  926. bp = ctx->dc_bios;
  927. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  928. info.external_clock_source_frequency_for_dp != 0) {
  929. pool->base.dp_clock_source =
  930. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  931. pool->base.clock_sources[0] =
  932. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], false);
  933. pool->base.clock_sources[1] =
  934. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
  935. pool->base.clk_src_count = 2;
  936. } else {
  937. pool->base.dp_clock_source =
  938. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], true);
  939. pool->base.clock_sources[0] =
  940. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
  941. pool->base.clk_src_count = 1;
  942. }
  943. if (pool->base.dp_clock_source == NULL) {
  944. dm_error("DC: failed to create dp clock source!\n");
  945. BREAK_TO_DEBUGGER();
  946. goto res_create_fail;
  947. }
  948. for (i = 0; i < pool->base.clk_src_count; i++) {
  949. if (pool->base.clock_sources[i] == NULL) {
  950. dm_error("DC: failed to create clock sources!\n");
  951. BREAK_TO_DEBUGGER();
  952. goto res_create_fail;
  953. }
  954. }
  955. pool->base.display_clock = dce_disp_clk_create(ctx,
  956. &disp_clk_regs,
  957. &disp_clk_shift,
  958. &disp_clk_mask);
  959. if (pool->base.display_clock == NULL) {
  960. dm_error("DC: failed to create display clock!\n");
  961. BREAK_TO_DEBUGGER();
  962. goto res_create_fail;
  963. }
  964. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  965. pool->base.display_clock->max_clks_state =
  966. static_clk_info.max_clocks_state;
  967. {
  968. struct irq_service_init_data init_data;
  969. init_data.ctx = dc->ctx;
  970. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  971. if (!pool->base.irqs)
  972. goto res_create_fail;
  973. }
  974. for (i = 0; i < pool->base.pipe_count; i++) {
  975. pool->base.timing_generators[i] = dce80_timing_generator_create(
  976. ctx, i, &dce80_tg_offsets[i]);
  977. if (pool->base.timing_generators[i] == NULL) {
  978. BREAK_TO_DEBUGGER();
  979. dm_error("DC: failed to create tg!\n");
  980. goto res_create_fail;
  981. }
  982. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  983. if (pool->base.mis[i] == NULL) {
  984. BREAK_TO_DEBUGGER();
  985. dm_error("DC: failed to create memory input!\n");
  986. goto res_create_fail;
  987. }
  988. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  989. if (pool->base.ipps[i] == NULL) {
  990. BREAK_TO_DEBUGGER();
  991. dm_error("DC: failed to create input pixel processor!\n");
  992. goto res_create_fail;
  993. }
  994. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  995. if (pool->base.transforms[i] == NULL) {
  996. BREAK_TO_DEBUGGER();
  997. dm_error("DC: failed to create transform!\n");
  998. goto res_create_fail;
  999. }
  1000. pool->base.opps[i] = dce80_opp_create(ctx, i);
  1001. if (pool->base.opps[i] == NULL) {
  1002. BREAK_TO_DEBUGGER();
  1003. dm_error("DC: failed to create output pixel processor!\n");
  1004. goto res_create_fail;
  1005. }
  1006. }
  1007. dc->caps.max_planes = pool->base.pipe_count;
  1008. if (!resource_construct(num_virtual_links, dc, &pool->base,
  1009. &res_create_funcs))
  1010. goto res_create_fail;
  1011. /* Create hardware sequencer */
  1012. dce80_hw_sequencer_construct(dc);
  1013. return true;
  1014. res_create_fail:
  1015. destruct(pool);
  1016. return false;
  1017. }
  1018. struct resource_pool *dce83_create_resource_pool(
  1019. uint8_t num_virtual_links,
  1020. struct dc *dc)
  1021. {
  1022. struct dce110_resource_pool *pool =
  1023. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  1024. if (!pool)
  1025. return NULL;
  1026. if (dce83_construct(num_virtual_links, dc, pool))
  1027. return &pool->base;
  1028. BREAK_TO_DEBUGGER();
  1029. return NULL;
  1030. }