dce120_resource.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.cls
  3. *
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: AMD
  24. *
  25. */
  26. #include "dm_services.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "include/irq_service_interface.h"
  30. #include "dce120_resource.h"
  31. #include "dce112/dce112_resource.h"
  32. #include "dce110/dce110_resource.h"
  33. #include "../virtual/virtual_stream_encoder.h"
  34. #include "dce120_timing_generator.h"
  35. #include "irq/dce120/irq_service_dce120.h"
  36. #include "dce/dce_opp.h"
  37. #include "dce/dce_clock_source.h"
  38. #include "dce/dce_clocks.h"
  39. #include "dce/dce_ipp.h"
  40. #include "dce/dce_mem_input.h"
  41. #include "dce110/dce110_hw_sequencer.h"
  42. #include "dce120/dce120_hw_sequencer.h"
  43. #include "dce/dce_transform.h"
  44. #include "dce/dce_audio.h"
  45. #include "dce/dce_link_encoder.h"
  46. #include "dce/dce_stream_encoder.h"
  47. #include "dce/dce_hwseq.h"
  48. #include "dce/dce_abm.h"
  49. #include "dce/dce_dmcu.h"
  50. #include "dce/dce_12_0_offset.h"
  51. #include "dce/dce_12_0_sh_mask.h"
  52. #include "soc15ip.h"
  53. #include "nbio/nbio_6_1_offset.h"
  54. #include "reg_helper.h"
  55. #include "dce100/dce100_resource.h"
  56. #ifndef mmDP0_DP_DPHY_INTERNAL_CTRL
  57. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x210f
  58. #define mmDP0_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  59. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x220f
  60. #define mmDP1_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  61. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x230f
  62. #define mmDP2_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  63. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x240f
  64. #define mmDP3_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  65. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x250f
  66. #define mmDP4_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  67. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x260f
  68. #define mmDP5_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  69. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x270f
  70. #define mmDP6_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  71. #endif
  72. enum dce120_clk_src_array_id {
  73. DCE120_CLK_SRC_PLL0,
  74. DCE120_CLK_SRC_PLL1,
  75. DCE120_CLK_SRC_PLL2,
  76. DCE120_CLK_SRC_PLL3,
  77. DCE120_CLK_SRC_PLL4,
  78. DCE120_CLK_SRC_PLL5,
  79. DCE120_CLK_SRC_TOTAL
  80. };
  81. static const struct dce110_timing_generator_offsets dce120_tg_offsets[] = {
  82. {
  83. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  84. },
  85. {
  86. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  87. },
  88. {
  89. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  90. },
  91. {
  92. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  93. },
  94. {
  95. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  96. },
  97. {
  98. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  99. }
  100. };
  101. /* begin *********************
  102. * macros to expend register list macro defined in HW object header file */
  103. #define BASE_INNER(seg) \
  104. DCE_BASE__INST0_SEG ## seg
  105. #define NBIO_BASE_INNER(seg) \
  106. NBIF_BASE__INST0_SEG ## seg
  107. #define NBIO_BASE(seg) \
  108. NBIO_BASE_INNER(seg)
  109. /* compile time expand base address. */
  110. #define BASE(seg) \
  111. BASE_INNER(seg)
  112. #define SR(reg_name)\
  113. .reg_name = BASE(mm ## reg_name ## _BASE_IDX) + \
  114. mm ## reg_name
  115. #define SRI(reg_name, block, id)\
  116. .reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
  117. mm ## block ## id ## _ ## reg_name
  118. /* macros to expend register list macro defined in HW object header file
  119. * end *********************/
  120. static const struct dce_dmcu_registers dmcu_regs = {
  121. DMCU_DCE110_COMMON_REG_LIST()
  122. };
  123. static const struct dce_dmcu_shift dmcu_shift = {
  124. DMCU_MASK_SH_LIST_DCE110(__SHIFT)
  125. };
  126. static const struct dce_dmcu_mask dmcu_mask = {
  127. DMCU_MASK_SH_LIST_DCE110(_MASK)
  128. };
  129. static const struct dce_abm_registers abm_regs = {
  130. ABM_DCE110_COMMON_REG_LIST()
  131. };
  132. static const struct dce_abm_shift abm_shift = {
  133. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  134. };
  135. static const struct dce_abm_mask abm_mask = {
  136. ABM_MASK_SH_LIST_DCE110(_MASK)
  137. };
  138. #define ipp_regs(id)\
  139. [id] = {\
  140. IPP_DCE110_REG_LIST_DCE_BASE(id)\
  141. }
  142. static const struct dce_ipp_registers ipp_regs[] = {
  143. ipp_regs(0),
  144. ipp_regs(1),
  145. ipp_regs(2),
  146. ipp_regs(3),
  147. ipp_regs(4),
  148. ipp_regs(5)
  149. };
  150. static const struct dce_ipp_shift ipp_shift = {
  151. IPP_DCE120_MASK_SH_LIST_SOC_BASE(__SHIFT)
  152. };
  153. static const struct dce_ipp_mask ipp_mask = {
  154. IPP_DCE120_MASK_SH_LIST_SOC_BASE(_MASK)
  155. };
  156. #define transform_regs(id)\
  157. [id] = {\
  158. XFM_COMMON_REG_LIST_DCE110(id)\
  159. }
  160. static const struct dce_transform_registers xfm_regs[] = {
  161. transform_regs(0),
  162. transform_regs(1),
  163. transform_regs(2),
  164. transform_regs(3),
  165. transform_regs(4),
  166. transform_regs(5)
  167. };
  168. static const struct dce_transform_shift xfm_shift = {
  169. XFM_COMMON_MASK_SH_LIST_SOC_BASE(__SHIFT)
  170. };
  171. static const struct dce_transform_mask xfm_mask = {
  172. XFM_COMMON_MASK_SH_LIST_SOC_BASE(_MASK)
  173. };
  174. #define aux_regs(id)\
  175. [id] = {\
  176. AUX_REG_LIST(id)\
  177. }
  178. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  179. aux_regs(0),
  180. aux_regs(1),
  181. aux_regs(2),
  182. aux_regs(3),
  183. aux_regs(4),
  184. aux_regs(5)
  185. };
  186. #define hpd_regs(id)\
  187. [id] = {\
  188. HPD_REG_LIST(id)\
  189. }
  190. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  191. hpd_regs(0),
  192. hpd_regs(1),
  193. hpd_regs(2),
  194. hpd_regs(3),
  195. hpd_regs(4),
  196. hpd_regs(5)
  197. };
  198. #define link_regs(id)\
  199. [id] = {\
  200. LE_DCE120_REG_LIST(id), \
  201. SRI(DP_DPHY_INTERNAL_CTRL, DP, id) \
  202. }
  203. static const struct dce110_link_enc_registers link_enc_regs[] = {
  204. link_regs(0),
  205. link_regs(1),
  206. link_regs(2),
  207. link_regs(3),
  208. link_regs(4),
  209. link_regs(5),
  210. link_regs(6),
  211. };
  212. #define stream_enc_regs(id)\
  213. [id] = {\
  214. SE_COMMON_REG_LIST(id),\
  215. .TMDS_CNTL = 0,\
  216. }
  217. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  218. stream_enc_regs(0),
  219. stream_enc_regs(1),
  220. stream_enc_regs(2),
  221. stream_enc_regs(3),
  222. stream_enc_regs(4),
  223. stream_enc_regs(5)
  224. };
  225. static const struct dce_stream_encoder_shift se_shift = {
  226. SE_COMMON_MASK_SH_LIST_DCE120(__SHIFT)
  227. };
  228. static const struct dce_stream_encoder_mask se_mask = {
  229. SE_COMMON_MASK_SH_LIST_DCE120(_MASK)
  230. };
  231. #define opp_regs(id)\
  232. [id] = {\
  233. OPP_DCE_120_REG_LIST(id),\
  234. }
  235. static const struct dce_opp_registers opp_regs[] = {
  236. opp_regs(0),
  237. opp_regs(1),
  238. opp_regs(2),
  239. opp_regs(3),
  240. opp_regs(4),
  241. opp_regs(5)
  242. };
  243. static const struct dce_opp_shift opp_shift = {
  244. OPP_COMMON_MASK_SH_LIST_DCE_120(__SHIFT)
  245. };
  246. static const struct dce_opp_mask opp_mask = {
  247. OPP_COMMON_MASK_SH_LIST_DCE_120(_MASK)
  248. };
  249. #define audio_regs(id)\
  250. [id] = {\
  251. AUD_COMMON_REG_LIST(id)\
  252. }
  253. static const struct dce_audio_registers audio_regs[] = {
  254. audio_regs(0),
  255. audio_regs(1),
  256. audio_regs(2),
  257. audio_regs(3),
  258. audio_regs(4),
  259. audio_regs(5)
  260. };
  261. #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
  262. SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
  263. SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
  264. AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
  265. static const struct dce_audio_shift audio_shift = {
  266. DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
  267. };
  268. static const struct dce_aduio_mask audio_mask = {
  269. DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
  270. };
  271. #define clk_src_regs(index, id)\
  272. [index] = {\
  273. CS_COMMON_REG_LIST_DCE_112(id),\
  274. }
  275. static const struct dce110_clk_src_regs clk_src_regs[] = {
  276. clk_src_regs(0, A),
  277. clk_src_regs(1, B),
  278. clk_src_regs(2, C),
  279. clk_src_regs(3, D),
  280. clk_src_regs(4, E),
  281. clk_src_regs(5, F)
  282. };
  283. static const struct dce110_clk_src_shift cs_shift = {
  284. CS_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
  285. };
  286. static const struct dce110_clk_src_mask cs_mask = {
  287. CS_COMMON_MASK_SH_LIST_DCE_112(_MASK)
  288. };
  289. struct output_pixel_processor *dce120_opp_create(
  290. struct dc_context *ctx,
  291. uint32_t inst)
  292. {
  293. struct dce110_opp *opp =
  294. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  295. if (!opp)
  296. return NULL;
  297. dce110_opp_construct(opp,
  298. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  299. return &opp->base;
  300. }
  301. static const struct bios_registers bios_regs = {
  302. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6 + NBIO_BASE(mmBIOS_SCRATCH_6_BASE_IDX)
  303. };
  304. static const struct resource_caps res_cap = {
  305. .num_timing_generator = 6,
  306. .num_audio = 7,
  307. .num_stream_encoder = 6,
  308. .num_pll = 6,
  309. };
  310. static const struct dc_debug debug_defaults = {
  311. .disable_clock_gate = true,
  312. };
  313. struct clock_source *dce120_clock_source_create(
  314. struct dc_context *ctx,
  315. struct dc_bios *bios,
  316. enum clock_source_id id,
  317. const struct dce110_clk_src_regs *regs,
  318. bool dp_clk_src)
  319. {
  320. struct dce110_clk_src *clk_src =
  321. kzalloc(sizeof(*clk_src), GFP_KERNEL);
  322. if (!clk_src)
  323. return NULL;
  324. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  325. regs, &cs_shift, &cs_mask)) {
  326. clk_src->base.dp_clk_src = dp_clk_src;
  327. return &clk_src->base;
  328. }
  329. BREAK_TO_DEBUGGER();
  330. return NULL;
  331. }
  332. void dce120_clock_source_destroy(struct clock_source **clk_src)
  333. {
  334. kfree(TO_DCE110_CLK_SRC(*clk_src));
  335. *clk_src = NULL;
  336. }
  337. bool dce120_hw_sequencer_create(struct dc *dc)
  338. {
  339. /* All registers used by dce11.2 match those in dce11 in offset and
  340. * structure
  341. */
  342. dce120_hw_sequencer_construct(dc);
  343. /*TODO Move to separate file and Override what is needed */
  344. return true;
  345. }
  346. static struct timing_generator *dce120_timing_generator_create(
  347. struct dc_context *ctx,
  348. uint32_t instance,
  349. const struct dce110_timing_generator_offsets *offsets)
  350. {
  351. struct dce110_timing_generator *tg110 =
  352. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  353. if (!tg110)
  354. return NULL;
  355. dce120_timing_generator_construct(tg110, ctx, instance, offsets);
  356. return &tg110->base;
  357. }
  358. static void dce120_transform_destroy(struct transform **xfm)
  359. {
  360. kfree(TO_DCE_TRANSFORM(*xfm));
  361. *xfm = NULL;
  362. }
  363. static void destruct(struct dce110_resource_pool *pool)
  364. {
  365. unsigned int i;
  366. for (i = 0; i < pool->base.pipe_count; i++) {
  367. if (pool->base.opps[i] != NULL)
  368. dce110_opp_destroy(&pool->base.opps[i]);
  369. if (pool->base.transforms[i] != NULL)
  370. dce120_transform_destroy(&pool->base.transforms[i]);
  371. if (pool->base.ipps[i] != NULL)
  372. dce_ipp_destroy(&pool->base.ipps[i]);
  373. if (pool->base.mis[i] != NULL) {
  374. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  375. pool->base.mis[i] = NULL;
  376. }
  377. if (pool->base.irqs != NULL) {
  378. dal_irq_service_destroy(&pool->base.irqs);
  379. }
  380. if (pool->base.timing_generators[i] != NULL) {
  381. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  382. pool->base.timing_generators[i] = NULL;
  383. }
  384. }
  385. for (i = 0; i < pool->base.audio_count; i++) {
  386. if (pool->base.audios[i])
  387. dce_aud_destroy(&pool->base.audios[i]);
  388. }
  389. for (i = 0; i < pool->base.stream_enc_count; i++) {
  390. if (pool->base.stream_enc[i] != NULL)
  391. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  392. }
  393. for (i = 0; i < pool->base.clk_src_count; i++) {
  394. if (pool->base.clock_sources[i] != NULL)
  395. dce120_clock_source_destroy(
  396. &pool->base.clock_sources[i]);
  397. }
  398. if (pool->base.dp_clock_source != NULL)
  399. dce120_clock_source_destroy(&pool->base.dp_clock_source);
  400. if (pool->base.abm != NULL)
  401. dce_abm_destroy(&pool->base.abm);
  402. if (pool->base.dmcu != NULL)
  403. dce_dmcu_destroy(&pool->base.dmcu);
  404. if (pool->base.display_clock != NULL)
  405. dce_disp_clk_destroy(&pool->base.display_clock);
  406. }
  407. static void read_dce_straps(
  408. struct dc_context *ctx,
  409. struct resource_straps *straps)
  410. {
  411. uint32_t reg_val = dm_read_reg_soc15(ctx, mmCC_DC_MISC_STRAPS, 0);
  412. straps->audio_stream_number = get_reg_field_value(reg_val,
  413. CC_DC_MISC_STRAPS,
  414. AUDIO_STREAM_NUMBER);
  415. straps->hdmi_disable = get_reg_field_value(reg_val,
  416. CC_DC_MISC_STRAPS,
  417. HDMI_DISABLE);
  418. reg_val = dm_read_reg_soc15(ctx, mmDC_PINSTRAPS, 0);
  419. straps->dc_pinstraps_audio = get_reg_field_value(reg_val,
  420. DC_PINSTRAPS,
  421. DC_PINSTRAPS_AUDIO);
  422. }
  423. static struct audio *create_audio(
  424. struct dc_context *ctx, unsigned int inst)
  425. {
  426. return dce_audio_create(ctx, inst,
  427. &audio_regs[inst], &audio_shift, &audio_mask);
  428. }
  429. static const struct encoder_feature_support link_enc_feature = {
  430. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  431. .max_hdmi_pixel_clock = 600000,
  432. .ycbcr420_supported = true,
  433. .flags.bits.IS_HBR2_CAPABLE = true,
  434. .flags.bits.IS_HBR3_CAPABLE = true,
  435. .flags.bits.IS_TPS3_CAPABLE = true,
  436. .flags.bits.IS_TPS4_CAPABLE = true,
  437. .flags.bits.IS_YCBCR_CAPABLE = true
  438. };
  439. static struct link_encoder *dce120_link_encoder_create(
  440. const struct encoder_init_data *enc_init_data)
  441. {
  442. struct dce110_link_encoder *enc110 =
  443. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  444. if (!enc110)
  445. return NULL;
  446. dce110_link_encoder_construct(enc110,
  447. enc_init_data,
  448. &link_enc_feature,
  449. &link_enc_regs[enc_init_data->transmitter],
  450. &link_enc_aux_regs[enc_init_data->channel - 1],
  451. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  452. return &enc110->base;
  453. }
  454. static struct input_pixel_processor *dce120_ipp_create(
  455. struct dc_context *ctx, uint32_t inst)
  456. {
  457. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  458. if (!ipp) {
  459. BREAK_TO_DEBUGGER();
  460. return NULL;
  461. }
  462. dce_ipp_construct(ipp, ctx, inst,
  463. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  464. return &ipp->base;
  465. }
  466. static struct stream_encoder *dce120_stream_encoder_create(
  467. enum engine_id eng_id,
  468. struct dc_context *ctx)
  469. {
  470. struct dce110_stream_encoder *enc110 =
  471. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  472. if (!enc110)
  473. return NULL;
  474. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  475. &stream_enc_regs[eng_id],
  476. &se_shift, &se_mask);
  477. return &enc110->base;
  478. }
  479. #define SRII(reg_name, block, id)\
  480. .reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
  481. mm ## block ## id ## _ ## reg_name
  482. static const struct dce_hwseq_registers hwseq_reg = {
  483. HWSEQ_DCE120_REG_LIST()
  484. };
  485. static const struct dce_hwseq_shift hwseq_shift = {
  486. HWSEQ_DCE12_MASK_SH_LIST(__SHIFT)
  487. };
  488. static const struct dce_hwseq_mask hwseq_mask = {
  489. HWSEQ_DCE12_MASK_SH_LIST(_MASK)
  490. };
  491. static struct dce_hwseq *dce120_hwseq_create(
  492. struct dc_context *ctx)
  493. {
  494. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  495. if (hws) {
  496. hws->ctx = ctx;
  497. hws->regs = &hwseq_reg;
  498. hws->shifts = &hwseq_shift;
  499. hws->masks = &hwseq_mask;
  500. }
  501. return hws;
  502. }
  503. static const struct resource_create_funcs res_create_funcs = {
  504. .read_dce_straps = read_dce_straps,
  505. .create_audio = create_audio,
  506. .create_stream_encoder = dce120_stream_encoder_create,
  507. .create_hwseq = dce120_hwseq_create,
  508. };
  509. #define mi_inst_regs(id) { MI_DCE12_REG_LIST(id) }
  510. static const struct dce_mem_input_registers mi_regs[] = {
  511. mi_inst_regs(0),
  512. mi_inst_regs(1),
  513. mi_inst_regs(2),
  514. mi_inst_regs(3),
  515. mi_inst_regs(4),
  516. mi_inst_regs(5),
  517. };
  518. static const struct dce_mem_input_shift mi_shifts = {
  519. MI_DCE12_MASK_SH_LIST(__SHIFT)
  520. };
  521. static const struct dce_mem_input_mask mi_masks = {
  522. MI_DCE12_MASK_SH_LIST(_MASK)
  523. };
  524. static struct mem_input *dce120_mem_input_create(
  525. struct dc_context *ctx,
  526. uint32_t inst)
  527. {
  528. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  529. GFP_KERNEL);
  530. if (!dce_mi) {
  531. BREAK_TO_DEBUGGER();
  532. return NULL;
  533. }
  534. dce112_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  535. return &dce_mi->base;
  536. }
  537. static struct transform *dce120_transform_create(
  538. struct dc_context *ctx,
  539. uint32_t inst)
  540. {
  541. struct dce_transform *transform =
  542. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  543. if (!transform)
  544. return NULL;
  545. dce_transform_construct(transform, ctx, inst,
  546. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  547. transform->lb_memory_size = 0x1404; /*5124*/
  548. return &transform->base;
  549. }
  550. static void dce120_destroy_resource_pool(struct resource_pool **pool)
  551. {
  552. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  553. destruct(dce110_pool);
  554. kfree(dce110_pool);
  555. *pool = NULL;
  556. }
  557. static const struct resource_funcs dce120_res_pool_funcs = {
  558. .destroy = dce120_destroy_resource_pool,
  559. .link_enc_create = dce120_link_encoder_create,
  560. .validate_guaranteed = dce112_validate_guaranteed,
  561. .validate_bandwidth = dce112_validate_bandwidth,
  562. .validate_plane = dce100_validate_plane,
  563. .add_stream_to_ctx = dce112_add_stream_to_ctx
  564. };
  565. static void bw_calcs_data_update_from_pplib(struct dc *dc)
  566. {
  567. struct dm_pp_clock_levels_with_latency eng_clks = {0};
  568. struct dm_pp_clock_levels_with_latency mem_clks = {0};
  569. struct dm_pp_wm_sets_with_clock_ranges clk_ranges = {0};
  570. int i;
  571. unsigned int clk;
  572. unsigned int latency;
  573. /*do system clock*/
  574. if (!dm_pp_get_clock_levels_by_type_with_latency(
  575. dc->ctx,
  576. DM_PP_CLOCK_TYPE_ENGINE_CLK,
  577. &eng_clks) || eng_clks.num_levels == 0) {
  578. eng_clks.num_levels = 8;
  579. clk = 300000;
  580. for (i = 0; i < eng_clks.num_levels; i++) {
  581. eng_clks.data[i].clocks_in_khz = clk;
  582. clk += 100000;
  583. }
  584. }
  585. /* convert all the clock fro kHz to fix point mHz TODO: wloop data */
  586. dc->bw_vbios->high_sclk = bw_frc_to_fixed(
  587. eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000);
  588. dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
  589. eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000);
  590. dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
  591. eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000);
  592. dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
  593. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000);
  594. dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
  595. eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000);
  596. dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
  597. eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000);
  598. dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
  599. eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000);
  600. dc->bw_vbios->low_sclk = bw_frc_to_fixed(
  601. eng_clks.data[0].clocks_in_khz, 1000);
  602. /*do memory clock*/
  603. if (!dm_pp_get_clock_levels_by_type_with_latency(
  604. dc->ctx,
  605. DM_PP_CLOCK_TYPE_MEMORY_CLK,
  606. &mem_clks) || mem_clks.num_levels == 0) {
  607. mem_clks.num_levels = 3;
  608. clk = 250000;
  609. latency = 45;
  610. for (i = 0; i < eng_clks.num_levels; i++) {
  611. mem_clks.data[i].clocks_in_khz = clk;
  612. mem_clks.data[i].latency_in_us = latency;
  613. clk += 500000;
  614. latency -= 5;
  615. }
  616. }
  617. /* we don't need to call PPLIB for validation clock since they
  618. * also give us the highest sclk and highest mclk (UMA clock).
  619. * ALSO always convert UMA clock (from PPLIB) to YCLK (HW formula):
  620. * YCLK = UMACLK*m_memoryTypeMultiplier
  621. */
  622. dc->bw_vbios->low_yclk = bw_frc_to_fixed(
  623. mem_clks.data[0].clocks_in_khz * MEMORY_TYPE_MULTIPLIER, 1000);
  624. dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
  625. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  626. 1000);
  627. dc->bw_vbios->high_yclk = bw_frc_to_fixed(
  628. mem_clks.data[mem_clks.num_levels-1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  629. 1000);
  630. /* Now notify PPLib/SMU about which Watermarks sets they should select
  631. * depending on DPM state they are in. And update BW MGR GFX Engine and
  632. * Memory clock member variables for Watermarks calculations for each
  633. * Watermark Set
  634. */
  635. clk_ranges.num_wm_sets = 4;
  636. clk_ranges.wm_clk_ranges[0].wm_set_id = WM_SET_A;
  637. clk_ranges.wm_clk_ranges[0].wm_min_eng_clk_in_khz =
  638. eng_clks.data[0].clocks_in_khz;
  639. clk_ranges.wm_clk_ranges[0].wm_max_eng_clk_in_khz =
  640. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  641. clk_ranges.wm_clk_ranges[0].wm_min_memg_clk_in_khz =
  642. mem_clks.data[0].clocks_in_khz;
  643. clk_ranges.wm_clk_ranges[0].wm_max_mem_clk_in_khz =
  644. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  645. clk_ranges.wm_clk_ranges[1].wm_set_id = WM_SET_B;
  646. clk_ranges.wm_clk_ranges[1].wm_min_eng_clk_in_khz =
  647. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  648. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  649. clk_ranges.wm_clk_ranges[1].wm_max_eng_clk_in_khz = 5000000;
  650. clk_ranges.wm_clk_ranges[1].wm_min_memg_clk_in_khz =
  651. mem_clks.data[0].clocks_in_khz;
  652. clk_ranges.wm_clk_ranges[1].wm_max_mem_clk_in_khz =
  653. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  654. clk_ranges.wm_clk_ranges[2].wm_set_id = WM_SET_C;
  655. clk_ranges.wm_clk_ranges[2].wm_min_eng_clk_in_khz =
  656. eng_clks.data[0].clocks_in_khz;
  657. clk_ranges.wm_clk_ranges[2].wm_max_eng_clk_in_khz =
  658. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  659. clk_ranges.wm_clk_ranges[2].wm_min_memg_clk_in_khz =
  660. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  661. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  662. clk_ranges.wm_clk_ranges[2].wm_max_mem_clk_in_khz = 5000000;
  663. clk_ranges.wm_clk_ranges[3].wm_set_id = WM_SET_D;
  664. clk_ranges.wm_clk_ranges[3].wm_min_eng_clk_in_khz =
  665. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  666. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  667. clk_ranges.wm_clk_ranges[3].wm_max_eng_clk_in_khz = 5000000;
  668. clk_ranges.wm_clk_ranges[3].wm_min_memg_clk_in_khz =
  669. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  670. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  671. clk_ranges.wm_clk_ranges[3].wm_max_mem_clk_in_khz = 5000000;
  672. /* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
  673. dm_pp_notify_wm_clock_changes(dc->ctx, &clk_ranges);
  674. }
  675. static bool construct(
  676. uint8_t num_virtual_links,
  677. struct dc *dc,
  678. struct dce110_resource_pool *pool)
  679. {
  680. unsigned int i;
  681. struct dc_context *ctx = dc->ctx;
  682. struct irq_service_init_data irq_init_data;
  683. ctx->dc_bios->regs = &bios_regs;
  684. pool->base.res_cap = &res_cap;
  685. pool->base.funcs = &dce120_res_pool_funcs;
  686. /* TODO: Fill more data from GreenlandAsicCapability.cpp */
  687. pool->base.pipe_count = res_cap.num_timing_generator;
  688. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  689. dc->caps.max_downscale_ratio = 200;
  690. dc->caps.i2c_speed_in_khz = 100;
  691. dc->caps.max_cursor_size = 128;
  692. dc->debug = debug_defaults;
  693. /*************************************************
  694. * Create resources *
  695. *************************************************/
  696. pool->base.clock_sources[DCE120_CLK_SRC_PLL0] =
  697. dce120_clock_source_create(ctx, ctx->dc_bios,
  698. CLOCK_SOURCE_COMBO_PHY_PLL0,
  699. &clk_src_regs[0], false);
  700. pool->base.clock_sources[DCE120_CLK_SRC_PLL1] =
  701. dce120_clock_source_create(ctx, ctx->dc_bios,
  702. CLOCK_SOURCE_COMBO_PHY_PLL1,
  703. &clk_src_regs[1], false);
  704. pool->base.clock_sources[DCE120_CLK_SRC_PLL2] =
  705. dce120_clock_source_create(ctx, ctx->dc_bios,
  706. CLOCK_SOURCE_COMBO_PHY_PLL2,
  707. &clk_src_regs[2], false);
  708. pool->base.clock_sources[DCE120_CLK_SRC_PLL3] =
  709. dce120_clock_source_create(ctx, ctx->dc_bios,
  710. CLOCK_SOURCE_COMBO_PHY_PLL3,
  711. &clk_src_regs[3], false);
  712. pool->base.clock_sources[DCE120_CLK_SRC_PLL4] =
  713. dce120_clock_source_create(ctx, ctx->dc_bios,
  714. CLOCK_SOURCE_COMBO_PHY_PLL4,
  715. &clk_src_regs[4], false);
  716. pool->base.clock_sources[DCE120_CLK_SRC_PLL5] =
  717. dce120_clock_source_create(ctx, ctx->dc_bios,
  718. CLOCK_SOURCE_COMBO_PHY_PLL5,
  719. &clk_src_regs[5], false);
  720. pool->base.clk_src_count = DCE120_CLK_SRC_TOTAL;
  721. pool->base.dp_clock_source =
  722. dce120_clock_source_create(ctx, ctx->dc_bios,
  723. CLOCK_SOURCE_ID_DP_DTO,
  724. &clk_src_regs[0], true);
  725. for (i = 0; i < pool->base.clk_src_count; i++) {
  726. if (pool->base.clock_sources[i] == NULL) {
  727. dm_error("DC: failed to create clock sources!\n");
  728. BREAK_TO_DEBUGGER();
  729. goto clk_src_create_fail;
  730. }
  731. }
  732. pool->base.display_clock = dce120_disp_clk_create(ctx);
  733. if (pool->base.display_clock == NULL) {
  734. dm_error("DC: failed to create display clock!\n");
  735. BREAK_TO_DEBUGGER();
  736. goto disp_clk_create_fail;
  737. }
  738. pool->base.dmcu = dce_dmcu_create(ctx,
  739. &dmcu_regs,
  740. &dmcu_shift,
  741. &dmcu_mask);
  742. if (pool->base.dmcu == NULL) {
  743. dm_error("DC: failed to create dmcu!\n");
  744. BREAK_TO_DEBUGGER();
  745. goto res_create_fail;
  746. }
  747. pool->base.abm = dce_abm_create(ctx,
  748. &abm_regs,
  749. &abm_shift,
  750. &abm_mask);
  751. if (pool->base.abm == NULL) {
  752. dm_error("DC: failed to create abm!\n");
  753. BREAK_TO_DEBUGGER();
  754. goto res_create_fail;
  755. }
  756. irq_init_data.ctx = dc->ctx;
  757. pool->base.irqs = dal_irq_service_dce120_create(&irq_init_data);
  758. if (!pool->base.irqs)
  759. goto irqs_create_fail;
  760. for (i = 0; i < pool->base.pipe_count; i++) {
  761. pool->base.timing_generators[i] =
  762. dce120_timing_generator_create(
  763. ctx,
  764. i,
  765. &dce120_tg_offsets[i]);
  766. if (pool->base.timing_generators[i] == NULL) {
  767. BREAK_TO_DEBUGGER();
  768. dm_error("DC: failed to create tg!\n");
  769. goto controller_create_fail;
  770. }
  771. pool->base.mis[i] = dce120_mem_input_create(ctx, i);
  772. if (pool->base.mis[i] == NULL) {
  773. BREAK_TO_DEBUGGER();
  774. dm_error(
  775. "DC: failed to create memory input!\n");
  776. goto controller_create_fail;
  777. }
  778. pool->base.ipps[i] = dce120_ipp_create(ctx, i);
  779. if (pool->base.ipps[i] == NULL) {
  780. BREAK_TO_DEBUGGER();
  781. dm_error(
  782. "DC: failed to create input pixel processor!\n");
  783. goto controller_create_fail;
  784. }
  785. pool->base.transforms[i] = dce120_transform_create(ctx, i);
  786. if (pool->base.transforms[i] == NULL) {
  787. BREAK_TO_DEBUGGER();
  788. dm_error(
  789. "DC: failed to create transform!\n");
  790. goto res_create_fail;
  791. }
  792. pool->base.opps[i] = dce120_opp_create(
  793. ctx,
  794. i);
  795. if (pool->base.opps[i] == NULL) {
  796. BREAK_TO_DEBUGGER();
  797. dm_error(
  798. "DC: failed to create output pixel processor!\n");
  799. }
  800. }
  801. if (!resource_construct(num_virtual_links, dc, &pool->base,
  802. &res_create_funcs))
  803. goto res_create_fail;
  804. /* Create hardware sequencer */
  805. if (!dce120_hw_sequencer_create(dc))
  806. goto controller_create_fail;
  807. dc->caps.max_planes = pool->base.pipe_count;
  808. bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
  809. bw_calcs_data_update_from_pplib(dc);
  810. return true;
  811. irqs_create_fail:
  812. controller_create_fail:
  813. disp_clk_create_fail:
  814. clk_src_create_fail:
  815. res_create_fail:
  816. destruct(pool);
  817. return false;
  818. }
  819. struct resource_pool *dce120_create_resource_pool(
  820. uint8_t num_virtual_links,
  821. struct dc *dc)
  822. {
  823. struct dce110_resource_pool *pool =
  824. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  825. if (!pool)
  826. return NULL;
  827. if (construct(num_virtual_links, dc, pool))
  828. return &pool->base;
  829. BREAK_TO_DEBUGGER();
  830. return NULL;
  831. }