dce110_resource.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "link_encoder.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "dce110/dce110_resource.h"
  30. #include "include/irq_service_interface.h"
  31. #include "dce/dce_audio.h"
  32. #include "dce110/dce110_timing_generator.h"
  33. #include "irq/dce110/irq_service_dce110.h"
  34. #include "dce110/dce110_timing_generator_v.h"
  35. #include "dce/dce_link_encoder.h"
  36. #include "dce/dce_stream_encoder.h"
  37. #include "dce/dce_mem_input.h"
  38. #include "dce110/dce110_mem_input_v.h"
  39. #include "dce/dce_ipp.h"
  40. #include "dce/dce_transform.h"
  41. #include "dce110/dce110_transform_v.h"
  42. #include "dce/dce_opp.h"
  43. #include "dce110/dce110_opp_v.h"
  44. #include "dce/dce_clocks.h"
  45. #include "dce/dce_clock_source.h"
  46. #include "dce/dce_hwseq.h"
  47. #include "dce110/dce110_hw_sequencer.h"
  48. #include "dce/dce_abm.h"
  49. #include "dce/dce_dmcu.h"
  50. #if defined(CONFIG_DRM_AMD_DC_FBC)
  51. #include "dce110/dce110_compressor.h"
  52. #endif
  53. #include "reg_helper.h"
  54. #include "dce/dce_11_0_d.h"
  55. #include "dce/dce_11_0_sh_mask.h"
  56. #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
  57. #include "gmc/gmc_8_2_d.h"
  58. #include "gmc/gmc_8_2_sh_mask.h"
  59. #endif
  60. #ifndef mmDP_DPHY_INTERNAL_CTRL
  61. #define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
  62. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
  63. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
  64. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
  65. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
  66. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
  67. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
  68. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
  69. #define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
  70. #define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
  71. #endif
  72. #ifndef mmBIOS_SCRATCH_2
  73. #define mmBIOS_SCRATCH_2 0x05CB
  74. #define mmBIOS_SCRATCH_6 0x05CF
  75. #endif
  76. #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
  77. #define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  78. #define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  79. #define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4BDC
  80. #define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4CDC
  81. #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4DDC
  82. #define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4EDC
  83. #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC
  84. #define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54DC
  85. #endif
  86. #ifndef mmDP_DPHY_FAST_TRAINING
  87. #define mmDP_DPHY_FAST_TRAINING 0x4ABC
  88. #define mmDP0_DP_DPHY_FAST_TRAINING 0x4ABC
  89. #define mmDP1_DP_DPHY_FAST_TRAINING 0x4BBC
  90. #define mmDP2_DP_DPHY_FAST_TRAINING 0x4CBC
  91. #define mmDP3_DP_DPHY_FAST_TRAINING 0x4DBC
  92. #define mmDP4_DP_DPHY_FAST_TRAINING 0x4EBC
  93. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4FBC
  94. #define mmDP6_DP_DPHY_FAST_TRAINING 0x54BC
  95. #endif
  96. #ifndef DPHY_RX_FAST_TRAINING_CAPABLE
  97. #define DPHY_RX_FAST_TRAINING_CAPABLE 0x1
  98. #endif
  99. static const struct dce110_timing_generator_offsets dce110_tg_offsets[] = {
  100. {
  101. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  102. .dcp = (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
  103. },
  104. {
  105. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  106. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  107. },
  108. {
  109. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  110. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  111. },
  112. {
  113. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  114. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  115. },
  116. {
  117. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  118. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  119. },
  120. {
  121. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  122. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  123. }
  124. };
  125. /* set register offset */
  126. #define SR(reg_name)\
  127. .reg_name = mm ## reg_name
  128. /* set register offset with instance */
  129. #define SRI(reg_name, block, id)\
  130. .reg_name = mm ## block ## id ## _ ## reg_name
  131. static const struct dce_disp_clk_registers disp_clk_regs = {
  132. CLK_COMMON_REG_LIST_DCE_BASE()
  133. };
  134. static const struct dce_disp_clk_shift disp_clk_shift = {
  135. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  136. };
  137. static const struct dce_disp_clk_mask disp_clk_mask = {
  138. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  139. };
  140. static const struct dce_dmcu_registers dmcu_regs = {
  141. DMCU_DCE110_COMMON_REG_LIST()
  142. };
  143. static const struct dce_dmcu_shift dmcu_shift = {
  144. DMCU_MASK_SH_LIST_DCE110(__SHIFT)
  145. };
  146. static const struct dce_dmcu_mask dmcu_mask = {
  147. DMCU_MASK_SH_LIST_DCE110(_MASK)
  148. };
  149. static const struct dce_abm_registers abm_regs = {
  150. ABM_DCE110_COMMON_REG_LIST()
  151. };
  152. static const struct dce_abm_shift abm_shift = {
  153. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  154. };
  155. static const struct dce_abm_mask abm_mask = {
  156. ABM_MASK_SH_LIST_DCE110(_MASK)
  157. };
  158. #define ipp_regs(id)\
  159. [id] = {\
  160. IPP_DCE110_REG_LIST_DCE_BASE(id)\
  161. }
  162. static const struct dce_ipp_registers ipp_regs[] = {
  163. ipp_regs(0),
  164. ipp_regs(1),
  165. ipp_regs(2)
  166. };
  167. static const struct dce_ipp_shift ipp_shift = {
  168. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  169. };
  170. static const struct dce_ipp_mask ipp_mask = {
  171. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  172. };
  173. #define transform_regs(id)\
  174. [id] = {\
  175. XFM_COMMON_REG_LIST_DCE110(id)\
  176. }
  177. static const struct dce_transform_registers xfm_regs[] = {
  178. transform_regs(0),
  179. transform_regs(1),
  180. transform_regs(2)
  181. };
  182. static const struct dce_transform_shift xfm_shift = {
  183. XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
  184. };
  185. static const struct dce_transform_mask xfm_mask = {
  186. XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
  187. };
  188. #define aux_regs(id)\
  189. [id] = {\
  190. AUX_REG_LIST(id)\
  191. }
  192. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  193. aux_regs(0),
  194. aux_regs(1),
  195. aux_regs(2),
  196. aux_regs(3),
  197. aux_regs(4),
  198. aux_regs(5)
  199. };
  200. #define hpd_regs(id)\
  201. [id] = {\
  202. HPD_REG_LIST(id)\
  203. }
  204. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  205. hpd_regs(0),
  206. hpd_regs(1),
  207. hpd_regs(2),
  208. hpd_regs(3),
  209. hpd_regs(4),
  210. hpd_regs(5)
  211. };
  212. #define link_regs(id)\
  213. [id] = {\
  214. LE_DCE110_REG_LIST(id)\
  215. }
  216. static const struct dce110_link_enc_registers link_enc_regs[] = {
  217. link_regs(0),
  218. link_regs(1),
  219. link_regs(2),
  220. link_regs(3),
  221. link_regs(4),
  222. link_regs(5),
  223. link_regs(6),
  224. };
  225. #define stream_enc_regs(id)\
  226. [id] = {\
  227. SE_COMMON_REG_LIST(id),\
  228. .TMDS_CNTL = 0,\
  229. }
  230. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  231. stream_enc_regs(0),
  232. stream_enc_regs(1),
  233. stream_enc_regs(2)
  234. };
  235. static const struct dce_stream_encoder_shift se_shift = {
  236. SE_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
  237. };
  238. static const struct dce_stream_encoder_mask se_mask = {
  239. SE_COMMON_MASK_SH_LIST_DCE110(_MASK)
  240. };
  241. #define opp_regs(id)\
  242. [id] = {\
  243. OPP_DCE_110_REG_LIST(id),\
  244. }
  245. static const struct dce_opp_registers opp_regs[] = {
  246. opp_regs(0),
  247. opp_regs(1),
  248. opp_regs(2),
  249. opp_regs(3),
  250. opp_regs(4),
  251. opp_regs(5)
  252. };
  253. static const struct dce_opp_shift opp_shift = {
  254. OPP_COMMON_MASK_SH_LIST_DCE_110(__SHIFT)
  255. };
  256. static const struct dce_opp_mask opp_mask = {
  257. OPP_COMMON_MASK_SH_LIST_DCE_110(_MASK)
  258. };
  259. #define audio_regs(id)\
  260. [id] = {\
  261. AUD_COMMON_REG_LIST(id)\
  262. }
  263. static const struct dce_audio_registers audio_regs[] = {
  264. audio_regs(0),
  265. audio_regs(1),
  266. audio_regs(2),
  267. audio_regs(3),
  268. audio_regs(4),
  269. audio_regs(5),
  270. audio_regs(6),
  271. };
  272. static const struct dce_audio_shift audio_shift = {
  273. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  274. };
  275. static const struct dce_aduio_mask audio_mask = {
  276. AUD_COMMON_MASK_SH_LIST(_MASK)
  277. };
  278. /* AG TBD Needs to be reduced back to 3 pipes once dce10 hw sequencer implemented. */
  279. #define clk_src_regs(id)\
  280. [id] = {\
  281. CS_COMMON_REG_LIST_DCE_100_110(id),\
  282. }
  283. static const struct dce110_clk_src_regs clk_src_regs[] = {
  284. clk_src_regs(0),
  285. clk_src_regs(1),
  286. clk_src_regs(2)
  287. };
  288. static const struct dce110_clk_src_shift cs_shift = {
  289. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  290. };
  291. static const struct dce110_clk_src_mask cs_mask = {
  292. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  293. };
  294. static const struct bios_registers bios_regs = {
  295. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  296. };
  297. static const struct resource_caps carrizo_resource_cap = {
  298. .num_timing_generator = 3,
  299. .num_video_plane = 1,
  300. .num_audio = 3,
  301. .num_stream_encoder = 3,
  302. .num_pll = 2,
  303. };
  304. static const struct resource_caps stoney_resource_cap = {
  305. .num_timing_generator = 2,
  306. .num_video_plane = 1,
  307. .num_audio = 3,
  308. .num_stream_encoder = 3,
  309. .num_pll = 2,
  310. };
  311. #define CTX ctx
  312. #define REG(reg) mm ## reg
  313. #ifndef mmCC_DC_HDMI_STRAPS
  314. #define mmCC_DC_HDMI_STRAPS 0x4819
  315. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  316. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  317. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  318. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  319. #endif
  320. static void read_dce_straps(
  321. struct dc_context *ctx,
  322. struct resource_straps *straps)
  323. {
  324. REG_GET_2(CC_DC_HDMI_STRAPS,
  325. HDMI_DISABLE, &straps->hdmi_disable,
  326. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  327. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  328. }
  329. static struct audio *create_audio(
  330. struct dc_context *ctx, unsigned int inst)
  331. {
  332. return dce_audio_create(ctx, inst,
  333. &audio_regs[inst], &audio_shift, &audio_mask);
  334. }
  335. static struct timing_generator *dce110_timing_generator_create(
  336. struct dc_context *ctx,
  337. uint32_t instance,
  338. const struct dce110_timing_generator_offsets *offsets)
  339. {
  340. struct dce110_timing_generator *tg110 =
  341. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  342. if (!tg110)
  343. return NULL;
  344. dce110_timing_generator_construct(tg110, ctx, instance, offsets);
  345. return &tg110->base;
  346. }
  347. static struct stream_encoder *dce110_stream_encoder_create(
  348. enum engine_id eng_id,
  349. struct dc_context *ctx)
  350. {
  351. struct dce110_stream_encoder *enc110 =
  352. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  353. if (!enc110)
  354. return NULL;
  355. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  356. &stream_enc_regs[eng_id],
  357. &se_shift, &se_mask);
  358. return &enc110->base;
  359. }
  360. #define SRII(reg_name, block, id)\
  361. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  362. static const struct dce_hwseq_registers hwseq_stoney_reg = {
  363. HWSEQ_ST_REG_LIST()
  364. };
  365. static const struct dce_hwseq_registers hwseq_cz_reg = {
  366. HWSEQ_CZ_REG_LIST()
  367. };
  368. static const struct dce_hwseq_shift hwseq_shift = {
  369. HWSEQ_DCE11_MASK_SH_LIST(__SHIFT),
  370. };
  371. static const struct dce_hwseq_mask hwseq_mask = {
  372. HWSEQ_DCE11_MASK_SH_LIST(_MASK),
  373. };
  374. static struct dce_hwseq *dce110_hwseq_create(
  375. struct dc_context *ctx)
  376. {
  377. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  378. if (hws) {
  379. hws->ctx = ctx;
  380. hws->regs = ASIC_REV_IS_STONEY(ctx->asic_id.hw_internal_rev) ?
  381. &hwseq_stoney_reg : &hwseq_cz_reg;
  382. hws->shifts = &hwseq_shift;
  383. hws->masks = &hwseq_mask;
  384. hws->wa.blnd_crtc_trigger = true;
  385. }
  386. return hws;
  387. }
  388. static const struct resource_create_funcs res_create_funcs = {
  389. .read_dce_straps = read_dce_straps,
  390. .create_audio = create_audio,
  391. .create_stream_encoder = dce110_stream_encoder_create,
  392. .create_hwseq = dce110_hwseq_create,
  393. };
  394. #define mi_inst_regs(id) { \
  395. MI_DCE11_REG_LIST(id), \
  396. .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
  397. }
  398. static const struct dce_mem_input_registers mi_regs[] = {
  399. mi_inst_regs(0),
  400. mi_inst_regs(1),
  401. mi_inst_regs(2),
  402. };
  403. static const struct dce_mem_input_shift mi_shifts = {
  404. MI_DCE11_MASK_SH_LIST(__SHIFT),
  405. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
  406. };
  407. static const struct dce_mem_input_mask mi_masks = {
  408. MI_DCE11_MASK_SH_LIST(_MASK),
  409. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
  410. };
  411. static struct mem_input *dce110_mem_input_create(
  412. struct dc_context *ctx,
  413. uint32_t inst)
  414. {
  415. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  416. GFP_KERNEL);
  417. if (!dce_mi) {
  418. BREAK_TO_DEBUGGER();
  419. return NULL;
  420. }
  421. dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  422. dce_mi->wa.single_head_rdreq_dmif_limit = 3;
  423. return &dce_mi->base;
  424. }
  425. static void dce110_transform_destroy(struct transform **xfm)
  426. {
  427. kfree(TO_DCE_TRANSFORM(*xfm));
  428. *xfm = NULL;
  429. }
  430. static struct transform *dce110_transform_create(
  431. struct dc_context *ctx,
  432. uint32_t inst)
  433. {
  434. struct dce_transform *transform =
  435. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  436. if (!transform)
  437. return NULL;
  438. dce_transform_construct(transform, ctx, inst,
  439. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  440. return &transform->base;
  441. }
  442. static struct input_pixel_processor *dce110_ipp_create(
  443. struct dc_context *ctx, uint32_t inst)
  444. {
  445. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  446. if (!ipp) {
  447. BREAK_TO_DEBUGGER();
  448. return NULL;
  449. }
  450. dce_ipp_construct(ipp, ctx, inst,
  451. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  452. return &ipp->base;
  453. }
  454. static const struct encoder_feature_support link_enc_feature = {
  455. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  456. .max_hdmi_pixel_clock = 594000,
  457. .flags.bits.IS_HBR2_CAPABLE = true,
  458. .flags.bits.IS_TPS3_CAPABLE = true,
  459. .flags.bits.IS_YCBCR_CAPABLE = true
  460. };
  461. static struct link_encoder *dce110_link_encoder_create(
  462. const struct encoder_init_data *enc_init_data)
  463. {
  464. struct dce110_link_encoder *enc110 =
  465. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  466. if (!enc110)
  467. return NULL;
  468. dce110_link_encoder_construct(enc110,
  469. enc_init_data,
  470. &link_enc_feature,
  471. &link_enc_regs[enc_init_data->transmitter],
  472. &link_enc_aux_regs[enc_init_data->channel - 1],
  473. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  474. return &enc110->base;
  475. }
  476. static struct output_pixel_processor *dce110_opp_create(
  477. struct dc_context *ctx,
  478. uint32_t inst)
  479. {
  480. struct dce110_opp *opp =
  481. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  482. if (!opp)
  483. return NULL;
  484. dce110_opp_construct(opp,
  485. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  486. return &opp->base;
  487. }
  488. struct clock_source *dce110_clock_source_create(
  489. struct dc_context *ctx,
  490. struct dc_bios *bios,
  491. enum clock_source_id id,
  492. const struct dce110_clk_src_regs *regs,
  493. bool dp_clk_src)
  494. {
  495. struct dce110_clk_src *clk_src =
  496. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  497. if (!clk_src)
  498. return NULL;
  499. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  500. regs, &cs_shift, &cs_mask)) {
  501. clk_src->base.dp_clk_src = dp_clk_src;
  502. return &clk_src->base;
  503. }
  504. BREAK_TO_DEBUGGER();
  505. return NULL;
  506. }
  507. void dce110_clock_source_destroy(struct clock_source **clk_src)
  508. {
  509. struct dce110_clk_src *dce110_clk_src;
  510. if (!clk_src)
  511. return;
  512. dce110_clk_src = TO_DCE110_CLK_SRC(*clk_src);
  513. kfree(dce110_clk_src->dp_ss_params);
  514. kfree(dce110_clk_src->hdmi_ss_params);
  515. kfree(dce110_clk_src->dvi_ss_params);
  516. kfree(dce110_clk_src);
  517. *clk_src = NULL;
  518. }
  519. static void destruct(struct dce110_resource_pool *pool)
  520. {
  521. unsigned int i;
  522. for (i = 0; i < pool->base.pipe_count; i++) {
  523. if (pool->base.opps[i] != NULL)
  524. dce110_opp_destroy(&pool->base.opps[i]);
  525. if (pool->base.transforms[i] != NULL)
  526. dce110_transform_destroy(&pool->base.transforms[i]);
  527. if (pool->base.ipps[i] != NULL)
  528. dce_ipp_destroy(&pool->base.ipps[i]);
  529. if (pool->base.mis[i] != NULL) {
  530. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  531. pool->base.mis[i] = NULL;
  532. }
  533. if (pool->base.timing_generators[i] != NULL) {
  534. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  535. pool->base.timing_generators[i] = NULL;
  536. }
  537. }
  538. for (i = 0; i < pool->base.stream_enc_count; i++) {
  539. if (pool->base.stream_enc[i] != NULL)
  540. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  541. }
  542. for (i = 0; i < pool->base.clk_src_count; i++) {
  543. if (pool->base.clock_sources[i] != NULL) {
  544. dce110_clock_source_destroy(&pool->base.clock_sources[i]);
  545. }
  546. }
  547. if (pool->base.dp_clock_source != NULL)
  548. dce110_clock_source_destroy(&pool->base.dp_clock_source);
  549. for (i = 0; i < pool->base.audio_count; i++) {
  550. if (pool->base.audios[i] != NULL) {
  551. dce_aud_destroy(&pool->base.audios[i]);
  552. }
  553. }
  554. if (pool->base.abm != NULL)
  555. dce_abm_destroy(&pool->base.abm);
  556. if (pool->base.dmcu != NULL)
  557. dce_dmcu_destroy(&pool->base.dmcu);
  558. if (pool->base.display_clock != NULL)
  559. dce_disp_clk_destroy(&pool->base.display_clock);
  560. if (pool->base.irqs != NULL) {
  561. dal_irq_service_destroy(&pool->base.irqs);
  562. }
  563. }
  564. static void get_pixel_clock_parameters(
  565. const struct pipe_ctx *pipe_ctx,
  566. struct pixel_clk_params *pixel_clk_params)
  567. {
  568. const struct dc_stream_state *stream = pipe_ctx->stream;
  569. /*TODO: is this halved for YCbCr 420? in that case we might want to move
  570. * the pixel clock normalization for hdmi up to here instead of doing it
  571. * in pll_adjust_pix_clk
  572. */
  573. pixel_clk_params->requested_pix_clk = stream->timing.pix_clk_khz;
  574. pixel_clk_params->encoder_object_id = stream->sink->link->link_enc->id;
  575. pixel_clk_params->signal_type = pipe_ctx->stream->signal;
  576. pixel_clk_params->controller_id = pipe_ctx->pipe_idx + 1;
  577. /* TODO: un-hardcode*/
  578. pixel_clk_params->requested_sym_clk = LINK_RATE_LOW *
  579. LINK_RATE_REF_FREQ_IN_KHZ;
  580. pixel_clk_params->flags.ENABLE_SS = 0;
  581. pixel_clk_params->color_depth =
  582. stream->timing.display_color_depth;
  583. pixel_clk_params->flags.DISPLAY_BLANKED = 1;
  584. pixel_clk_params->flags.SUPPORT_YCBCR420 = (stream->timing.pixel_encoding ==
  585. PIXEL_ENCODING_YCBCR420);
  586. pixel_clk_params->pixel_encoding = stream->timing.pixel_encoding;
  587. if (stream->timing.pixel_encoding == PIXEL_ENCODING_YCBCR422) {
  588. pixel_clk_params->color_depth = COLOR_DEPTH_888;
  589. }
  590. if (stream->timing.pixel_encoding == PIXEL_ENCODING_YCBCR420) {
  591. pixel_clk_params->requested_pix_clk = pixel_clk_params->requested_pix_clk / 2;
  592. }
  593. }
  594. void dce110_resource_build_pipe_hw_param(struct pipe_ctx *pipe_ctx)
  595. {
  596. get_pixel_clock_parameters(pipe_ctx, &pipe_ctx->stream_res.pix_clk_params);
  597. pipe_ctx->clock_source->funcs->get_pix_clk_dividers(
  598. pipe_ctx->clock_source,
  599. &pipe_ctx->stream_res.pix_clk_params,
  600. &pipe_ctx->pll_settings);
  601. resource_build_bit_depth_reduction_params(pipe_ctx->stream,
  602. &pipe_ctx->stream->bit_depth_params);
  603. pipe_ctx->stream->clamping.pixel_encoding = pipe_ctx->stream->timing.pixel_encoding;
  604. }
  605. static bool is_surface_pixel_format_supported(struct pipe_ctx *pipe_ctx, unsigned int underlay_idx)
  606. {
  607. if (pipe_ctx->pipe_idx != underlay_idx)
  608. return true;
  609. if (!pipe_ctx->plane_state)
  610. return false;
  611. if (pipe_ctx->plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  612. return false;
  613. return true;
  614. }
  615. static enum dc_status build_mapped_resource(
  616. const struct dc *dc,
  617. struct dc_state *context,
  618. struct dc_stream_state *stream)
  619. {
  620. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(&context->res_ctx, stream);
  621. if (!pipe_ctx)
  622. return DC_ERROR_UNEXPECTED;
  623. if (!is_surface_pixel_format_supported(pipe_ctx,
  624. dc->res_pool->underlay_pipe_index))
  625. return DC_SURFACE_PIXEL_FORMAT_UNSUPPORTED;
  626. dce110_resource_build_pipe_hw_param(pipe_ctx);
  627. /* TODO: validate audio ASIC caps, encoder */
  628. resource_build_info_frame(pipe_ctx);
  629. return DC_OK;
  630. }
  631. static bool dce110_validate_bandwidth(
  632. struct dc *dc,
  633. struct dc_state *context)
  634. {
  635. bool result = false;
  636. dm_logger_write(
  637. dc->ctx->logger, LOG_BANDWIDTH_CALCS,
  638. "%s: start",
  639. __func__);
  640. if (bw_calcs(
  641. dc->ctx,
  642. dc->bw_dceip,
  643. dc->bw_vbios,
  644. context->res_ctx.pipe_ctx,
  645. dc->res_pool->pipe_count,
  646. &context->bw.dce))
  647. result = true;
  648. if (!result)
  649. dm_logger_write(dc->ctx->logger, LOG_BANDWIDTH_VALIDATION,
  650. "%s: %dx%d@%d Bandwidth validation failed!\n",
  651. __func__,
  652. context->streams[0]->timing.h_addressable,
  653. context->streams[0]->timing.v_addressable,
  654. context->streams[0]->timing.pix_clk_khz);
  655. if (memcmp(&dc->current_state->bw.dce,
  656. &context->bw.dce, sizeof(context->bw.dce))) {
  657. struct log_entry log_entry;
  658. dm_logger_open(
  659. dc->ctx->logger,
  660. &log_entry,
  661. LOG_BANDWIDTH_CALCS);
  662. dm_logger_append(&log_entry, "%s: finish,\n"
  663. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  664. "stutMark_b: %d stutMark_a: %d\n",
  665. __func__,
  666. context->bw.dce.nbp_state_change_wm_ns[0].b_mark,
  667. context->bw.dce.nbp_state_change_wm_ns[0].a_mark,
  668. context->bw.dce.urgent_wm_ns[0].b_mark,
  669. context->bw.dce.urgent_wm_ns[0].a_mark,
  670. context->bw.dce.stutter_exit_wm_ns[0].b_mark,
  671. context->bw.dce.stutter_exit_wm_ns[0].a_mark);
  672. dm_logger_append(&log_entry,
  673. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  674. "stutMark_b: %d stutMark_a: %d\n",
  675. context->bw.dce.nbp_state_change_wm_ns[1].b_mark,
  676. context->bw.dce.nbp_state_change_wm_ns[1].a_mark,
  677. context->bw.dce.urgent_wm_ns[1].b_mark,
  678. context->bw.dce.urgent_wm_ns[1].a_mark,
  679. context->bw.dce.stutter_exit_wm_ns[1].b_mark,
  680. context->bw.dce.stutter_exit_wm_ns[1].a_mark);
  681. dm_logger_append(&log_entry,
  682. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  683. "stutMark_b: %d stutMark_a: %d stutter_mode_enable: %d\n",
  684. context->bw.dce.nbp_state_change_wm_ns[2].b_mark,
  685. context->bw.dce.nbp_state_change_wm_ns[2].a_mark,
  686. context->bw.dce.urgent_wm_ns[2].b_mark,
  687. context->bw.dce.urgent_wm_ns[2].a_mark,
  688. context->bw.dce.stutter_exit_wm_ns[2].b_mark,
  689. context->bw.dce.stutter_exit_wm_ns[2].a_mark,
  690. context->bw.dce.stutter_mode_enable);
  691. dm_logger_append(&log_entry,
  692. "cstate: %d pstate: %d nbpstate: %d sync: %d dispclk: %d\n"
  693. "sclk: %d sclk_sleep: %d yclk: %d blackout_recovery_time_us: %d\n",
  694. context->bw.dce.cpuc_state_change_enable,
  695. context->bw.dce.cpup_state_change_enable,
  696. context->bw.dce.nbp_state_change_enable,
  697. context->bw.dce.all_displays_in_sync,
  698. context->bw.dce.dispclk_khz,
  699. context->bw.dce.sclk_khz,
  700. context->bw.dce.sclk_deep_sleep_khz,
  701. context->bw.dce.yclk_khz,
  702. context->bw.dce.blackout_recovery_time_us);
  703. dm_logger_close(&log_entry);
  704. }
  705. return result;
  706. }
  707. static bool dce110_validate_surface_sets(
  708. struct dc_state *context)
  709. {
  710. int i, j;
  711. for (i = 0; i < context->stream_count; i++) {
  712. if (context->stream_status[i].plane_count == 0)
  713. continue;
  714. if (context->stream_status[i].plane_count > 2)
  715. return false;
  716. for (j = 0; j < context->stream_status[i].plane_count; j++) {
  717. struct dc_plane_state *plane =
  718. context->stream_status[i].plane_states[j];
  719. /* underlay validation */
  720. if (plane->format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  721. if ((plane->src_rect.width > 1920 ||
  722. plane->src_rect.height > 1080))
  723. return false;
  724. /* irrespective of plane format,
  725. * stream should be RGB encoded
  726. */
  727. if (context->streams[i]->timing.pixel_encoding
  728. != PIXEL_ENCODING_RGB)
  729. return false;
  730. }
  731. }
  732. }
  733. return true;
  734. }
  735. enum dc_status dce110_validate_global(
  736. struct dc *dc,
  737. struct dc_state *context)
  738. {
  739. if (!dce110_validate_surface_sets(context))
  740. return DC_FAIL_SURFACE_VALIDATE;
  741. return DC_OK;
  742. }
  743. static enum dc_status dce110_add_stream_to_ctx(
  744. struct dc *dc,
  745. struct dc_state *new_ctx,
  746. struct dc_stream_state *dc_stream)
  747. {
  748. enum dc_status result = DC_ERROR_UNEXPECTED;
  749. result = resource_map_pool_resources(dc, new_ctx, dc_stream);
  750. if (result == DC_OK)
  751. result = resource_map_clock_resources(dc, new_ctx, dc_stream);
  752. if (result == DC_OK)
  753. result = build_mapped_resource(dc, new_ctx, dc_stream);
  754. return result;
  755. }
  756. static enum dc_status dce110_validate_guaranteed(
  757. struct dc *dc,
  758. struct dc_stream_state *dc_stream,
  759. struct dc_state *context)
  760. {
  761. enum dc_status result = DC_ERROR_UNEXPECTED;
  762. context->streams[0] = dc_stream;
  763. dc_stream_retain(context->streams[0]);
  764. context->stream_count++;
  765. result = resource_map_pool_resources(dc, context, dc_stream);
  766. if (result == DC_OK)
  767. result = resource_map_clock_resources(dc, context, dc_stream);
  768. if (result == DC_OK)
  769. result = build_mapped_resource(dc, context, dc_stream);
  770. if (result == DC_OK) {
  771. validate_guaranteed_copy_streams(
  772. context, dc->caps.max_streams);
  773. result = resource_build_scaling_params_for_context(dc, context);
  774. }
  775. if (result == DC_OK)
  776. if (!dce110_validate_bandwidth(dc, context))
  777. result = DC_FAIL_BANDWIDTH_VALIDATE;
  778. return result;
  779. }
  780. static struct pipe_ctx *dce110_acquire_underlay(
  781. struct dc_state *context,
  782. const struct resource_pool *pool,
  783. struct dc_stream_state *stream)
  784. {
  785. struct dc *dc = stream->ctx->dc;
  786. struct resource_context *res_ctx = &context->res_ctx;
  787. unsigned int underlay_idx = pool->underlay_pipe_index;
  788. struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[underlay_idx];
  789. if (res_ctx->pipe_ctx[underlay_idx].stream)
  790. return NULL;
  791. pipe_ctx->stream_res.tg = pool->timing_generators[underlay_idx];
  792. pipe_ctx->plane_res.mi = pool->mis[underlay_idx];
  793. /*pipe_ctx->plane_res.ipp = res_ctx->pool->ipps[underlay_idx];*/
  794. pipe_ctx->plane_res.xfm = pool->transforms[underlay_idx];
  795. pipe_ctx->stream_res.opp = pool->opps[underlay_idx];
  796. pipe_ctx->pipe_idx = underlay_idx;
  797. pipe_ctx->stream = stream;
  798. if (!dc->current_state->res_ctx.pipe_ctx[underlay_idx].stream) {
  799. struct tg_color black_color = {0};
  800. struct dc_bios *dcb = dc->ctx->dc_bios;
  801. dc->hwss.enable_display_power_gating(
  802. dc,
  803. pipe_ctx->pipe_idx,
  804. dcb, PIPE_GATING_CONTROL_DISABLE);
  805. /*
  806. * This is for powering on underlay, so crtc does not
  807. * need to be enabled
  808. */
  809. pipe_ctx->stream_res.tg->funcs->program_timing(pipe_ctx->stream_res.tg,
  810. &stream->timing,
  811. false);
  812. pipe_ctx->stream_res.tg->funcs->enable_advanced_request(
  813. pipe_ctx->stream_res.tg,
  814. true,
  815. &stream->timing);
  816. pipe_ctx->plane_res.mi->funcs->allocate_mem_input(pipe_ctx->plane_res.mi,
  817. stream->timing.h_total,
  818. stream->timing.v_total,
  819. stream->timing.pix_clk_khz,
  820. context->stream_count);
  821. color_space_to_black_color(dc,
  822. COLOR_SPACE_YCBCR601, &black_color);
  823. pipe_ctx->stream_res.tg->funcs->set_blank_color(
  824. pipe_ctx->stream_res.tg,
  825. &black_color);
  826. }
  827. return pipe_ctx;
  828. }
  829. static void dce110_destroy_resource_pool(struct resource_pool **pool)
  830. {
  831. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  832. destruct(dce110_pool);
  833. kfree(dce110_pool);
  834. *pool = NULL;
  835. }
  836. static const struct resource_funcs dce110_res_pool_funcs = {
  837. .destroy = dce110_destroy_resource_pool,
  838. .link_enc_create = dce110_link_encoder_create,
  839. .validate_guaranteed = dce110_validate_guaranteed,
  840. .validate_bandwidth = dce110_validate_bandwidth,
  841. .acquire_idle_pipe_for_layer = dce110_acquire_underlay,
  842. .add_stream_to_ctx = dce110_add_stream_to_ctx,
  843. .validate_global = dce110_validate_global
  844. };
  845. static bool underlay_create(struct dc_context *ctx, struct resource_pool *pool)
  846. {
  847. struct dce110_timing_generator *dce110_tgv = kzalloc(sizeof(*dce110_tgv),
  848. GFP_KERNEL);
  849. struct dce_transform *dce110_xfmv = kzalloc(sizeof(*dce110_xfmv),
  850. GFP_KERNEL);
  851. struct dce_mem_input *dce110_miv = kzalloc(sizeof(*dce110_miv),
  852. GFP_KERNEL);
  853. struct dce110_opp *dce110_oppv = kzalloc(sizeof(*dce110_oppv),
  854. GFP_KERNEL);
  855. if (!dce110_tgv || !dce110_xfmv || !dce110_miv || !dce110_oppv) {
  856. kfree(dce110_tgv);
  857. kfree(dce110_xfmv);
  858. kfree(dce110_miv);
  859. kfree(dce110_oppv);
  860. return false;
  861. }
  862. dce110_opp_v_construct(dce110_oppv, ctx);
  863. dce110_timing_generator_v_construct(dce110_tgv, ctx);
  864. dce110_mem_input_v_construct(dce110_miv, ctx);
  865. dce110_transform_v_construct(dce110_xfmv, ctx);
  866. pool->opps[pool->pipe_count] = &dce110_oppv->base;
  867. pool->timing_generators[pool->pipe_count] = &dce110_tgv->base;
  868. pool->mis[pool->pipe_count] = &dce110_miv->base;
  869. pool->transforms[pool->pipe_count] = &dce110_xfmv->base;
  870. pool->pipe_count++;
  871. /* update the public caps to indicate an underlay is available */
  872. ctx->dc->caps.max_slave_planes = 1;
  873. ctx->dc->caps.max_slave_planes = 1;
  874. return true;
  875. }
  876. static void bw_calcs_data_update_from_pplib(struct dc *dc)
  877. {
  878. struct dm_pp_clock_levels clks = {0};
  879. /*do system clock*/
  880. dm_pp_get_clock_levels_by_type(
  881. dc->ctx,
  882. DM_PP_CLOCK_TYPE_ENGINE_CLK,
  883. &clks);
  884. /* convert all the clock fro kHz to fix point mHz */
  885. dc->bw_vbios->high_sclk = bw_frc_to_fixed(
  886. clks.clocks_in_khz[clks.num_levels-1], 1000);
  887. dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
  888. clks.clocks_in_khz[clks.num_levels/8], 1000);
  889. dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
  890. clks.clocks_in_khz[clks.num_levels*2/8], 1000);
  891. dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
  892. clks.clocks_in_khz[clks.num_levels*3/8], 1000);
  893. dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
  894. clks.clocks_in_khz[clks.num_levels*4/8], 1000);
  895. dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
  896. clks.clocks_in_khz[clks.num_levels*5/8], 1000);
  897. dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
  898. clks.clocks_in_khz[clks.num_levels*6/8], 1000);
  899. dc->bw_vbios->low_sclk = bw_frc_to_fixed(
  900. clks.clocks_in_khz[0], 1000);
  901. dc->sclk_lvls = clks;
  902. /*do display clock*/
  903. dm_pp_get_clock_levels_by_type(
  904. dc->ctx,
  905. DM_PP_CLOCK_TYPE_DISPLAY_CLK,
  906. &clks);
  907. dc->bw_vbios->high_voltage_max_dispclk = bw_frc_to_fixed(
  908. clks.clocks_in_khz[clks.num_levels-1], 1000);
  909. dc->bw_vbios->mid_voltage_max_dispclk = bw_frc_to_fixed(
  910. clks.clocks_in_khz[clks.num_levels>>1], 1000);
  911. dc->bw_vbios->low_voltage_max_dispclk = bw_frc_to_fixed(
  912. clks.clocks_in_khz[0], 1000);
  913. /*do memory clock*/
  914. dm_pp_get_clock_levels_by_type(
  915. dc->ctx,
  916. DM_PP_CLOCK_TYPE_MEMORY_CLK,
  917. &clks);
  918. dc->bw_vbios->low_yclk = bw_frc_to_fixed(
  919. clks.clocks_in_khz[0] * MEMORY_TYPE_MULTIPLIER, 1000);
  920. dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
  921. clks.clocks_in_khz[clks.num_levels>>1] * MEMORY_TYPE_MULTIPLIER,
  922. 1000);
  923. dc->bw_vbios->high_yclk = bw_frc_to_fixed(
  924. clks.clocks_in_khz[clks.num_levels-1] * MEMORY_TYPE_MULTIPLIER,
  925. 1000);
  926. }
  927. const struct resource_caps *dce110_resource_cap(
  928. struct hw_asic_id *asic_id)
  929. {
  930. if (ASIC_REV_IS_STONEY(asic_id->hw_internal_rev))
  931. return &stoney_resource_cap;
  932. else
  933. return &carrizo_resource_cap;
  934. }
  935. static bool construct(
  936. uint8_t num_virtual_links,
  937. struct dc *dc,
  938. struct dce110_resource_pool *pool,
  939. struct hw_asic_id asic_id)
  940. {
  941. unsigned int i;
  942. struct dc_context *ctx = dc->ctx;
  943. struct dc_firmware_info info;
  944. struct dc_bios *bp;
  945. struct dm_pp_static_clock_info static_clk_info = {0};
  946. ctx->dc_bios->regs = &bios_regs;
  947. pool->base.res_cap = dce110_resource_cap(&ctx->asic_id);
  948. pool->base.funcs = &dce110_res_pool_funcs;
  949. /*************************************************
  950. * Resource + asic cap harcoding *
  951. *************************************************/
  952. pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
  953. pool->base.underlay_pipe_index = pool->base.pipe_count;
  954. dc->caps.max_downscale_ratio = 150;
  955. dc->caps.i2c_speed_in_khz = 100;
  956. dc->caps.max_cursor_size = 128;
  957. dc->caps.is_apu = true;
  958. /*************************************************
  959. * Create resources *
  960. *************************************************/
  961. bp = ctx->dc_bios;
  962. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  963. info.external_clock_source_frequency_for_dp != 0) {
  964. pool->base.dp_clock_source =
  965. dce110_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  966. pool->base.clock_sources[0] =
  967. dce110_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0,
  968. &clk_src_regs[0], false);
  969. pool->base.clock_sources[1] =
  970. dce110_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1,
  971. &clk_src_regs[1], false);
  972. pool->base.clk_src_count = 2;
  973. /* TODO: find out if CZ support 3 PLLs */
  974. }
  975. if (pool->base.dp_clock_source == NULL) {
  976. dm_error("DC: failed to create dp clock source!\n");
  977. BREAK_TO_DEBUGGER();
  978. goto res_create_fail;
  979. }
  980. for (i = 0; i < pool->base.clk_src_count; i++) {
  981. if (pool->base.clock_sources[i] == NULL) {
  982. dm_error("DC: failed to create clock sources!\n");
  983. BREAK_TO_DEBUGGER();
  984. goto res_create_fail;
  985. }
  986. }
  987. pool->base.display_clock = dce110_disp_clk_create(ctx,
  988. &disp_clk_regs,
  989. &disp_clk_shift,
  990. &disp_clk_mask);
  991. if (pool->base.display_clock == NULL) {
  992. dm_error("DC: failed to create display clock!\n");
  993. BREAK_TO_DEBUGGER();
  994. goto res_create_fail;
  995. }
  996. pool->base.dmcu = dce_dmcu_create(ctx,
  997. &dmcu_regs,
  998. &dmcu_shift,
  999. &dmcu_mask);
  1000. if (pool->base.dmcu == NULL) {
  1001. dm_error("DC: failed to create dmcu!\n");
  1002. BREAK_TO_DEBUGGER();
  1003. goto res_create_fail;
  1004. }
  1005. pool->base.abm = dce_abm_create(ctx,
  1006. &abm_regs,
  1007. &abm_shift,
  1008. &abm_mask);
  1009. if (pool->base.abm == NULL) {
  1010. dm_error("DC: failed to create abm!\n");
  1011. BREAK_TO_DEBUGGER();
  1012. goto res_create_fail;
  1013. }
  1014. /* get static clock information for PPLIB or firmware, save
  1015. * max_clock_state
  1016. */
  1017. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  1018. pool->base.display_clock->max_clks_state =
  1019. static_clk_info.max_clocks_state;
  1020. {
  1021. struct irq_service_init_data init_data;
  1022. init_data.ctx = dc->ctx;
  1023. pool->base.irqs = dal_irq_service_dce110_create(&init_data);
  1024. if (!pool->base.irqs)
  1025. goto res_create_fail;
  1026. }
  1027. for (i = 0; i < pool->base.pipe_count; i++) {
  1028. pool->base.timing_generators[i] = dce110_timing_generator_create(
  1029. ctx, i, &dce110_tg_offsets[i]);
  1030. if (pool->base.timing_generators[i] == NULL) {
  1031. BREAK_TO_DEBUGGER();
  1032. dm_error("DC: failed to create tg!\n");
  1033. goto res_create_fail;
  1034. }
  1035. pool->base.mis[i] = dce110_mem_input_create(ctx, i);
  1036. if (pool->base.mis[i] == NULL) {
  1037. BREAK_TO_DEBUGGER();
  1038. dm_error(
  1039. "DC: failed to create memory input!\n");
  1040. goto res_create_fail;
  1041. }
  1042. pool->base.ipps[i] = dce110_ipp_create(ctx, i);
  1043. if (pool->base.ipps[i] == NULL) {
  1044. BREAK_TO_DEBUGGER();
  1045. dm_error(
  1046. "DC: failed to create input pixel processor!\n");
  1047. goto res_create_fail;
  1048. }
  1049. pool->base.transforms[i] = dce110_transform_create(ctx, i);
  1050. if (pool->base.transforms[i] == NULL) {
  1051. BREAK_TO_DEBUGGER();
  1052. dm_error(
  1053. "DC: failed to create transform!\n");
  1054. goto res_create_fail;
  1055. }
  1056. pool->base.opps[i] = dce110_opp_create(ctx, i);
  1057. if (pool->base.opps[i] == NULL) {
  1058. BREAK_TO_DEBUGGER();
  1059. dm_error(
  1060. "DC: failed to create output pixel processor!\n");
  1061. goto res_create_fail;
  1062. }
  1063. }
  1064. #if defined(CONFIG_DRM_AMD_DC_FBC)
  1065. dc->fbc_compressor = dce110_compressor_create(ctx);
  1066. #endif
  1067. if (!underlay_create(ctx, &pool->base))
  1068. goto res_create_fail;
  1069. if (!resource_construct(num_virtual_links, dc, &pool->base,
  1070. &res_create_funcs))
  1071. goto res_create_fail;
  1072. /* Create hardware sequencer */
  1073. dce110_hw_sequencer_construct(dc);
  1074. dc->caps.max_planes = pool->base.pipe_count;
  1075. bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
  1076. bw_calcs_data_update_from_pplib(dc);
  1077. return true;
  1078. res_create_fail:
  1079. destruct(pool);
  1080. return false;
  1081. }
  1082. struct resource_pool *dce110_create_resource_pool(
  1083. uint8_t num_virtual_links,
  1084. struct dc *dc,
  1085. struct hw_asic_id asic_id)
  1086. {
  1087. struct dce110_resource_pool *pool =
  1088. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  1089. if (!pool)
  1090. return NULL;
  1091. if (construct(num_virtual_links, dc, pool, asic_id))
  1092. return &pool->base;
  1093. BREAK_TO_DEBUGGER();
  1094. return NULL;
  1095. }