dce100_resource.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "link_encoder.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "include/irq_service_interface.h"
  30. #include "../virtual/virtual_stream_encoder.h"
  31. #include "dce110/dce110_resource.h"
  32. #include "dce110/dce110_timing_generator.h"
  33. #include "irq/dce110/irq_service_dce110.h"
  34. #include "dce/dce_link_encoder.h"
  35. #include "dce/dce_stream_encoder.h"
  36. #include "dce/dce_mem_input.h"
  37. #include "dce/dce_ipp.h"
  38. #include "dce/dce_transform.h"
  39. #include "dce/dce_opp.h"
  40. #include "dce/dce_clocks.h"
  41. #include "dce/dce_clock_source.h"
  42. #include "dce/dce_audio.h"
  43. #include "dce/dce_hwseq.h"
  44. #include "dce100/dce100_hw_sequencer.h"
  45. #include "reg_helper.h"
  46. #include "dce/dce_10_0_d.h"
  47. #include "dce/dce_10_0_sh_mask.h"
  48. #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
  49. #include "gmc/gmc_8_2_d.h"
  50. #include "gmc/gmc_8_2_sh_mask.h"
  51. #endif
  52. #ifndef mmDP_DPHY_INTERNAL_CTRL
  53. #define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
  54. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
  55. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
  56. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
  57. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
  58. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
  59. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
  60. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
  61. #define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
  62. #define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
  63. #endif
  64. #ifndef mmBIOS_SCRATCH_2
  65. #define mmBIOS_SCRATCH_2 0x05CB
  66. #define mmBIOS_SCRATCH_6 0x05CF
  67. #endif
  68. #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
  69. #define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  70. #define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  71. #define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4BDC
  72. #define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4CDC
  73. #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4DDC
  74. #define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4EDC
  75. #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC
  76. #define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54DC
  77. #endif
  78. #ifndef mmDP_DPHY_FAST_TRAINING
  79. #define mmDP_DPHY_FAST_TRAINING 0x4ABC
  80. #define mmDP0_DP_DPHY_FAST_TRAINING 0x4ABC
  81. #define mmDP1_DP_DPHY_FAST_TRAINING 0x4BBC
  82. #define mmDP2_DP_DPHY_FAST_TRAINING 0x4CBC
  83. #define mmDP3_DP_DPHY_FAST_TRAINING 0x4DBC
  84. #define mmDP4_DP_DPHY_FAST_TRAINING 0x4EBC
  85. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4FBC
  86. #define mmDP6_DP_DPHY_FAST_TRAINING 0x54BC
  87. #endif
  88. static const struct dce110_timing_generator_offsets dce100_tg_offsets[] = {
  89. {
  90. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  91. .dcp = (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
  92. },
  93. {
  94. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  95. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  96. },
  97. {
  98. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  99. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  100. },
  101. {
  102. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  103. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  104. },
  105. {
  106. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  107. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  108. },
  109. {
  110. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  111. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  112. }
  113. };
  114. /* set register offset */
  115. #define SR(reg_name)\
  116. .reg_name = mm ## reg_name
  117. /* set register offset with instance */
  118. #define SRI(reg_name, block, id)\
  119. .reg_name = mm ## block ## id ## _ ## reg_name
  120. static const struct dce_disp_clk_registers disp_clk_regs = {
  121. CLK_COMMON_REG_LIST_DCE_BASE()
  122. };
  123. static const struct dce_disp_clk_shift disp_clk_shift = {
  124. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  125. };
  126. static const struct dce_disp_clk_mask disp_clk_mask = {
  127. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  128. };
  129. #define ipp_regs(id)\
  130. [id] = {\
  131. IPP_DCE100_REG_LIST_DCE_BASE(id)\
  132. }
  133. static const struct dce_ipp_registers ipp_regs[] = {
  134. ipp_regs(0),
  135. ipp_regs(1),
  136. ipp_regs(2),
  137. ipp_regs(3),
  138. ipp_regs(4),
  139. ipp_regs(5)
  140. };
  141. static const struct dce_ipp_shift ipp_shift = {
  142. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  143. };
  144. static const struct dce_ipp_mask ipp_mask = {
  145. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  146. };
  147. #define transform_regs(id)\
  148. [id] = {\
  149. XFM_COMMON_REG_LIST_DCE100(id)\
  150. }
  151. static const struct dce_transform_registers xfm_regs[] = {
  152. transform_regs(0),
  153. transform_regs(1),
  154. transform_regs(2),
  155. transform_regs(3),
  156. transform_regs(4),
  157. transform_regs(5)
  158. };
  159. static const struct dce_transform_shift xfm_shift = {
  160. XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
  161. };
  162. static const struct dce_transform_mask xfm_mask = {
  163. XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
  164. };
  165. #define aux_regs(id)\
  166. [id] = {\
  167. AUX_REG_LIST(id)\
  168. }
  169. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  170. aux_regs(0),
  171. aux_regs(1),
  172. aux_regs(2),
  173. aux_regs(3),
  174. aux_regs(4),
  175. aux_regs(5)
  176. };
  177. #define hpd_regs(id)\
  178. [id] = {\
  179. HPD_REG_LIST(id)\
  180. }
  181. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  182. hpd_regs(0),
  183. hpd_regs(1),
  184. hpd_regs(2),
  185. hpd_regs(3),
  186. hpd_regs(4),
  187. hpd_regs(5)
  188. };
  189. #define link_regs(id)\
  190. [id] = {\
  191. LE_DCE100_REG_LIST(id)\
  192. }
  193. static const struct dce110_link_enc_registers link_enc_regs[] = {
  194. link_regs(0),
  195. link_regs(1),
  196. link_regs(2),
  197. link_regs(3),
  198. link_regs(4),
  199. link_regs(5),
  200. link_regs(6),
  201. };
  202. #define stream_enc_regs(id)\
  203. [id] = {\
  204. SE_COMMON_REG_LIST_DCE_BASE(id),\
  205. .AFMT_CNTL = 0,\
  206. }
  207. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  208. stream_enc_regs(0),
  209. stream_enc_regs(1),
  210. stream_enc_regs(2),
  211. stream_enc_regs(3),
  212. stream_enc_regs(4),
  213. stream_enc_regs(5),
  214. stream_enc_regs(6)
  215. };
  216. static const struct dce_stream_encoder_shift se_shift = {
  217. SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
  218. };
  219. static const struct dce_stream_encoder_mask se_mask = {
  220. SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
  221. };
  222. #define opp_regs(id)\
  223. [id] = {\
  224. OPP_DCE_100_REG_LIST(id),\
  225. }
  226. static const struct dce_opp_registers opp_regs[] = {
  227. opp_regs(0),
  228. opp_regs(1),
  229. opp_regs(2),
  230. opp_regs(3),
  231. opp_regs(4),
  232. opp_regs(5)
  233. };
  234. static const struct dce_opp_shift opp_shift = {
  235. OPP_COMMON_MASK_SH_LIST_DCE_100(__SHIFT)
  236. };
  237. static const struct dce_opp_mask opp_mask = {
  238. OPP_COMMON_MASK_SH_LIST_DCE_100(_MASK)
  239. };
  240. #define audio_regs(id)\
  241. [id] = {\
  242. AUD_COMMON_REG_LIST(id)\
  243. }
  244. static const struct dce_audio_registers audio_regs[] = {
  245. audio_regs(0),
  246. audio_regs(1),
  247. audio_regs(2),
  248. audio_regs(3),
  249. audio_regs(4),
  250. audio_regs(5),
  251. audio_regs(6),
  252. };
  253. static const struct dce_audio_shift audio_shift = {
  254. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  255. };
  256. static const struct dce_aduio_mask audio_mask = {
  257. AUD_COMMON_MASK_SH_LIST(_MASK)
  258. };
  259. #define clk_src_regs(id)\
  260. [id] = {\
  261. CS_COMMON_REG_LIST_DCE_100_110(id),\
  262. }
  263. static const struct dce110_clk_src_regs clk_src_regs[] = {
  264. clk_src_regs(0),
  265. clk_src_regs(1),
  266. clk_src_regs(2)
  267. };
  268. static const struct dce110_clk_src_shift cs_shift = {
  269. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  270. };
  271. static const struct dce110_clk_src_mask cs_mask = {
  272. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  273. };
  274. #define DCFE_MEM_PWR_CTRL_REG_BASE 0x1b03
  275. static const struct bios_registers bios_regs = {
  276. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  277. };
  278. static const struct resource_caps res_cap = {
  279. .num_timing_generator = 6,
  280. .num_audio = 6,
  281. .num_stream_encoder = 6,
  282. .num_pll = 3
  283. };
  284. #define CTX ctx
  285. #define REG(reg) mm ## reg
  286. #ifndef mmCC_DC_HDMI_STRAPS
  287. #define mmCC_DC_HDMI_STRAPS 0x1918
  288. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  289. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  290. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  291. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  292. #endif
  293. static void read_dce_straps(
  294. struct dc_context *ctx,
  295. struct resource_straps *straps)
  296. {
  297. REG_GET_2(CC_DC_HDMI_STRAPS,
  298. HDMI_DISABLE, &straps->hdmi_disable,
  299. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  300. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  301. }
  302. static struct audio *create_audio(
  303. struct dc_context *ctx, unsigned int inst)
  304. {
  305. return dce_audio_create(ctx, inst,
  306. &audio_regs[inst], &audio_shift, &audio_mask);
  307. }
  308. static struct timing_generator *dce100_timing_generator_create(
  309. struct dc_context *ctx,
  310. uint32_t instance,
  311. const struct dce110_timing_generator_offsets *offsets)
  312. {
  313. struct dce110_timing_generator *tg110 =
  314. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  315. if (!tg110)
  316. return NULL;
  317. dce110_timing_generator_construct(tg110, ctx, instance, offsets);
  318. return &tg110->base;
  319. }
  320. static struct stream_encoder *dce100_stream_encoder_create(
  321. enum engine_id eng_id,
  322. struct dc_context *ctx)
  323. {
  324. struct dce110_stream_encoder *enc110 =
  325. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  326. if (!enc110)
  327. return NULL;
  328. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  329. &stream_enc_regs[eng_id], &se_shift, &se_mask);
  330. return &enc110->base;
  331. }
  332. #define SRII(reg_name, block, id)\
  333. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  334. static const struct dce_hwseq_registers hwseq_reg = {
  335. HWSEQ_DCE10_REG_LIST()
  336. };
  337. static const struct dce_hwseq_shift hwseq_shift = {
  338. HWSEQ_DCE10_MASK_SH_LIST(__SHIFT)
  339. };
  340. static const struct dce_hwseq_mask hwseq_mask = {
  341. HWSEQ_DCE10_MASK_SH_LIST(_MASK)
  342. };
  343. static struct dce_hwseq *dce100_hwseq_create(
  344. struct dc_context *ctx)
  345. {
  346. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  347. if (hws) {
  348. hws->ctx = ctx;
  349. hws->regs = &hwseq_reg;
  350. hws->shifts = &hwseq_shift;
  351. hws->masks = &hwseq_mask;
  352. }
  353. return hws;
  354. }
  355. static const struct resource_create_funcs res_create_funcs = {
  356. .read_dce_straps = read_dce_straps,
  357. .create_audio = create_audio,
  358. .create_stream_encoder = dce100_stream_encoder_create,
  359. .create_hwseq = dce100_hwseq_create,
  360. };
  361. #define mi_inst_regs(id) { \
  362. MI_DCE8_REG_LIST(id), \
  363. .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
  364. }
  365. static const struct dce_mem_input_registers mi_regs[] = {
  366. mi_inst_regs(0),
  367. mi_inst_regs(1),
  368. mi_inst_regs(2),
  369. mi_inst_regs(3),
  370. mi_inst_regs(4),
  371. mi_inst_regs(5),
  372. };
  373. static const struct dce_mem_input_shift mi_shifts = {
  374. MI_DCE8_MASK_SH_LIST(__SHIFT),
  375. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
  376. };
  377. static const struct dce_mem_input_mask mi_masks = {
  378. MI_DCE8_MASK_SH_LIST(_MASK),
  379. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
  380. };
  381. static struct mem_input *dce100_mem_input_create(
  382. struct dc_context *ctx,
  383. uint32_t inst)
  384. {
  385. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  386. GFP_KERNEL);
  387. if (!dce_mi) {
  388. BREAK_TO_DEBUGGER();
  389. return NULL;
  390. }
  391. dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  392. dce_mi->wa.single_head_rdreq_dmif_limit = 2;
  393. return &dce_mi->base;
  394. }
  395. static void dce100_transform_destroy(struct transform **xfm)
  396. {
  397. kfree(TO_DCE_TRANSFORM(*xfm));
  398. *xfm = NULL;
  399. }
  400. static struct transform *dce100_transform_create(
  401. struct dc_context *ctx,
  402. uint32_t inst)
  403. {
  404. struct dce_transform *transform =
  405. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  406. if (!transform)
  407. return NULL;
  408. dce_transform_construct(transform, ctx, inst,
  409. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  410. return &transform->base;
  411. }
  412. static struct input_pixel_processor *dce100_ipp_create(
  413. struct dc_context *ctx, uint32_t inst)
  414. {
  415. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  416. if (!ipp) {
  417. BREAK_TO_DEBUGGER();
  418. return NULL;
  419. }
  420. dce_ipp_construct(ipp, ctx, inst,
  421. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  422. return &ipp->base;
  423. }
  424. static const struct encoder_feature_support link_enc_feature = {
  425. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  426. .max_hdmi_pixel_clock = 300000,
  427. .flags.bits.IS_HBR2_CAPABLE = true,
  428. .flags.bits.IS_TPS3_CAPABLE = true,
  429. .flags.bits.IS_YCBCR_CAPABLE = true
  430. };
  431. struct link_encoder *dce100_link_encoder_create(
  432. const struct encoder_init_data *enc_init_data)
  433. {
  434. struct dce110_link_encoder *enc110 =
  435. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  436. if (!enc110)
  437. return NULL;
  438. dce110_link_encoder_construct(enc110,
  439. enc_init_data,
  440. &link_enc_feature,
  441. &link_enc_regs[enc_init_data->transmitter],
  442. &link_enc_aux_regs[enc_init_data->channel - 1],
  443. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  444. return &enc110->base;
  445. }
  446. struct output_pixel_processor *dce100_opp_create(
  447. struct dc_context *ctx,
  448. uint32_t inst)
  449. {
  450. struct dce110_opp *opp =
  451. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  452. if (!opp)
  453. return NULL;
  454. dce110_opp_construct(opp,
  455. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  456. return &opp->base;
  457. }
  458. struct clock_source *dce100_clock_source_create(
  459. struct dc_context *ctx,
  460. struct dc_bios *bios,
  461. enum clock_source_id id,
  462. const struct dce110_clk_src_regs *regs,
  463. bool dp_clk_src)
  464. {
  465. struct dce110_clk_src *clk_src =
  466. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  467. if (!clk_src)
  468. return NULL;
  469. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  470. regs, &cs_shift, &cs_mask)) {
  471. clk_src->base.dp_clk_src = dp_clk_src;
  472. return &clk_src->base;
  473. }
  474. BREAK_TO_DEBUGGER();
  475. return NULL;
  476. }
  477. void dce100_clock_source_destroy(struct clock_source **clk_src)
  478. {
  479. kfree(TO_DCE110_CLK_SRC(*clk_src));
  480. *clk_src = NULL;
  481. }
  482. static void destruct(struct dce110_resource_pool *pool)
  483. {
  484. unsigned int i;
  485. for (i = 0; i < pool->base.pipe_count; i++) {
  486. if (pool->base.opps[i] != NULL)
  487. dce110_opp_destroy(&pool->base.opps[i]);
  488. if (pool->base.transforms[i] != NULL)
  489. dce100_transform_destroy(&pool->base.transforms[i]);
  490. if (pool->base.ipps[i] != NULL)
  491. dce_ipp_destroy(&pool->base.ipps[i]);
  492. if (pool->base.mis[i] != NULL) {
  493. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  494. pool->base.mis[i] = NULL;
  495. }
  496. if (pool->base.timing_generators[i] != NULL) {
  497. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  498. pool->base.timing_generators[i] = NULL;
  499. }
  500. }
  501. for (i = 0; i < pool->base.stream_enc_count; i++) {
  502. if (pool->base.stream_enc[i] != NULL)
  503. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  504. }
  505. for (i = 0; i < pool->base.clk_src_count; i++) {
  506. if (pool->base.clock_sources[i] != NULL)
  507. dce100_clock_source_destroy(&pool->base.clock_sources[i]);
  508. }
  509. if (pool->base.dp_clock_source != NULL)
  510. dce100_clock_source_destroy(&pool->base.dp_clock_source);
  511. for (i = 0; i < pool->base.audio_count; i++) {
  512. if (pool->base.audios[i] != NULL)
  513. dce_aud_destroy(&pool->base.audios[i]);
  514. }
  515. if (pool->base.display_clock != NULL)
  516. dce_disp_clk_destroy(&pool->base.display_clock);
  517. if (pool->base.irqs != NULL)
  518. dal_irq_service_destroy(&pool->base.irqs);
  519. }
  520. static enum dc_status build_mapped_resource(
  521. const struct dc *dc,
  522. struct dc_state *context,
  523. struct dc_stream_state *stream)
  524. {
  525. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(&context->res_ctx, stream);
  526. if (!pipe_ctx)
  527. return DC_ERROR_UNEXPECTED;
  528. dce110_resource_build_pipe_hw_param(pipe_ctx);
  529. resource_build_info_frame(pipe_ctx);
  530. return DC_OK;
  531. }
  532. bool dce100_validate_bandwidth(
  533. struct dc *dc,
  534. struct dc_state *context)
  535. {
  536. /* TODO implement when needed but for now hardcode max value*/
  537. context->bw.dce.dispclk_khz = 681000;
  538. context->bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER;
  539. return true;
  540. }
  541. static bool dce100_validate_surface_sets(
  542. struct dc_state *context)
  543. {
  544. int i;
  545. for (i = 0; i < context->stream_count; i++) {
  546. if (context->stream_status[i].plane_count == 0)
  547. continue;
  548. if (context->stream_status[i].plane_count > 1)
  549. return false;
  550. if (context->stream_status[i].plane_states[0]->format
  551. >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  552. return false;
  553. }
  554. return true;
  555. }
  556. enum dc_status dce100_validate_global(
  557. struct dc *dc,
  558. struct dc_state *context)
  559. {
  560. if (!dce100_validate_surface_sets(context))
  561. return DC_FAIL_SURFACE_VALIDATE;
  562. return DC_OK;
  563. }
  564. enum dc_status dce100_add_stream_to_ctx(
  565. struct dc *dc,
  566. struct dc_state *new_ctx,
  567. struct dc_stream_state *dc_stream)
  568. {
  569. enum dc_status result = DC_ERROR_UNEXPECTED;
  570. result = resource_map_pool_resources(dc, new_ctx, dc_stream);
  571. if (result == DC_OK)
  572. result = resource_map_clock_resources(dc, new_ctx, dc_stream);
  573. if (result == DC_OK)
  574. result = build_mapped_resource(dc, new_ctx, dc_stream);
  575. return result;
  576. }
  577. enum dc_status dce100_validate_guaranteed(
  578. struct dc *dc,
  579. struct dc_stream_state *dc_stream,
  580. struct dc_state *context)
  581. {
  582. enum dc_status result = DC_ERROR_UNEXPECTED;
  583. context->streams[0] = dc_stream;
  584. dc_stream_retain(context->streams[0]);
  585. context->stream_count++;
  586. result = resource_map_pool_resources(dc, context, dc_stream);
  587. if (result == DC_OK)
  588. result = resource_map_clock_resources(dc, context, dc_stream);
  589. if (result == DC_OK)
  590. result = build_mapped_resource(dc, context, dc_stream);
  591. if (result == DC_OK) {
  592. validate_guaranteed_copy_streams(
  593. context, dc->caps.max_streams);
  594. result = resource_build_scaling_params_for_context(dc, context);
  595. }
  596. if (result == DC_OK)
  597. if (!dce100_validate_bandwidth(dc, context))
  598. result = DC_FAIL_BANDWIDTH_VALIDATE;
  599. return result;
  600. }
  601. static void dce100_destroy_resource_pool(struct resource_pool **pool)
  602. {
  603. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  604. destruct(dce110_pool);
  605. kfree(dce110_pool);
  606. *pool = NULL;
  607. }
  608. enum dc_status dce100_validate_plane(const struct dc_plane_state *plane_state, struct dc_caps *caps)
  609. {
  610. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  611. return DC_OK;
  612. return DC_FAIL_SURFACE_VALIDATE;
  613. }
  614. static const struct resource_funcs dce100_res_pool_funcs = {
  615. .destroy = dce100_destroy_resource_pool,
  616. .link_enc_create = dce100_link_encoder_create,
  617. .validate_guaranteed = dce100_validate_guaranteed,
  618. .validate_bandwidth = dce100_validate_bandwidth,
  619. .validate_plane = dce100_validate_plane,
  620. .add_stream_to_ctx = dce100_add_stream_to_ctx,
  621. .validate_global = dce100_validate_global
  622. };
  623. static bool construct(
  624. uint8_t num_virtual_links,
  625. struct dc *dc,
  626. struct dce110_resource_pool *pool)
  627. {
  628. unsigned int i;
  629. struct dc_context *ctx = dc->ctx;
  630. struct dc_firmware_info info;
  631. struct dc_bios *bp;
  632. struct dm_pp_static_clock_info static_clk_info = {0};
  633. ctx->dc_bios->regs = &bios_regs;
  634. pool->base.res_cap = &res_cap;
  635. pool->base.funcs = &dce100_res_pool_funcs;
  636. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  637. bp = ctx->dc_bios;
  638. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  639. info.external_clock_source_frequency_for_dp != 0) {
  640. pool->base.dp_clock_source =
  641. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  642. pool->base.clock_sources[0] =
  643. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  644. pool->base.clock_sources[1] =
  645. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  646. pool->base.clock_sources[2] =
  647. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  648. pool->base.clk_src_count = 3;
  649. } else {
  650. pool->base.dp_clock_source =
  651. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  652. pool->base.clock_sources[0] =
  653. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  654. pool->base.clock_sources[1] =
  655. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  656. pool->base.clk_src_count = 2;
  657. }
  658. if (pool->base.dp_clock_source == NULL) {
  659. dm_error("DC: failed to create dp clock source!\n");
  660. BREAK_TO_DEBUGGER();
  661. goto res_create_fail;
  662. }
  663. for (i = 0; i < pool->base.clk_src_count; i++) {
  664. if (pool->base.clock_sources[i] == NULL) {
  665. dm_error("DC: failed to create clock sources!\n");
  666. BREAK_TO_DEBUGGER();
  667. goto res_create_fail;
  668. }
  669. }
  670. pool->base.display_clock = dce_disp_clk_create(ctx,
  671. &disp_clk_regs,
  672. &disp_clk_shift,
  673. &disp_clk_mask);
  674. if (pool->base.display_clock == NULL) {
  675. dm_error("DC: failed to create display clock!\n");
  676. BREAK_TO_DEBUGGER();
  677. goto res_create_fail;
  678. }
  679. /* get static clock information for PPLIB or firmware, save
  680. * max_clock_state
  681. */
  682. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  683. pool->base.display_clock->max_clks_state =
  684. static_clk_info.max_clocks_state;
  685. {
  686. struct irq_service_init_data init_data;
  687. init_data.ctx = dc->ctx;
  688. pool->base.irqs = dal_irq_service_dce110_create(&init_data);
  689. if (!pool->base.irqs)
  690. goto res_create_fail;
  691. }
  692. /*************************************************
  693. * Resource + asic cap harcoding *
  694. *************************************************/
  695. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  696. pool->base.pipe_count = res_cap.num_timing_generator;
  697. dc->caps.max_downscale_ratio = 200;
  698. dc->caps.i2c_speed_in_khz = 40;
  699. dc->caps.max_cursor_size = 128;
  700. for (i = 0; i < pool->base.pipe_count; i++) {
  701. pool->base.timing_generators[i] =
  702. dce100_timing_generator_create(
  703. ctx,
  704. i,
  705. &dce100_tg_offsets[i]);
  706. if (pool->base.timing_generators[i] == NULL) {
  707. BREAK_TO_DEBUGGER();
  708. dm_error("DC: failed to create tg!\n");
  709. goto res_create_fail;
  710. }
  711. pool->base.mis[i] = dce100_mem_input_create(ctx, i);
  712. if (pool->base.mis[i] == NULL) {
  713. BREAK_TO_DEBUGGER();
  714. dm_error(
  715. "DC: failed to create memory input!\n");
  716. goto res_create_fail;
  717. }
  718. pool->base.ipps[i] = dce100_ipp_create(ctx, i);
  719. if (pool->base.ipps[i] == NULL) {
  720. BREAK_TO_DEBUGGER();
  721. dm_error(
  722. "DC: failed to create input pixel processor!\n");
  723. goto res_create_fail;
  724. }
  725. pool->base.transforms[i] = dce100_transform_create(ctx, i);
  726. if (pool->base.transforms[i] == NULL) {
  727. BREAK_TO_DEBUGGER();
  728. dm_error(
  729. "DC: failed to create transform!\n");
  730. goto res_create_fail;
  731. }
  732. pool->base.opps[i] = dce100_opp_create(ctx, i);
  733. if (pool->base.opps[i] == NULL) {
  734. BREAK_TO_DEBUGGER();
  735. dm_error(
  736. "DC: failed to create output pixel processor!\n");
  737. goto res_create_fail;
  738. }
  739. }
  740. dc->caps.max_planes = pool->base.pipe_count;
  741. if (!resource_construct(num_virtual_links, dc, &pool->base,
  742. &res_create_funcs))
  743. goto res_create_fail;
  744. /* Create hardware sequencer */
  745. dce100_hw_sequencer_construct(dc);
  746. return true;
  747. res_create_fail:
  748. destruct(pool);
  749. return false;
  750. }
  751. struct resource_pool *dce100_create_resource_pool(
  752. uint8_t num_virtual_links,
  753. struct dc *dc)
  754. {
  755. struct dce110_resource_pool *pool =
  756. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  757. if (!pool)
  758. return NULL;
  759. if (construct(num_virtual_links, dc, pool))
  760. return &pool->base;
  761. BREAK_TO_DEBUGGER();
  762. return NULL;
  763. }