dce_hwseq.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #ifndef __DCE_HWSEQ_H__
  26. #define __DCE_HWSEQ_H__
  27. #include "hw_sequencer.h"
  28. #define BL_REG_LIST()\
  29. SR(LVTMA_PWRSEQ_CNTL), \
  30. SR(LVTMA_PWRSEQ_STATE)
  31. #define HWSEQ_DCEF_REG_LIST_DCE8() \
  32. .DCFE_CLOCK_CONTROL[0] = mmCRTC0_CRTC_DCFE_CLOCK_CONTROL, \
  33. .DCFE_CLOCK_CONTROL[1] = mmCRTC1_CRTC_DCFE_CLOCK_CONTROL, \
  34. .DCFE_CLOCK_CONTROL[2] = mmCRTC2_CRTC_DCFE_CLOCK_CONTROL, \
  35. .DCFE_CLOCK_CONTROL[3] = mmCRTC3_CRTC_DCFE_CLOCK_CONTROL, \
  36. .DCFE_CLOCK_CONTROL[4] = mmCRTC4_CRTC_DCFE_CLOCK_CONTROL, \
  37. .DCFE_CLOCK_CONTROL[5] = mmCRTC5_CRTC_DCFE_CLOCK_CONTROL
  38. #define HWSEQ_DCEF_REG_LIST() \
  39. SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \
  40. SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \
  41. SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \
  42. SRII(DCFE_CLOCK_CONTROL, DCFE, 3), \
  43. SRII(DCFE_CLOCK_CONTROL, DCFE, 4), \
  44. SRII(DCFE_CLOCK_CONTROL, DCFE, 5), \
  45. SR(DC_MEM_GLOBAL_PWR_REQ_CNTL)
  46. #define HWSEQ_BLND_REG_LIST() \
  47. SRII(BLND_V_UPDATE_LOCK, BLND, 0), \
  48. SRII(BLND_V_UPDATE_LOCK, BLND, 1), \
  49. SRII(BLND_V_UPDATE_LOCK, BLND, 2), \
  50. SRII(BLND_V_UPDATE_LOCK, BLND, 3), \
  51. SRII(BLND_V_UPDATE_LOCK, BLND, 4), \
  52. SRII(BLND_V_UPDATE_LOCK, BLND, 5), \
  53. SRII(BLND_CONTROL, BLND, 0), \
  54. SRII(BLND_CONTROL, BLND, 1), \
  55. SRII(BLND_CONTROL, BLND, 2), \
  56. SRII(BLND_CONTROL, BLND, 3), \
  57. SRII(BLND_CONTROL, BLND, 4), \
  58. SRII(BLND_CONTROL, BLND, 5)
  59. #define HWSEQ_PIXEL_RATE_REG_LIST(blk) \
  60. SRII(PIXEL_RATE_CNTL, blk, 0), \
  61. SRII(PIXEL_RATE_CNTL, blk, 1), \
  62. SRII(PIXEL_RATE_CNTL, blk, 2), \
  63. SRII(PIXEL_RATE_CNTL, blk, 3), \
  64. SRII(PIXEL_RATE_CNTL, blk, 4), \
  65. SRII(PIXEL_RATE_CNTL, blk, 5)
  66. #define HWSEQ_PHYPLL_REG_LIST(blk) \
  67. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 0), \
  68. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 1), \
  69. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 2), \
  70. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 3), \
  71. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 4), \
  72. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 5)
  73. #define HWSEQ_DCE11_REG_LIST_BASE() \
  74. SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \
  75. SR(DCFEV_CLOCK_CONTROL), \
  76. SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \
  77. SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \
  78. SRII(CRTC_H_BLANK_START_END, CRTC, 0),\
  79. SRII(CRTC_H_BLANK_START_END, CRTC, 1),\
  80. SRII(BLND_V_UPDATE_LOCK, BLND, 0),\
  81. SRII(BLND_V_UPDATE_LOCK, BLND, 1),\
  82. SRII(BLND_CONTROL, BLND, 0),\
  83. SRII(BLND_CONTROL, BLND, 1),\
  84. SR(BLNDV_CONTROL),\
  85. HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\
  86. BL_REG_LIST()
  87. #define HWSEQ_DCE8_REG_LIST() \
  88. HWSEQ_DCEF_REG_LIST_DCE8(), \
  89. HWSEQ_BLND_REG_LIST(), \
  90. HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\
  91. BL_REG_LIST()
  92. #define HWSEQ_DCE10_REG_LIST() \
  93. HWSEQ_DCEF_REG_LIST(), \
  94. HWSEQ_BLND_REG_LIST(), \
  95. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  96. BL_REG_LIST()
  97. #define HWSEQ_ST_REG_LIST() \
  98. HWSEQ_DCE11_REG_LIST_BASE(), \
  99. .DCFE_CLOCK_CONTROL[2] = mmDCFEV_CLOCK_CONTROL, \
  100. .CRTC_H_BLANK_START_END[2] = mmCRTCV_H_BLANK_START_END, \
  101. .BLND_V_UPDATE_LOCK[2] = mmBLNDV_V_UPDATE_LOCK, \
  102. .BLND_CONTROL[2] = mmBLNDV_CONTROL
  103. #define HWSEQ_CZ_REG_LIST() \
  104. HWSEQ_DCE11_REG_LIST_BASE(), \
  105. SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \
  106. SRII(CRTC_H_BLANK_START_END, CRTC, 2), \
  107. SRII(BLND_V_UPDATE_LOCK, BLND, 2), \
  108. SRII(BLND_CONTROL, BLND, 2), \
  109. .DCFE_CLOCK_CONTROL[3] = mmDCFEV_CLOCK_CONTROL, \
  110. .CRTC_H_BLANK_START_END[3] = mmCRTCV_H_BLANK_START_END, \
  111. .BLND_V_UPDATE_LOCK[3] = mmBLNDV_V_UPDATE_LOCK, \
  112. .BLND_CONTROL[3] = mmBLNDV_CONTROL
  113. #define HWSEQ_DCE120_REG_LIST() \
  114. HWSEQ_DCE10_REG_LIST(), \
  115. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  116. HWSEQ_PHYPLL_REG_LIST(CRTC), \
  117. SR(DCHUB_FB_LOCATION),\
  118. SR(DCHUB_AGP_BASE),\
  119. SR(DCHUB_AGP_BOT),\
  120. SR(DCHUB_AGP_TOP), \
  121. BL_REG_LIST()
  122. #define HWSEQ_DCE112_REG_LIST() \
  123. HWSEQ_DCE10_REG_LIST(), \
  124. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  125. HWSEQ_PHYPLL_REG_LIST(CRTC), \
  126. BL_REG_LIST()
  127. #define HWSEQ_DCN_REG_LIST()\
  128. SRII(DCHUBP_CNTL, HUBP, 0), \
  129. SRII(DCHUBP_CNTL, HUBP, 1), \
  130. SRII(DCHUBP_CNTL, HUBP, 2), \
  131. SRII(DCHUBP_CNTL, HUBP, 3), \
  132. SRII(HUBP_CLK_CNTL, HUBP, 0), \
  133. SRII(HUBP_CLK_CNTL, HUBP, 1), \
  134. SRII(HUBP_CLK_CNTL, HUBP, 2), \
  135. SRII(HUBP_CLK_CNTL, HUBP, 3), \
  136. SRII(DPP_CONTROL, DPP_TOP, 0), \
  137. SRII(DPP_CONTROL, DPP_TOP, 1), \
  138. SRII(DPP_CONTROL, DPP_TOP, 2), \
  139. SRII(DPP_CONTROL, DPP_TOP, 3), \
  140. SRII(OPP_PIPE_CONTROL, OPP_PIPE, 0), \
  141. SRII(OPP_PIPE_CONTROL, OPP_PIPE, 1), \
  142. SRII(OPP_PIPE_CONTROL, OPP_PIPE, 2), \
  143. SRII(OPP_PIPE_CONTROL, OPP_PIPE, 3), \
  144. SR(REFCLK_CNTL), \
  145. SR(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A),\
  146. SR(DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_A),\
  147. SR(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_A),\
  148. SR(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B),\
  149. SR(DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_B),\
  150. SR(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_B),\
  151. SR(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C),\
  152. SR(DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_C),\
  153. SR(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_C),\
  154. SR(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D),\
  155. SR(DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_D),\
  156. SR(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_D),\
  157. SR(DCHUBBUB_ARB_WATERMARK_CHANGE_CNTL),\
  158. SR(DCHUBBUB_ARB_DRAM_STATE_CNTL),\
  159. SR(DCHUBBUB_ARB_SAT_LEVEL),\
  160. SR(DCHUBBUB_ARB_DF_REQ_OUTSTAND),\
  161. SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
  162. SR(DCHUBBUB_TEST_DEBUG_INDEX), \
  163. SR(DCHUBBUB_TEST_DEBUG_DATA), \
  164. SR(DIO_MEM_PWR_CTRL), \
  165. SR(DCCG_GATE_DISABLE_CNTL), \
  166. SR(DCCG_GATE_DISABLE_CNTL2), \
  167. SR(DCFCLK_CNTL),\
  168. SR(DCFCLK_CNTL), \
  169. /* todo: get these from GVM instead of reading registers ourselves */\
  170. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),\
  171. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),\
  172. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),\
  173. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),\
  174. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),\
  175. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),\
  176. MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),\
  177. MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),\
  178. MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),\
  179. MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),\
  180. MMHUB_SR(MC_VM_SYSTEM_APERTURE_LOW_ADDR),\
  181. MMHUB_SR(MC_VM_SYSTEM_APERTURE_HIGH_ADDR)
  182. #define HWSEQ_SR_WATERMARK_REG_LIST()\
  183. SR(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A),\
  184. SR(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A),\
  185. SR(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B),\
  186. SR(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B),\
  187. SR(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C),\
  188. SR(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C),\
  189. SR(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_D),\
  190. SR(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_D)
  191. #define HWSEQ_DCN1_REG_LIST()\
  192. HWSEQ_DCN_REG_LIST(), \
  193. HWSEQ_SR_WATERMARK_REG_LIST(), \
  194. HWSEQ_PIXEL_RATE_REG_LIST(OTG), \
  195. HWSEQ_PHYPLL_REG_LIST(OTG), \
  196. SR(DCHUBBUB_SDPIF_FB_TOP),\
  197. SR(DCHUBBUB_SDPIF_FB_BASE),\
  198. SR(DCHUBBUB_SDPIF_FB_OFFSET),\
  199. SR(DCHUBBUB_SDPIF_AGP_BASE),\
  200. SR(DCHUBBUB_SDPIF_AGP_BOT),\
  201. SR(DCHUBBUB_SDPIF_AGP_TOP),\
  202. SR(DOMAIN0_PG_CONFIG), \
  203. SR(DOMAIN1_PG_CONFIG), \
  204. SR(DOMAIN2_PG_CONFIG), \
  205. SR(DOMAIN3_PG_CONFIG), \
  206. SR(DOMAIN4_PG_CONFIG), \
  207. SR(DOMAIN5_PG_CONFIG), \
  208. SR(DOMAIN6_PG_CONFIG), \
  209. SR(DOMAIN7_PG_CONFIG), \
  210. SR(DOMAIN0_PG_STATUS), \
  211. SR(DOMAIN1_PG_STATUS), \
  212. SR(DOMAIN2_PG_STATUS), \
  213. SR(DOMAIN3_PG_STATUS), \
  214. SR(DOMAIN4_PG_STATUS), \
  215. SR(DOMAIN5_PG_STATUS), \
  216. SR(DOMAIN6_PG_STATUS), \
  217. SR(DOMAIN7_PG_STATUS), \
  218. SR(D1VGA_CONTROL), \
  219. SR(D2VGA_CONTROL), \
  220. SR(D3VGA_CONTROL), \
  221. SR(D4VGA_CONTROL), \
  222. SR(DC_IP_REQUEST_CNTL), \
  223. BL_REG_LIST()
  224. struct dce_hwseq_registers {
  225. /* Backlight registers */
  226. uint32_t LVTMA_PWRSEQ_CNTL;
  227. uint32_t LVTMA_PWRSEQ_STATE;
  228. uint32_t DCFE_CLOCK_CONTROL[6];
  229. uint32_t DCFEV_CLOCK_CONTROL;
  230. uint32_t DC_MEM_GLOBAL_PWR_REQ_CNTL;
  231. uint32_t BLND_V_UPDATE_LOCK[6];
  232. uint32_t BLND_CONTROL[6];
  233. uint32_t BLNDV_CONTROL;
  234. uint32_t CRTC_H_BLANK_START_END[6];
  235. uint32_t PIXEL_RATE_CNTL[6];
  236. uint32_t PHYPLL_PIXEL_RATE_CNTL[6];
  237. /*DCHUB*/
  238. uint32_t DCHUB_FB_LOCATION;
  239. uint32_t DCHUB_AGP_BASE;
  240. uint32_t DCHUB_AGP_BOT;
  241. uint32_t DCHUB_AGP_TOP;
  242. uint32_t DCHUBP_CNTL[4];
  243. uint32_t HUBP_CLK_CNTL[4];
  244. uint32_t DPP_CONTROL[4];
  245. uint32_t OPP_PIPE_CONTROL[4];
  246. uint32_t REFCLK_CNTL;
  247. uint32_t DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A;
  248. uint32_t DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_A;
  249. uint32_t DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A;
  250. uint32_t DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A;
  251. uint32_t DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_A;
  252. uint32_t DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B;
  253. uint32_t DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_B;
  254. uint32_t DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B;
  255. uint32_t DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B;
  256. uint32_t DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_B;
  257. uint32_t DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C;
  258. uint32_t DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_C;
  259. uint32_t DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C;
  260. uint32_t DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C;
  261. uint32_t DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_C;
  262. uint32_t DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D;
  263. uint32_t DCHUBBUB_ARB_PTE_META_URGENCY_WATERMARK_D;
  264. uint32_t DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_D;
  265. uint32_t DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_D;
  266. uint32_t DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_D;
  267. uint32_t DCHUBBUB_ARB_WATERMARK_CHANGE_CNTL;
  268. uint32_t DCHUBBUB_ARB_SAT_LEVEL;
  269. uint32_t DCHUBBUB_ARB_DF_REQ_OUTSTAND;
  270. uint32_t DCHUBBUB_GLOBAL_TIMER_CNTL;
  271. uint32_t DCHUBBUB_ARB_DRAM_STATE_CNTL;
  272. uint32_t DCHUBBUB_TEST_DEBUG_INDEX;
  273. uint32_t DCHUBBUB_TEST_DEBUG_DATA;
  274. uint32_t DCHUBBUB_SDPIF_FB_TOP;
  275. uint32_t DCHUBBUB_SDPIF_FB_BASE;
  276. uint32_t DCHUBBUB_SDPIF_FB_OFFSET;
  277. uint32_t DCHUBBUB_SDPIF_AGP_BASE;
  278. uint32_t DCHUBBUB_SDPIF_AGP_BOT;
  279. uint32_t DCHUBBUB_SDPIF_AGP_TOP;
  280. uint32_t DC_IP_REQUEST_CNTL;
  281. uint32_t DOMAIN0_PG_CONFIG;
  282. uint32_t DOMAIN1_PG_CONFIG;
  283. uint32_t DOMAIN2_PG_CONFIG;
  284. uint32_t DOMAIN3_PG_CONFIG;
  285. uint32_t DOMAIN4_PG_CONFIG;
  286. uint32_t DOMAIN5_PG_CONFIG;
  287. uint32_t DOMAIN6_PG_CONFIG;
  288. uint32_t DOMAIN7_PG_CONFIG;
  289. uint32_t DOMAIN0_PG_STATUS;
  290. uint32_t DOMAIN1_PG_STATUS;
  291. uint32_t DOMAIN2_PG_STATUS;
  292. uint32_t DOMAIN3_PG_STATUS;
  293. uint32_t DOMAIN4_PG_STATUS;
  294. uint32_t DOMAIN5_PG_STATUS;
  295. uint32_t DOMAIN6_PG_STATUS;
  296. uint32_t DOMAIN7_PG_STATUS;
  297. uint32_t DIO_MEM_PWR_CTRL;
  298. uint32_t DCCG_GATE_DISABLE_CNTL;
  299. uint32_t DCCG_GATE_DISABLE_CNTL2;
  300. uint32_t DCFCLK_CNTL;
  301. uint32_t MICROSECOND_TIME_BASE_DIV;
  302. uint32_t MILLISECOND_TIME_BASE_DIV;
  303. uint32_t DISPCLK_FREQ_CHANGE_CNTL;
  304. uint32_t RBBMIF_TIMEOUT_DIS;
  305. uint32_t RBBMIF_TIMEOUT_DIS_2;
  306. uint32_t DENTIST_DISPCLK_CNTL;
  307. uint32_t DCHUBBUB_CRC_CTRL;
  308. uint32_t DPP_TOP0_DPP_CRC_CTRL;
  309. uint32_t DPP_TOP0_DPP_CRC_VAL_R_G;
  310. uint32_t DPP_TOP0_DPP_CRC_VAL_B_A;
  311. uint32_t MPC_CRC_CTRL;
  312. uint32_t MPC_CRC_RESULT_GB;
  313. uint32_t MPC_CRC_RESULT_C;
  314. uint32_t MPC_CRC_RESULT_AR;
  315. uint32_t D1VGA_CONTROL;
  316. uint32_t D2VGA_CONTROL;
  317. uint32_t D3VGA_CONTROL;
  318. uint32_t D4VGA_CONTROL;
  319. /* MMHUB registers. read only. temporary hack */
  320. uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32;
  321. uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32;
  322. uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32;
  323. uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32;
  324. uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32;
  325. uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32;
  326. uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32;
  327. uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32;
  328. uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB;
  329. uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB;
  330. uint32_t MC_VM_SYSTEM_APERTURE_LOW_ADDR;
  331. uint32_t MC_VM_SYSTEM_APERTURE_HIGH_ADDR;
  332. };
  333. /* set field name */
  334. #define HWS_SF(blk_name, reg_name, field_name, post_fix)\
  335. .field_name = blk_name ## reg_name ## __ ## field_name ## post_fix
  336. #define HWS_SF1(blk_name, reg_name, field_name, post_fix)\
  337. .field_name = blk_name ## reg_name ## __ ## blk_name ## field_name ## post_fix
  338. #define HWSEQ_DCEF_MASK_SH_LIST(mask_sh, blk)\
  339. HWS_SF(blk, CLOCK_CONTROL, DCFE_CLOCK_ENABLE, mask_sh),\
  340. SF(DC_MEM_GLOBAL_PWR_REQ_CNTL, DC_MEM_GLOBAL_PWR_REQ_DIS, mask_sh)
  341. #define HWSEQ_BLND_MASK_SH_LIST(mask_sh, blk)\
  342. HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\
  343. HWS_SF(blk, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\
  344. HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\
  345. HWS_SF(blk, V_UPDATE_LOCK, BLND_BLND_V_UPDATE_LOCK, mask_sh),\
  346. HWS_SF(blk, V_UPDATE_LOCK, BLND_V_UPDATE_LOCK_MODE, mask_sh),\
  347. HWS_SF(blk, CONTROL, BLND_FEEDTHROUGH_EN, mask_sh),\
  348. HWS_SF(blk, CONTROL, BLND_ALPHA_MODE, mask_sh),\
  349. HWS_SF(blk, CONTROL, BLND_MODE, mask_sh),\
  350. HWS_SF(blk, CONTROL, BLND_MULTIPLIED_MODE, mask_sh)
  351. #define HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, blk)\
  352. HWS_SF1(blk, PIXEL_RATE_CNTL, PIXEL_RATE_SOURCE, mask_sh),\
  353. HWS_SF(blk, PIXEL_RATE_CNTL, DP_DTO0_ENABLE, mask_sh)
  354. #define HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, blk)\
  355. HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh),\
  356. HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh)
  357. #define HWSEQ_DCE8_MASK_SH_LIST(mask_sh)\
  358. .DCFE_CLOCK_ENABLE = CRTC_DCFE_CLOCK_CONTROL__CRTC_DCFE_CLOCK_ENABLE ## mask_sh, \
  359. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\
  360. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\
  361. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\
  362. HWS_SF(BLND_, CONTROL, BLND_MODE, mask_sh),\
  363. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  364. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  365. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_)
  366. #define HWSEQ_DCE10_MASK_SH_LIST(mask_sh)\
  367. HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE_),\
  368. HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND_),\
  369. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_), \
  370. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  371. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  372. #define HWSEQ_DCE11_MASK_SH_LIST(mask_sh)\
  373. HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\
  374. SF(DCFEV_CLOCK_CONTROL, DCFEV_CLOCK_ENABLE, mask_sh),\
  375. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  376. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  377. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_)
  378. #define HWSEQ_DCE112_MASK_SH_LIST(mask_sh)\
  379. HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\
  380. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  381. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  382. HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_)
  383. #define HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh)\
  384. SF(DCHUB_FB_LOCATION, FB_TOP, mask_sh),\
  385. SF(DCHUB_FB_LOCATION, FB_BASE, mask_sh),\
  386. SF(DCHUB_AGP_BASE, AGP_BASE, mask_sh),\
  387. SF(DCHUB_AGP_BOT, AGP_BOT, mask_sh),\
  388. SF(DCHUB_AGP_TOP, AGP_TOP, mask_sh), \
  389. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  390. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  391. #define HWSEQ_DCE12_MASK_SH_LIST(mask_sh)\
  392. HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE0_DCFE_),\
  393. HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND0_BLND_),\
  394. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_),\
  395. HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_),\
  396. HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh), \
  397. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  398. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  399. #define HWSEQ_DCN_MASK_SH_LIST(mask_sh)\
  400. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\
  401. HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh), \
  402. HWS_SF(HUBP0_, DCHUBP_CNTL, HUBP_VTG_SEL, mask_sh), \
  403. HWS_SF(HUBP0_, HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, mask_sh), \
  404. HWS_SF(DPP_TOP0_, DPP_CONTROL, DPP_CLOCK_ENABLE, mask_sh), \
  405. HWS_SF(OPP_PIPE0_, OPP_PIPE_CONTROL, OPP_PIPE_CLOCK_EN, mask_sh),\
  406. HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, mask_sh), \
  407. HWS_SF(, DCHUBBUB_ARB_WATERMARK_CHANGE_CNTL, DCHUBBUB_ARB_WATERMARK_CHANGE_REQUEST, mask_sh), \
  408. HWS_SF(, DCHUBBUB_ARB_WATERMARK_CHANGE_CNTL, DCHUBBUB_ARB_WATERMARK_CHANGE_DONE_INTERRUPT_DISABLE, mask_sh), \
  409. HWS_SF(, DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_SELF_REFRESH_FORCE_VALUE, mask_sh), \
  410. HWS_SF(, DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_SELF_REFRESH_FORCE_ENABLE, mask_sh), \
  411. HWS_SF(, DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_VALUE, mask_sh), \
  412. HWS_SF(, DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_ENABLE, mask_sh), \
  413. HWS_SF(, DCHUBBUB_ARB_SAT_LEVEL, DCHUBBUB_ARB_SAT_LEVEL, mask_sh), \
  414. HWS_SF(, DCHUBBUB_ARB_DF_REQ_OUTSTAND, DCHUBBUB_ARB_MIN_REQ_OUTSTAND, mask_sh), \
  415. HWS_SF(, DCFCLK_CNTL, DCFCLK_GATE_DIS, mask_sh)
  416. #define HWSEQ_DCN1_MASK_SH_LIST(mask_sh)\
  417. HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
  418. HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh), \
  419. HWS_SF(, DCHUBBUB_SDPIF_FB_TOP, SDPIF_FB_TOP, mask_sh), \
  420. HWS_SF(, DCHUBBUB_SDPIF_FB_BASE, SDPIF_FB_BASE, mask_sh), \
  421. HWS_SF(, DCHUBBUB_SDPIF_FB_OFFSET, SDPIF_FB_OFFSET, mask_sh), \
  422. HWS_SF(, DCHUBBUB_SDPIF_AGP_BASE, SDPIF_AGP_BASE, mask_sh), \
  423. HWS_SF(, DCHUBBUB_SDPIF_AGP_BOT, SDPIF_AGP_BOT, mask_sh), \
  424. HWS_SF(, DCHUBBUB_SDPIF_AGP_TOP, SDPIF_AGP_TOP, mask_sh), \
  425. HWS_SF(DPP_TOP0_, DPP_CONTROL, DPPCLK_RATE_CONTROL, mask_sh), \
  426. /* todo: get these from GVM instead of reading registers ourselves */\
  427. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32, PAGE_DIRECTORY_ENTRY_HI32, mask_sh),\
  428. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32, PAGE_DIRECTORY_ENTRY_LO32, mask_sh),\
  429. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32, LOGICAL_PAGE_NUMBER_HI4, mask_sh),\
  430. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32, LOGICAL_PAGE_NUMBER_LO32, mask_sh),\
  431. HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32, PHYSICAL_PAGE_ADDR_HI4, mask_sh),\
  432. HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32, PHYSICAL_PAGE_ADDR_LO32, mask_sh),\
  433. HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, PHYSICAL_PAGE_NUMBER_MSB, mask_sh),\
  434. HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, PHYSICAL_PAGE_NUMBER_LSB, mask_sh),\
  435. HWS_SF(, MC_VM_SYSTEM_APERTURE_LOW_ADDR, LOGICAL_ADDR, mask_sh),\
  436. HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, mask_sh), \
  437. HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_GATE, mask_sh), \
  438. HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, mask_sh), \
  439. HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_GATE, mask_sh), \
  440. HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, mask_sh), \
  441. HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_GATE, mask_sh), \
  442. HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, mask_sh), \
  443. HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_GATE, mask_sh), \
  444. HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, mask_sh), \
  445. HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_GATE, mask_sh), \
  446. HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, mask_sh), \
  447. HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_GATE, mask_sh), \
  448. HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, mask_sh), \
  449. HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_GATE, mask_sh), \
  450. HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, mask_sh), \
  451. HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_GATE, mask_sh), \
  452. HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN0_PGFSM_PWR_STATUS, mask_sh), \
  453. HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN1_PGFSM_PWR_STATUS, mask_sh), \
  454. HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN2_PGFSM_PWR_STATUS, mask_sh), \
  455. HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN3_PGFSM_PWR_STATUS, mask_sh), \
  456. HWS_SF(, DOMAIN4_PG_STATUS, DOMAIN4_PGFSM_PWR_STATUS, mask_sh), \
  457. HWS_SF(, DOMAIN5_PG_STATUS, DOMAIN5_PGFSM_PWR_STATUS, mask_sh), \
  458. HWS_SF(, DOMAIN6_PG_STATUS, DOMAIN6_PGFSM_PWR_STATUS, mask_sh), \
  459. HWS_SF(, DOMAIN7_PG_STATUS, DOMAIN7_PGFSM_PWR_STATUS, mask_sh), \
  460. HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
  461. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  462. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  463. #define HWSEQ_REG_FIELD_LIST(type) \
  464. type DCFE_CLOCK_ENABLE; \
  465. type DCFEV_CLOCK_ENABLE; \
  466. type DC_MEM_GLOBAL_PWR_REQ_DIS; \
  467. type BLND_DCP_GRPH_V_UPDATE_LOCK; \
  468. type BLND_SCL_V_UPDATE_LOCK; \
  469. type BLND_DCP_GRPH_SURF_V_UPDATE_LOCK; \
  470. type BLND_BLND_V_UPDATE_LOCK; \
  471. type BLND_V_UPDATE_LOCK_MODE; \
  472. type BLND_FEEDTHROUGH_EN; \
  473. type BLND_ALPHA_MODE; \
  474. type BLND_MODE; \
  475. type BLND_MULTIPLIED_MODE; \
  476. type DP_DTO0_ENABLE; \
  477. type PIXEL_RATE_SOURCE; \
  478. type PHYPLL_PIXEL_RATE_SOURCE; \
  479. type PIXEL_RATE_PLL_SOURCE; \
  480. /* todo: get these from GVM instead of reading registers ourselves */\
  481. type PAGE_DIRECTORY_ENTRY_HI32;\
  482. type PAGE_DIRECTORY_ENTRY_LO32;\
  483. type LOGICAL_PAGE_NUMBER_HI4;\
  484. type LOGICAL_PAGE_NUMBER_LO32;\
  485. type PHYSICAL_PAGE_ADDR_HI4;\
  486. type PHYSICAL_PAGE_ADDR_LO32;\
  487. type PHYSICAL_PAGE_NUMBER_MSB;\
  488. type PHYSICAL_PAGE_NUMBER_LSB;\
  489. type LOGICAL_ADDR; \
  490. type ENABLE_L1_TLB;\
  491. type SYSTEM_ACCESS_MODE;\
  492. type LVTMA_BLON;\
  493. type LVTMA_PWRSEQ_TARGET_STATE_R;
  494. #define HWSEQ_DCN_REG_FIELD_LIST(type) \
  495. type HUBP_VTG_SEL; \
  496. type HUBP_CLOCK_ENABLE; \
  497. type DPP_CLOCK_ENABLE; \
  498. type DPPCLK_RATE_CONTROL; \
  499. type SDPIF_FB_TOP;\
  500. type SDPIF_FB_BASE;\
  501. type SDPIF_FB_OFFSET;\
  502. type SDPIF_AGP_BASE;\
  503. type SDPIF_AGP_BOT;\
  504. type SDPIF_AGP_TOP;\
  505. type FB_TOP;\
  506. type FB_BASE;\
  507. type FB_OFFSET;\
  508. type AGP_BASE;\
  509. type AGP_BOT;\
  510. type AGP_TOP;\
  511. type DCHUBBUB_GLOBAL_TIMER_ENABLE; \
  512. type DCHUBBUB_ARB_WATERMARK_CHANGE_REQUEST;\
  513. type DCHUBBUB_ARB_WATERMARK_CHANGE_DONE_INTERRUPT_DISABLE;\
  514. type DCHUBBUB_ARB_ALLOW_SELF_REFRESH_FORCE_VALUE;\
  515. type DCHUBBUB_ARB_ALLOW_SELF_REFRESH_FORCE_ENABLE;\
  516. type DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_VALUE;\
  517. type DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_ENABLE;\
  518. type DCHUBBUB_ARB_SAT_LEVEL;\
  519. type DCHUBBUB_ARB_MIN_REQ_OUTSTAND;\
  520. type OPP_PIPE_CLOCK_EN;\
  521. type IP_REQUEST_EN; \
  522. type DOMAIN0_POWER_FORCEON; \
  523. type DOMAIN0_POWER_GATE; \
  524. type DOMAIN1_POWER_FORCEON; \
  525. type DOMAIN1_POWER_GATE; \
  526. type DOMAIN2_POWER_FORCEON; \
  527. type DOMAIN2_POWER_GATE; \
  528. type DOMAIN3_POWER_FORCEON; \
  529. type DOMAIN3_POWER_GATE; \
  530. type DOMAIN4_POWER_FORCEON; \
  531. type DOMAIN4_POWER_GATE; \
  532. type DOMAIN5_POWER_FORCEON; \
  533. type DOMAIN5_POWER_GATE; \
  534. type DOMAIN6_POWER_FORCEON; \
  535. type DOMAIN6_POWER_GATE; \
  536. type DOMAIN7_POWER_FORCEON; \
  537. type DOMAIN7_POWER_GATE; \
  538. type DOMAIN0_PGFSM_PWR_STATUS; \
  539. type DOMAIN1_PGFSM_PWR_STATUS; \
  540. type DOMAIN2_PGFSM_PWR_STATUS; \
  541. type DOMAIN3_PGFSM_PWR_STATUS; \
  542. type DOMAIN4_PGFSM_PWR_STATUS; \
  543. type DOMAIN5_PGFSM_PWR_STATUS; \
  544. type DOMAIN6_PGFSM_PWR_STATUS; \
  545. type DOMAIN7_PGFSM_PWR_STATUS; \
  546. type DCFCLK_GATE_DIS; \
  547. type DCHUBBUB_GLOBAL_TIMER_REFDIV; \
  548. type DENTIST_DPPCLK_WDIVIDER; \
  549. type DENTIST_DISPCLK_WDIVIDER;
  550. struct dce_hwseq_shift {
  551. HWSEQ_REG_FIELD_LIST(uint8_t)
  552. HWSEQ_DCN_REG_FIELD_LIST(uint8_t)
  553. };
  554. struct dce_hwseq_mask {
  555. HWSEQ_REG_FIELD_LIST(uint32_t)
  556. HWSEQ_DCN_REG_FIELD_LIST(uint32_t)
  557. };
  558. enum blnd_mode {
  559. BLND_MODE_CURRENT_PIPE = 0,/* Data from current pipe only */
  560. BLND_MODE_OTHER_PIPE, /* Data from other pipe only */
  561. BLND_MODE_BLENDING,/* Alpha blending - blend 'current' and 'other' */
  562. };
  563. void dce_enable_fe_clock(struct dce_hwseq *hwss,
  564. unsigned int inst, bool enable);
  565. void dce_pipe_control_lock(struct dc *dc,
  566. struct pipe_ctx *pipe,
  567. bool lock);
  568. void dce_set_blender_mode(struct dce_hwseq *hws,
  569. unsigned int blnd_inst, enum blnd_mode mode);
  570. void dce_clock_gating_power_up(struct dce_hwseq *hws,
  571. bool enable);
  572. void dce_crtc_switch_to_clk_src(struct dce_hwseq *hws,
  573. struct clock_source *clk_src,
  574. unsigned int tg_inst);
  575. bool dce_use_lut(const struct dc_plane_state *plane_state);
  576. #endif /*__DCE_HWSEQ_H__*/