smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/i8259.h>
  74. #include <asm/realmode.h>
  75. #include <asm/misc.h>
  76. /* State of each CPU */
  77. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  78. /* Number of siblings per CPU package */
  79. int smp_num_siblings = 1;
  80. EXPORT_SYMBOL(smp_num_siblings);
  81. /* Last level cache ID of each logical CPU */
  82. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  83. /* representing HT siblings of each logical CPU */
  84. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  85. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  86. /* representing HT and core siblings of each logical CPU */
  87. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  88. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  89. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  90. /* Per CPU bogomips and other parameters */
  91. DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  92. EXPORT_PER_CPU_SYMBOL(cpu_info);
  93. atomic_t init_deasserted;
  94. static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
  95. {
  96. unsigned long flags;
  97. spin_lock_irqsave(&rtc_lock, flags);
  98. CMOS_WRITE(0xa, 0xf);
  99. spin_unlock_irqrestore(&rtc_lock, flags);
  100. local_flush_tlb();
  101. pr_debug("1.\n");
  102. *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
  103. start_eip >> 4;
  104. pr_debug("2.\n");
  105. *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
  106. start_eip & 0xf;
  107. pr_debug("3.\n");
  108. }
  109. static inline void smpboot_restore_warm_reset_vector(void)
  110. {
  111. unsigned long flags;
  112. /*
  113. * Install writable page 0 entry to set BIOS data area.
  114. */
  115. local_flush_tlb();
  116. /*
  117. * Paranoid: Set warm reset code and vector here back
  118. * to default values.
  119. */
  120. spin_lock_irqsave(&rtc_lock, flags);
  121. CMOS_WRITE(0, 0xf);
  122. spin_unlock_irqrestore(&rtc_lock, flags);
  123. *((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
  124. }
  125. /*
  126. * Report back to the Boot Processor during boot time or to the caller processor
  127. * during CPU online.
  128. */
  129. static void smp_callin(void)
  130. {
  131. int cpuid, phys_id;
  132. /*
  133. * If waken up by an INIT in an 82489DX configuration
  134. * we may get here before an INIT-deassert IPI reaches
  135. * our local APIC. We have to wait for the IPI or we'll
  136. * lock up on an APIC access.
  137. *
  138. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  139. */
  140. cpuid = smp_processor_id();
  141. if (apic->wait_for_init_deassert && cpuid)
  142. while (!atomic_read(&init_deasserted))
  143. cpu_relax();
  144. /*
  145. * (This works even if the APIC is not enabled.)
  146. */
  147. phys_id = read_apic_id();
  148. /*
  149. * the boot CPU has finished the init stage and is spinning
  150. * on callin_map until we finish. We are free to set up this
  151. * CPU, first the APIC. (this is probably redundant on most
  152. * boards)
  153. */
  154. apic_ap_setup();
  155. /*
  156. * Need to setup vector mappings before we enable interrupts.
  157. */
  158. setup_vector_irq(smp_processor_id());
  159. /*
  160. * Save our processor parameters. Note: this information
  161. * is needed for clock calibration.
  162. */
  163. smp_store_cpu_info(cpuid);
  164. /*
  165. * Get our bogomips.
  166. * Update loops_per_jiffy in cpu_data. Previous call to
  167. * smp_store_cpu_info() stored a value that is close but not as
  168. * accurate as the value just calculated.
  169. */
  170. calibrate_delay();
  171. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  172. pr_debug("Stack at about %p\n", &cpuid);
  173. /*
  174. * This must be done before setting cpu_online_mask
  175. * or calling notify_cpu_starting.
  176. */
  177. set_cpu_sibling_map(raw_smp_processor_id());
  178. wmb();
  179. notify_cpu_starting(cpuid);
  180. /*
  181. * Allow the master to continue.
  182. */
  183. cpumask_set_cpu(cpuid, cpu_callin_mask);
  184. }
  185. static int cpu0_logical_apicid;
  186. static int enable_start_cpu0;
  187. /*
  188. * Activate a secondary processor.
  189. */
  190. static void notrace start_secondary(void *unused)
  191. {
  192. /*
  193. * Don't put *anything* before cpu_init(), SMP booting is too
  194. * fragile that we want to limit the things done here to the
  195. * most necessary things.
  196. */
  197. cpu_init();
  198. x86_cpuinit.early_percpu_clock_init();
  199. preempt_disable();
  200. smp_callin();
  201. enable_start_cpu0 = 0;
  202. #ifdef CONFIG_X86_32
  203. /* switch away from the initial page table */
  204. load_cr3(swapper_pg_dir);
  205. __flush_tlb_all();
  206. #endif
  207. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  208. barrier();
  209. /*
  210. * Check TSC synchronization with the BP:
  211. */
  212. check_tsc_sync_target();
  213. /*
  214. * Enable the espfix hack for this CPU
  215. */
  216. #ifdef CONFIG_X86_ESPFIX64
  217. init_espfix_ap();
  218. #endif
  219. /*
  220. * We need to hold vector_lock so there the set of online cpus
  221. * does not change while we are assigning vectors to cpus. Holding
  222. * this lock ensures we don't half assign or remove an irq from a cpu.
  223. */
  224. lock_vector_lock();
  225. set_cpu_online(smp_processor_id(), true);
  226. unlock_vector_lock();
  227. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  228. x86_platform.nmi_init();
  229. /* enable local interrupts */
  230. local_irq_enable();
  231. /* to prevent fake stack check failure in clock setup */
  232. boot_init_stack_canary();
  233. x86_cpuinit.setup_percpu_clockev();
  234. wmb();
  235. cpu_startup_entry(CPUHP_ONLINE);
  236. }
  237. void __init smp_store_boot_cpu_info(void)
  238. {
  239. int id = 0; /* CPU 0 */
  240. struct cpuinfo_x86 *c = &cpu_data(id);
  241. *c = boot_cpu_data;
  242. c->cpu_index = id;
  243. }
  244. /*
  245. * The bootstrap kernel entry code has set these up. Save them for
  246. * a given CPU
  247. */
  248. void smp_store_cpu_info(int id)
  249. {
  250. struct cpuinfo_x86 *c = &cpu_data(id);
  251. *c = boot_cpu_data;
  252. c->cpu_index = id;
  253. /*
  254. * During boot time, CPU0 has this setup already. Save the info when
  255. * bringing up AP or offlined CPU0.
  256. */
  257. identify_secondary_cpu(c);
  258. }
  259. static bool
  260. topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  261. {
  262. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  263. return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
  264. }
  265. static bool
  266. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  267. {
  268. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  269. return !WARN_ONCE(!topology_same_node(c, o),
  270. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  271. "[node: %d != %d]. Ignoring dependency.\n",
  272. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  273. }
  274. #define link_mask(_m, c1, c2) \
  275. do { \
  276. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  277. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  278. } while (0)
  279. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  280. {
  281. if (cpu_has_topoext) {
  282. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  283. if (c->phys_proc_id == o->phys_proc_id &&
  284. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  285. c->compute_unit_id == o->compute_unit_id)
  286. return topology_sane(c, o, "smt");
  287. } else if (c->phys_proc_id == o->phys_proc_id &&
  288. c->cpu_core_id == o->cpu_core_id) {
  289. return topology_sane(c, o, "smt");
  290. }
  291. return false;
  292. }
  293. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  294. {
  295. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  296. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  297. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  298. return topology_sane(c, o, "llc");
  299. return false;
  300. }
  301. /*
  302. * Unlike the other levels, we do not enforce keeping a
  303. * multicore group inside a NUMA node. If this happens, we will
  304. * discard the MC level of the topology later.
  305. */
  306. static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  307. {
  308. if (c->phys_proc_id == o->phys_proc_id)
  309. return true;
  310. return false;
  311. }
  312. static struct sched_domain_topology_level numa_inside_package_topology[] = {
  313. #ifdef CONFIG_SCHED_SMT
  314. { cpu_smt_mask, cpu_smt_flags, SD_INIT_NAME(SMT) },
  315. #endif
  316. #ifdef CONFIG_SCHED_MC
  317. { cpu_coregroup_mask, cpu_core_flags, SD_INIT_NAME(MC) },
  318. #endif
  319. { NULL, },
  320. };
  321. /*
  322. * set_sched_topology() sets the topology internal to a CPU. The
  323. * NUMA topologies are layered on top of it to build the full
  324. * system topology.
  325. *
  326. * If NUMA nodes are observed to occur within a CPU package, this
  327. * function should be called. It forces the sched domain code to
  328. * only use the SMT level for the CPU portion of the topology.
  329. * This essentially falls back to relying on NUMA information
  330. * from the SRAT table to describe the entire system topology
  331. * (except for hyperthreads).
  332. */
  333. static void primarily_use_numa_for_topology(void)
  334. {
  335. set_sched_topology(numa_inside_package_topology);
  336. }
  337. void set_cpu_sibling_map(int cpu)
  338. {
  339. bool has_smt = smp_num_siblings > 1;
  340. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  341. struct cpuinfo_x86 *c = &cpu_data(cpu);
  342. struct cpuinfo_x86 *o;
  343. int i;
  344. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  345. if (!has_mp) {
  346. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  347. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  348. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  349. c->booted_cores = 1;
  350. return;
  351. }
  352. for_each_cpu(i, cpu_sibling_setup_mask) {
  353. o = &cpu_data(i);
  354. if ((i == cpu) || (has_smt && match_smt(c, o)))
  355. link_mask(sibling, cpu, i);
  356. if ((i == cpu) || (has_mp && match_llc(c, o)))
  357. link_mask(llc_shared, cpu, i);
  358. }
  359. /*
  360. * This needs a separate iteration over the cpus because we rely on all
  361. * cpu_sibling_mask links to be set-up.
  362. */
  363. for_each_cpu(i, cpu_sibling_setup_mask) {
  364. o = &cpu_data(i);
  365. if ((i == cpu) || (has_mp && match_die(c, o))) {
  366. link_mask(core, cpu, i);
  367. /*
  368. * Does this new cpu bringup a new core?
  369. */
  370. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  371. /*
  372. * for each core in package, increment
  373. * the booted_cores for this new cpu
  374. */
  375. if (cpumask_first(cpu_sibling_mask(i)) == i)
  376. c->booted_cores++;
  377. /*
  378. * increment the core count for all
  379. * the other cpus in this package
  380. */
  381. if (i != cpu)
  382. cpu_data(i).booted_cores++;
  383. } else if (i != cpu && !c->booted_cores)
  384. c->booted_cores = cpu_data(i).booted_cores;
  385. }
  386. if (match_die(c, o) && !topology_same_node(c, o))
  387. primarily_use_numa_for_topology();
  388. }
  389. }
  390. /* maps the cpu to the sched domain representing multi-core */
  391. const struct cpumask *cpu_coregroup_mask(int cpu)
  392. {
  393. return cpu_llc_shared_mask(cpu);
  394. }
  395. static void impress_friends(void)
  396. {
  397. int cpu;
  398. unsigned long bogosum = 0;
  399. /*
  400. * Allow the user to impress friends.
  401. */
  402. pr_debug("Before bogomips\n");
  403. for_each_possible_cpu(cpu)
  404. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  405. bogosum += cpu_data(cpu).loops_per_jiffy;
  406. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  407. num_online_cpus(),
  408. bogosum/(500000/HZ),
  409. (bogosum/(5000/HZ))%100);
  410. pr_debug("Before bogocount - setting activated=1\n");
  411. }
  412. void __inquire_remote_apic(int apicid)
  413. {
  414. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  415. const char * const names[] = { "ID", "VERSION", "SPIV" };
  416. int timeout;
  417. u32 status;
  418. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  419. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  420. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  421. /*
  422. * Wait for idle.
  423. */
  424. status = safe_apic_wait_icr_idle();
  425. if (status)
  426. pr_cont("a previous APIC delivery may have failed\n");
  427. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  428. timeout = 0;
  429. do {
  430. udelay(100);
  431. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  432. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  433. switch (status) {
  434. case APIC_ICR_RR_VALID:
  435. status = apic_read(APIC_RRR);
  436. pr_cont("%08x\n", status);
  437. break;
  438. default:
  439. pr_cont("failed\n");
  440. }
  441. }
  442. }
  443. /*
  444. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  445. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  446. * won't ... remember to clear down the APIC, etc later.
  447. */
  448. int
  449. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  450. {
  451. unsigned long send_status, accept_status = 0;
  452. int maxlvt;
  453. /* Target chip */
  454. /* Boot on the stack */
  455. /* Kick the second */
  456. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  457. pr_debug("Waiting for send to finish...\n");
  458. send_status = safe_apic_wait_icr_idle();
  459. /*
  460. * Give the other CPU some time to accept the IPI.
  461. */
  462. udelay(200);
  463. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  464. maxlvt = lapic_get_maxlvt();
  465. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  466. apic_write(APIC_ESR, 0);
  467. accept_status = (apic_read(APIC_ESR) & 0xEF);
  468. }
  469. pr_debug("NMI sent\n");
  470. if (send_status)
  471. pr_err("APIC never delivered???\n");
  472. if (accept_status)
  473. pr_err("APIC delivery error (%lx)\n", accept_status);
  474. return (send_status | accept_status);
  475. }
  476. static int
  477. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  478. {
  479. unsigned long send_status, accept_status = 0;
  480. int maxlvt, num_starts, j;
  481. maxlvt = lapic_get_maxlvt();
  482. /*
  483. * Be paranoid about clearing APIC errors.
  484. */
  485. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  486. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  487. apic_write(APIC_ESR, 0);
  488. apic_read(APIC_ESR);
  489. }
  490. pr_debug("Asserting INIT\n");
  491. /*
  492. * Turn INIT on target chip
  493. */
  494. /*
  495. * Send IPI
  496. */
  497. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  498. phys_apicid);
  499. pr_debug("Waiting for send to finish...\n");
  500. send_status = safe_apic_wait_icr_idle();
  501. mdelay(10);
  502. pr_debug("Deasserting INIT\n");
  503. /* Target chip */
  504. /* Send IPI */
  505. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  506. pr_debug("Waiting for send to finish...\n");
  507. send_status = safe_apic_wait_icr_idle();
  508. mb();
  509. atomic_set(&init_deasserted, 1);
  510. /*
  511. * Should we send STARTUP IPIs ?
  512. *
  513. * Determine this based on the APIC version.
  514. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  515. */
  516. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  517. num_starts = 2;
  518. else
  519. num_starts = 0;
  520. /*
  521. * Paravirt / VMI wants a startup IPI hook here to set up the
  522. * target processor state.
  523. */
  524. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  525. stack_start);
  526. /*
  527. * Run STARTUP IPI loop.
  528. */
  529. pr_debug("#startup loops: %d\n", num_starts);
  530. for (j = 1; j <= num_starts; j++) {
  531. pr_debug("Sending STARTUP #%d\n", j);
  532. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  533. apic_write(APIC_ESR, 0);
  534. apic_read(APIC_ESR);
  535. pr_debug("After apic_write\n");
  536. /*
  537. * STARTUP IPI
  538. */
  539. /* Target chip */
  540. /* Boot on the stack */
  541. /* Kick the second */
  542. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  543. phys_apicid);
  544. /*
  545. * Give the other CPU some time to accept the IPI.
  546. */
  547. udelay(300);
  548. pr_debug("Startup point 1\n");
  549. pr_debug("Waiting for send to finish...\n");
  550. send_status = safe_apic_wait_icr_idle();
  551. /*
  552. * Give the other CPU some time to accept the IPI.
  553. */
  554. udelay(200);
  555. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  556. apic_write(APIC_ESR, 0);
  557. accept_status = (apic_read(APIC_ESR) & 0xEF);
  558. if (send_status || accept_status)
  559. break;
  560. }
  561. pr_debug("After Startup\n");
  562. if (send_status)
  563. pr_err("APIC never delivered???\n");
  564. if (accept_status)
  565. pr_err("APIC delivery error (%lx)\n", accept_status);
  566. return (send_status | accept_status);
  567. }
  568. void smp_announce(void)
  569. {
  570. int num_nodes = num_online_nodes();
  571. printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
  572. num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
  573. }
  574. /* reduce the number of lines printed when booting a large cpu count system */
  575. static void announce_cpu(int cpu, int apicid)
  576. {
  577. static int current_node = -1;
  578. int node = early_cpu_to_node(cpu);
  579. static int width, node_width;
  580. if (!width)
  581. width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
  582. if (!node_width)
  583. node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
  584. if (cpu == 1)
  585. printk(KERN_INFO "x86: Booting SMP configuration:\n");
  586. if (system_state == SYSTEM_BOOTING) {
  587. if (node != current_node) {
  588. if (current_node > (-1))
  589. pr_cont("\n");
  590. current_node = node;
  591. printk(KERN_INFO ".... node %*s#%d, CPUs: ",
  592. node_width - num_digits(node), " ", node);
  593. }
  594. /* Add padding for the BSP */
  595. if (cpu == 1)
  596. pr_cont("%*s", width + 1, " ");
  597. pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
  598. } else
  599. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  600. node, cpu, apicid);
  601. }
  602. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  603. {
  604. int cpu;
  605. cpu = smp_processor_id();
  606. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  607. return NMI_HANDLED;
  608. return NMI_DONE;
  609. }
  610. /*
  611. * Wake up AP by INIT, INIT, STARTUP sequence.
  612. *
  613. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  614. * boot-strap code which is not a desired behavior for waking up BSP. To
  615. * void the boot-strap code, wake up CPU0 by NMI instead.
  616. *
  617. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  618. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  619. * We'll change this code in the future to wake up hard offlined CPU0 if
  620. * real platform and request are available.
  621. */
  622. static int
  623. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  624. int *cpu0_nmi_registered)
  625. {
  626. int id;
  627. int boot_error;
  628. preempt_disable();
  629. /*
  630. * Wake up AP by INIT, INIT, STARTUP sequence.
  631. */
  632. if (cpu) {
  633. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  634. goto out;
  635. }
  636. /*
  637. * Wake up BSP by nmi.
  638. *
  639. * Register a NMI handler to help wake up CPU0.
  640. */
  641. boot_error = register_nmi_handler(NMI_LOCAL,
  642. wakeup_cpu0_nmi, 0, "wake_cpu0");
  643. if (!boot_error) {
  644. enable_start_cpu0 = 1;
  645. *cpu0_nmi_registered = 1;
  646. if (apic->dest_logical == APIC_DEST_LOGICAL)
  647. id = cpu0_logical_apicid;
  648. else
  649. id = apicid;
  650. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  651. }
  652. out:
  653. preempt_enable();
  654. return boot_error;
  655. }
  656. /*
  657. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  658. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  659. * Returns zero if CPU booted OK, else error code from
  660. * ->wakeup_secondary_cpu.
  661. */
  662. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  663. {
  664. volatile u32 *trampoline_status =
  665. (volatile u32 *) __va(real_mode_header->trampoline_status);
  666. /* start_ip had better be page-aligned! */
  667. unsigned long start_ip = real_mode_header->trampoline_start;
  668. unsigned long boot_error = 0;
  669. int cpu0_nmi_registered = 0;
  670. unsigned long timeout;
  671. /* Just in case we booted with a single CPU. */
  672. alternatives_enable_smp();
  673. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  674. (THREAD_SIZE + task_stack_page(idle))) - 1);
  675. per_cpu(current_task, cpu) = idle;
  676. #ifdef CONFIG_X86_32
  677. /* Stack for startup_32 can be just as for start_secondary onwards */
  678. irq_ctx_init(cpu);
  679. per_cpu(cpu_current_top_of_stack, cpu) =
  680. (unsigned long)task_stack_page(idle) + THREAD_SIZE;
  681. #else
  682. clear_tsk_thread_flag(idle, TIF_FORK);
  683. initial_gs = per_cpu_offset(cpu);
  684. #endif
  685. per_cpu(kernel_stack, cpu) =
  686. (unsigned long)task_stack_page(idle) + THREAD_SIZE;
  687. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  688. initial_code = (unsigned long)start_secondary;
  689. stack_start = idle->thread.sp;
  690. /* So we see what's up */
  691. announce_cpu(cpu, apicid);
  692. /*
  693. * This grunge runs the startup process for
  694. * the targeted processor.
  695. */
  696. atomic_set(&init_deasserted, 0);
  697. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  698. pr_debug("Setting warm reset code and vector.\n");
  699. smpboot_setup_warm_reset_vector(start_ip);
  700. /*
  701. * Be paranoid about clearing APIC errors.
  702. */
  703. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  704. apic_write(APIC_ESR, 0);
  705. apic_read(APIC_ESR);
  706. }
  707. }
  708. /*
  709. * AP might wait on cpu_callout_mask in cpu_init() with
  710. * cpu_initialized_mask set if previous attempt to online
  711. * it timed-out. Clear cpu_initialized_mask so that after
  712. * INIT/SIPI it could start with a clean state.
  713. */
  714. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  715. smp_mb();
  716. /*
  717. * Wake up a CPU in difference cases:
  718. * - Use the method in the APIC driver if it's defined
  719. * Otherwise,
  720. * - Use an INIT boot APIC message for APs or NMI for BSP.
  721. */
  722. if (apic->wakeup_secondary_cpu)
  723. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  724. else
  725. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  726. &cpu0_nmi_registered);
  727. if (!boot_error) {
  728. /*
  729. * Wait 10s total for a response from AP
  730. */
  731. boot_error = -1;
  732. timeout = jiffies + 10*HZ;
  733. while (time_before(jiffies, timeout)) {
  734. if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
  735. /*
  736. * Tell AP to proceed with initialization
  737. */
  738. cpumask_set_cpu(cpu, cpu_callout_mask);
  739. boot_error = 0;
  740. break;
  741. }
  742. udelay(100);
  743. schedule();
  744. }
  745. }
  746. if (!boot_error) {
  747. /*
  748. * Wait till AP completes initial initialization
  749. */
  750. while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
  751. /*
  752. * Allow other tasks to run while we wait for the
  753. * AP to come online. This also gives a chance
  754. * for the MTRR work(triggered by the AP coming online)
  755. * to be completed in the stop machine context.
  756. */
  757. udelay(100);
  758. schedule();
  759. }
  760. }
  761. /* mark "stuck" area as not stuck */
  762. *trampoline_status = 0;
  763. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  764. /*
  765. * Cleanup possible dangling ends...
  766. */
  767. smpboot_restore_warm_reset_vector();
  768. }
  769. /*
  770. * Clean up the nmi handler. Do this after the callin and callout sync
  771. * to avoid impact of possible long unregister time.
  772. */
  773. if (cpu0_nmi_registered)
  774. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  775. return boot_error;
  776. }
  777. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  778. {
  779. int apicid = apic->cpu_present_to_apicid(cpu);
  780. unsigned long flags;
  781. int err;
  782. WARN_ON(irqs_disabled());
  783. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  784. if (apicid == BAD_APICID ||
  785. !physid_isset(apicid, phys_cpu_present_map) ||
  786. !apic->apic_id_valid(apicid)) {
  787. pr_err("%s: bad cpu %d\n", __func__, cpu);
  788. return -EINVAL;
  789. }
  790. /*
  791. * Already booted CPU?
  792. */
  793. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  794. pr_debug("do_boot_cpu %d Already started\n", cpu);
  795. return -ENOSYS;
  796. }
  797. /*
  798. * Save current MTRR state in case it was changed since early boot
  799. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  800. */
  801. mtrr_save_state();
  802. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  803. /* the FPU context is blank, nobody can own it */
  804. __cpu_disable_lazy_restore(cpu);
  805. err = do_boot_cpu(apicid, cpu, tidle);
  806. if (err) {
  807. pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
  808. return -EIO;
  809. }
  810. /*
  811. * Check TSC synchronization with the AP (keep irqs disabled
  812. * while doing so):
  813. */
  814. local_irq_save(flags);
  815. check_tsc_sync_source(cpu);
  816. local_irq_restore(flags);
  817. while (!cpu_online(cpu)) {
  818. cpu_relax();
  819. touch_nmi_watchdog();
  820. }
  821. return 0;
  822. }
  823. /**
  824. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  825. */
  826. void arch_disable_smp_support(void)
  827. {
  828. disable_ioapic_support();
  829. }
  830. /*
  831. * Fall back to non SMP mode after errors.
  832. *
  833. * RED-PEN audit/test this more. I bet there is more state messed up here.
  834. */
  835. static __init void disable_smp(void)
  836. {
  837. pr_info("SMP disabled\n");
  838. disable_ioapic_support();
  839. init_cpu_present(cpumask_of(0));
  840. init_cpu_possible(cpumask_of(0));
  841. if (smp_found_config)
  842. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  843. else
  844. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  845. cpumask_set_cpu(0, cpu_sibling_mask(0));
  846. cpumask_set_cpu(0, cpu_core_mask(0));
  847. }
  848. enum {
  849. SMP_OK,
  850. SMP_NO_CONFIG,
  851. SMP_NO_APIC,
  852. SMP_FORCE_UP,
  853. };
  854. /*
  855. * Various sanity checks.
  856. */
  857. static int __init smp_sanity_check(unsigned max_cpus)
  858. {
  859. preempt_disable();
  860. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  861. if (def_to_bigsmp && nr_cpu_ids > 8) {
  862. unsigned int cpu;
  863. unsigned nr;
  864. pr_warn("More than 8 CPUs detected - skipping them\n"
  865. "Use CONFIG_X86_BIGSMP\n");
  866. nr = 0;
  867. for_each_present_cpu(cpu) {
  868. if (nr >= 8)
  869. set_cpu_present(cpu, false);
  870. nr++;
  871. }
  872. nr = 0;
  873. for_each_possible_cpu(cpu) {
  874. if (nr >= 8)
  875. set_cpu_possible(cpu, false);
  876. nr++;
  877. }
  878. nr_cpu_ids = 8;
  879. }
  880. #endif
  881. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  882. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  883. hard_smp_processor_id());
  884. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  885. }
  886. /*
  887. * If we couldn't find an SMP configuration at boot time,
  888. * get out of here now!
  889. */
  890. if (!smp_found_config && !acpi_lapic) {
  891. preempt_enable();
  892. pr_notice("SMP motherboard not detected\n");
  893. return SMP_NO_CONFIG;
  894. }
  895. /*
  896. * Should not be necessary because the MP table should list the boot
  897. * CPU too, but we do it for the sake of robustness anyway.
  898. */
  899. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  900. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  901. boot_cpu_physical_apicid);
  902. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  903. }
  904. preempt_enable();
  905. /*
  906. * If we couldn't find a local APIC, then get out of here now!
  907. */
  908. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  909. !cpu_has_apic) {
  910. if (!disable_apic) {
  911. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  912. boot_cpu_physical_apicid);
  913. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  914. }
  915. return SMP_NO_APIC;
  916. }
  917. verify_local_APIC();
  918. /*
  919. * If SMP should be disabled, then really disable it!
  920. */
  921. if (!max_cpus) {
  922. pr_info("SMP mode deactivated\n");
  923. return SMP_FORCE_UP;
  924. }
  925. return SMP_OK;
  926. }
  927. static void __init smp_cpu_index_default(void)
  928. {
  929. int i;
  930. struct cpuinfo_x86 *c;
  931. for_each_possible_cpu(i) {
  932. c = &cpu_data(i);
  933. /* mark all to hotplug */
  934. c->cpu_index = nr_cpu_ids;
  935. }
  936. }
  937. /*
  938. * Prepare for SMP bootup. The MP table or ACPI has been read
  939. * earlier. Just do some sanity checking here and enable APIC mode.
  940. */
  941. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  942. {
  943. unsigned int i;
  944. smp_cpu_index_default();
  945. /*
  946. * Setup boot CPU information
  947. */
  948. smp_store_boot_cpu_info(); /* Final full version of the data */
  949. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  950. mb();
  951. current_thread_info()->cpu = 0; /* needed? */
  952. for_each_possible_cpu(i) {
  953. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  954. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  955. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  956. }
  957. set_cpu_sibling_map(0);
  958. switch (smp_sanity_check(max_cpus)) {
  959. case SMP_NO_CONFIG:
  960. disable_smp();
  961. if (APIC_init_uniprocessor())
  962. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  963. return;
  964. case SMP_NO_APIC:
  965. disable_smp();
  966. return;
  967. case SMP_FORCE_UP:
  968. disable_smp();
  969. apic_bsp_setup(false);
  970. return;
  971. case SMP_OK:
  972. break;
  973. }
  974. default_setup_apic_routing();
  975. if (read_apic_id() != boot_cpu_physical_apicid) {
  976. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  977. read_apic_id(), boot_cpu_physical_apicid);
  978. /* Or can we switch back to PIC here? */
  979. }
  980. cpu0_logical_apicid = apic_bsp_setup(false);
  981. pr_info("CPU%d: ", 0);
  982. print_cpu_info(&cpu_data(0));
  983. if (is_uv_system())
  984. uv_system_init();
  985. set_mtrr_aps_delayed_init();
  986. }
  987. void arch_enable_nonboot_cpus_begin(void)
  988. {
  989. set_mtrr_aps_delayed_init();
  990. }
  991. void arch_enable_nonboot_cpus_end(void)
  992. {
  993. mtrr_aps_init();
  994. }
  995. /*
  996. * Early setup to make printk work.
  997. */
  998. void __init native_smp_prepare_boot_cpu(void)
  999. {
  1000. int me = smp_processor_id();
  1001. switch_to_new_gdt(me);
  1002. /* already set me in cpu_online_mask in boot_cpu_init() */
  1003. cpumask_set_cpu(me, cpu_callout_mask);
  1004. per_cpu(cpu_state, me) = CPU_ONLINE;
  1005. }
  1006. void __init native_smp_cpus_done(unsigned int max_cpus)
  1007. {
  1008. pr_debug("Boot done\n");
  1009. nmi_selftest();
  1010. impress_friends();
  1011. setup_ioapic_dest();
  1012. mtrr_aps_init();
  1013. }
  1014. static int __initdata setup_possible_cpus = -1;
  1015. static int __init _setup_possible_cpus(char *str)
  1016. {
  1017. get_option(&str, &setup_possible_cpus);
  1018. return 0;
  1019. }
  1020. early_param("possible_cpus", _setup_possible_cpus);
  1021. /*
  1022. * cpu_possible_mask should be static, it cannot change as cpu's
  1023. * are onlined, or offlined. The reason is per-cpu data-structures
  1024. * are allocated by some modules at init time, and dont expect to
  1025. * do this dynamically on cpu arrival/departure.
  1026. * cpu_present_mask on the other hand can change dynamically.
  1027. * In case when cpu_hotplug is not compiled, then we resort to current
  1028. * behaviour, which is cpu_possible == cpu_present.
  1029. * - Ashok Raj
  1030. *
  1031. * Three ways to find out the number of additional hotplug CPUs:
  1032. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1033. * - The user can overwrite it with possible_cpus=NUM
  1034. * - Otherwise don't reserve additional CPUs.
  1035. * We do this because additional CPUs waste a lot of memory.
  1036. * -AK
  1037. */
  1038. __init void prefill_possible_map(void)
  1039. {
  1040. int i, possible;
  1041. /* no processor from mptable or madt */
  1042. if (!num_processors)
  1043. num_processors = 1;
  1044. i = setup_max_cpus ?: 1;
  1045. if (setup_possible_cpus == -1) {
  1046. possible = num_processors;
  1047. #ifdef CONFIG_HOTPLUG_CPU
  1048. if (setup_max_cpus)
  1049. possible += disabled_cpus;
  1050. #else
  1051. if (possible > i)
  1052. possible = i;
  1053. #endif
  1054. } else
  1055. possible = setup_possible_cpus;
  1056. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1057. /* nr_cpu_ids could be reduced via nr_cpus= */
  1058. if (possible > nr_cpu_ids) {
  1059. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1060. possible, nr_cpu_ids);
  1061. possible = nr_cpu_ids;
  1062. }
  1063. #ifdef CONFIG_HOTPLUG_CPU
  1064. if (!setup_max_cpus)
  1065. #endif
  1066. if (possible > i) {
  1067. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1068. possible, setup_max_cpus);
  1069. possible = i;
  1070. }
  1071. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1072. possible, max_t(int, possible - num_processors, 0));
  1073. for (i = 0; i < possible; i++)
  1074. set_cpu_possible(i, true);
  1075. for (; i < NR_CPUS; i++)
  1076. set_cpu_possible(i, false);
  1077. nr_cpu_ids = possible;
  1078. }
  1079. #ifdef CONFIG_HOTPLUG_CPU
  1080. static void remove_siblinginfo(int cpu)
  1081. {
  1082. int sibling;
  1083. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1084. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1085. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1086. /*/
  1087. * last thread sibling in this cpu core going down
  1088. */
  1089. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1090. cpu_data(sibling).booted_cores--;
  1091. }
  1092. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1093. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1094. for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
  1095. cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
  1096. cpumask_clear(cpu_llc_shared_mask(cpu));
  1097. cpumask_clear(cpu_sibling_mask(cpu));
  1098. cpumask_clear(cpu_core_mask(cpu));
  1099. c->phys_proc_id = 0;
  1100. c->cpu_core_id = 0;
  1101. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1102. }
  1103. static void __ref remove_cpu_from_maps(int cpu)
  1104. {
  1105. set_cpu_online(cpu, false);
  1106. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1107. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1108. /* was set by cpu_init() */
  1109. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1110. numa_remove_cpu(cpu);
  1111. }
  1112. static DEFINE_PER_CPU(struct completion, die_complete);
  1113. void cpu_disable_common(void)
  1114. {
  1115. int cpu = smp_processor_id();
  1116. init_completion(&per_cpu(die_complete, smp_processor_id()));
  1117. remove_siblinginfo(cpu);
  1118. /* It's now safe to remove this processor from the online map */
  1119. lock_vector_lock();
  1120. remove_cpu_from_maps(cpu);
  1121. unlock_vector_lock();
  1122. fixup_irqs();
  1123. }
  1124. int native_cpu_disable(void)
  1125. {
  1126. int ret;
  1127. ret = check_irq_vectors_for_cpu_disable();
  1128. if (ret)
  1129. return ret;
  1130. clear_local_APIC();
  1131. cpu_disable_common();
  1132. return 0;
  1133. }
  1134. void cpu_die_common(unsigned int cpu)
  1135. {
  1136. wait_for_completion_timeout(&per_cpu(die_complete, cpu), HZ);
  1137. }
  1138. void native_cpu_die(unsigned int cpu)
  1139. {
  1140. /* We don't do anything here: idle task is faking death itself. */
  1141. cpu_die_common(cpu);
  1142. /* They ack this in play_dead() by setting CPU_DEAD */
  1143. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1144. if (system_state == SYSTEM_RUNNING)
  1145. pr_info("CPU %u is now offline\n", cpu);
  1146. } else {
  1147. pr_err("CPU %u didn't die...\n", cpu);
  1148. }
  1149. }
  1150. void play_dead_common(void)
  1151. {
  1152. idle_task_exit();
  1153. reset_lazy_tlbstate();
  1154. amd_e400_remove_cpu(raw_smp_processor_id());
  1155. mb();
  1156. /* Ack it */
  1157. __this_cpu_write(cpu_state, CPU_DEAD);
  1158. complete(&per_cpu(die_complete, smp_processor_id()));
  1159. /*
  1160. * With physical CPU hotplug, we should halt the cpu
  1161. */
  1162. local_irq_disable();
  1163. }
  1164. static bool wakeup_cpu0(void)
  1165. {
  1166. if (smp_processor_id() == 0 && enable_start_cpu0)
  1167. return true;
  1168. return false;
  1169. }
  1170. /*
  1171. * We need to flush the caches before going to sleep, lest we have
  1172. * dirty data in our caches when we come back up.
  1173. */
  1174. static inline void mwait_play_dead(void)
  1175. {
  1176. unsigned int eax, ebx, ecx, edx;
  1177. unsigned int highest_cstate = 0;
  1178. unsigned int highest_subcstate = 0;
  1179. void *mwait_ptr;
  1180. int i;
  1181. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1182. return;
  1183. if (!this_cpu_has(X86_FEATURE_CLFLUSH))
  1184. return;
  1185. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1186. return;
  1187. eax = CPUID_MWAIT_LEAF;
  1188. ecx = 0;
  1189. native_cpuid(&eax, &ebx, &ecx, &edx);
  1190. /*
  1191. * eax will be 0 if EDX enumeration is not valid.
  1192. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1193. */
  1194. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1195. eax = 0;
  1196. } else {
  1197. edx >>= MWAIT_SUBSTATE_SIZE;
  1198. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1199. if (edx & MWAIT_SUBSTATE_MASK) {
  1200. highest_cstate = i;
  1201. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1202. }
  1203. }
  1204. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1205. (highest_subcstate - 1);
  1206. }
  1207. /*
  1208. * This should be a memory location in a cache line which is
  1209. * unlikely to be touched by other processors. The actual
  1210. * content is immaterial as it is not actually modified in any way.
  1211. */
  1212. mwait_ptr = &current_thread_info()->flags;
  1213. wbinvd();
  1214. while (1) {
  1215. /*
  1216. * The CLFLUSH is a workaround for erratum AAI65 for
  1217. * the Xeon 7400 series. It's not clear it is actually
  1218. * needed, but it should be harmless in either case.
  1219. * The WBINVD is insufficient due to the spurious-wakeup
  1220. * case where we return around the loop.
  1221. */
  1222. mb();
  1223. clflush(mwait_ptr);
  1224. mb();
  1225. __monitor(mwait_ptr, 0, 0);
  1226. mb();
  1227. __mwait(eax, 0);
  1228. /*
  1229. * If NMI wants to wake up CPU0, start CPU0.
  1230. */
  1231. if (wakeup_cpu0())
  1232. start_cpu0();
  1233. }
  1234. }
  1235. static inline void hlt_play_dead(void)
  1236. {
  1237. if (__this_cpu_read(cpu_info.x86) >= 4)
  1238. wbinvd();
  1239. while (1) {
  1240. native_halt();
  1241. /*
  1242. * If NMI wants to wake up CPU0, start CPU0.
  1243. */
  1244. if (wakeup_cpu0())
  1245. start_cpu0();
  1246. }
  1247. }
  1248. void native_play_dead(void)
  1249. {
  1250. play_dead_common();
  1251. tboot_shutdown(TB_SHUTDOWN_WFS);
  1252. mwait_play_dead(); /* Only returns on failure */
  1253. if (cpuidle_play_dead())
  1254. hlt_play_dead();
  1255. }
  1256. #else /* ... !CONFIG_HOTPLUG_CPU */
  1257. int native_cpu_disable(void)
  1258. {
  1259. return -ENOSYS;
  1260. }
  1261. void native_cpu_die(unsigned int cpu)
  1262. {
  1263. /* We said "no" in __cpu_disable */
  1264. BUG();
  1265. }
  1266. void native_play_dead(void)
  1267. {
  1268. BUG();
  1269. }
  1270. #endif