cs35l35.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588
  1. /*
  2. * cs35l35.c -- CS35L35 ALSA SoC audio driver
  3. *
  4. * Copyright 2017 Cirrus Logic, Inc.
  5. *
  6. * Author: Brian Austin <brian.austin@cirrus.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/version.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/i2c.h>
  20. #include <linux/slab.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/gpio/consumer.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/regmap.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/soc.h>
  31. #include <sound/soc-dapm.h>
  32. #include <linux/gpio.h>
  33. #include <sound/initval.h>
  34. #include <sound/tlv.h>
  35. #include <sound/cs35l35.h>
  36. #include <linux/of_irq.h>
  37. #include <linux/completion.h>
  38. #include "cs35l35.h"
  39. /*
  40. * Some fields take zero as a valid value so use a high bit flag that won't
  41. * get written to the device to mark those.
  42. */
  43. #define CS35L35_VALID_PDATA 0x80000000
  44. static const struct reg_default cs35l35_reg[] = {
  45. {CS35L35_PWRCTL1, 0x01},
  46. {CS35L35_PWRCTL2, 0x11},
  47. {CS35L35_PWRCTL3, 0x00},
  48. {CS35L35_CLK_CTL1, 0x04},
  49. {CS35L35_CLK_CTL2, 0x12},
  50. {CS35L35_CLK_CTL3, 0xCF},
  51. {CS35L35_SP_FMT_CTL1, 0x20},
  52. {CS35L35_SP_FMT_CTL2, 0x00},
  53. {CS35L35_SP_FMT_CTL3, 0x02},
  54. {CS35L35_MAG_COMP_CTL, 0x00},
  55. {CS35L35_AMP_INP_DRV_CTL, 0x01},
  56. {CS35L35_AMP_DIG_VOL_CTL, 0x12},
  57. {CS35L35_AMP_DIG_VOL, 0x00},
  58. {CS35L35_ADV_DIG_VOL, 0x00},
  59. {CS35L35_PROTECT_CTL, 0x06},
  60. {CS35L35_AMP_GAIN_AUD_CTL, 0x13},
  61. {CS35L35_AMP_GAIN_PDM_CTL, 0x00},
  62. {CS35L35_AMP_GAIN_ADV_CTL, 0x00},
  63. {CS35L35_GPI_CTL, 0x00},
  64. {CS35L35_BST_CVTR_V_CTL, 0x00},
  65. {CS35L35_BST_PEAK_I, 0x07},
  66. {CS35L35_BST_RAMP_CTL, 0x85},
  67. {CS35L35_BST_CONV_COEF_1, 0x24},
  68. {CS35L35_BST_CONV_COEF_2, 0x24},
  69. {CS35L35_BST_CONV_SLOPE_COMP, 0x4E},
  70. {CS35L35_BST_CONV_SW_FREQ, 0x04},
  71. {CS35L35_CLASS_H_CTL, 0x0B},
  72. {CS35L35_CLASS_H_HEADRM_CTL, 0x0B},
  73. {CS35L35_CLASS_H_RELEASE_RATE, 0x08},
  74. {CS35L35_CLASS_H_FET_DRIVE_CTL, 0x41},
  75. {CS35L35_CLASS_H_VP_CTL, 0xC5},
  76. {CS35L35_VPBR_CTL, 0x0A},
  77. {CS35L35_VPBR_VOL_CTL, 0x90},
  78. {CS35L35_VPBR_TIMING_CTL, 0x6A},
  79. {CS35L35_VPBR_MODE_VOL_CTL, 0x00},
  80. {CS35L35_SPKR_MON_CTL, 0xC0},
  81. {CS35L35_IMON_SCALE_CTL, 0x30},
  82. {CS35L35_AUDIN_RXLOC_CTL, 0x00},
  83. {CS35L35_ADVIN_RXLOC_CTL, 0x80},
  84. {CS35L35_VMON_TXLOC_CTL, 0x00},
  85. {CS35L35_IMON_TXLOC_CTL, 0x80},
  86. {CS35L35_VPMON_TXLOC_CTL, 0x04},
  87. {CS35L35_VBSTMON_TXLOC_CTL, 0x84},
  88. {CS35L35_VPBR_STATUS_TXLOC_CTL, 0x04},
  89. {CS35L35_ZERO_FILL_LOC_CTL, 0x00},
  90. {CS35L35_AUDIN_DEPTH_CTL, 0x0F},
  91. {CS35L35_SPKMON_DEPTH_CTL, 0x0F},
  92. {CS35L35_SUPMON_DEPTH_CTL, 0x0F},
  93. {CS35L35_ZEROFILL_DEPTH_CTL, 0x00},
  94. {CS35L35_MULT_DEV_SYNCH1, 0x02},
  95. {CS35L35_MULT_DEV_SYNCH2, 0x80},
  96. {CS35L35_PROT_RELEASE_CTL, 0x00},
  97. {CS35L35_DIAG_MODE_REG_LOCK, 0x00},
  98. {CS35L35_DIAG_MODE_CTL_1, 0x40},
  99. {CS35L35_DIAG_MODE_CTL_2, 0x00},
  100. {CS35L35_INT_MASK_1, 0xFF},
  101. {CS35L35_INT_MASK_2, 0xFF},
  102. {CS35L35_INT_MASK_3, 0xFF},
  103. {CS35L35_INT_MASK_4, 0xFF},
  104. };
  105. static bool cs35l35_volatile_register(struct device *dev, unsigned int reg)
  106. {
  107. switch (reg) {
  108. case CS35L35_INT_STATUS_1:
  109. case CS35L35_INT_STATUS_2:
  110. case CS35L35_INT_STATUS_3:
  111. case CS35L35_INT_STATUS_4:
  112. case CS35L35_PLL_STATUS:
  113. case CS35L35_OTP_TRIM_STATUS:
  114. return true;
  115. default:
  116. return false;
  117. }
  118. }
  119. static bool cs35l35_readable_register(struct device *dev, unsigned int reg)
  120. {
  121. switch (reg) {
  122. case CS35L35_DEVID_AB ... CS35L35_PWRCTL3:
  123. case CS35L35_CLK_CTL1 ... CS35L35_SP_FMT_CTL3:
  124. case CS35L35_MAG_COMP_CTL ... CS35L35_AMP_GAIN_AUD_CTL:
  125. case CS35L35_AMP_GAIN_PDM_CTL ... CS35L35_BST_PEAK_I:
  126. case CS35L35_BST_RAMP_CTL ... CS35L35_BST_CONV_SW_FREQ:
  127. case CS35L35_CLASS_H_CTL ... CS35L35_CLASS_H_VP_CTL:
  128. case CS35L35_CLASS_H_STATUS:
  129. case CS35L35_VPBR_CTL ... CS35L35_VPBR_MODE_VOL_CTL:
  130. case CS35L35_VPBR_ATTEN_STATUS:
  131. case CS35L35_SPKR_MON_CTL:
  132. case CS35L35_IMON_SCALE_CTL ... CS35L35_ZEROFILL_DEPTH_CTL:
  133. case CS35L35_MULT_DEV_SYNCH1 ... CS35L35_PROT_RELEASE_CTL:
  134. case CS35L35_DIAG_MODE_REG_LOCK ... CS35L35_DIAG_MODE_CTL_2:
  135. case CS35L35_INT_MASK_1 ... CS35L35_PLL_STATUS:
  136. case CS35L35_OTP_TRIM_STATUS:
  137. return true;
  138. default:
  139. return false;
  140. }
  141. }
  142. static bool cs35l35_precious_register(struct device *dev, unsigned int reg)
  143. {
  144. switch (reg) {
  145. case CS35L35_INT_STATUS_1:
  146. case CS35L35_INT_STATUS_2:
  147. case CS35L35_INT_STATUS_3:
  148. case CS35L35_INT_STATUS_4:
  149. case CS35L35_PLL_STATUS:
  150. case CS35L35_OTP_TRIM_STATUS:
  151. return true;
  152. default:
  153. return false;
  154. }
  155. }
  156. static void cs35l35_reset(struct cs35l35_private *cs35l35)
  157. {
  158. gpiod_set_value_cansleep(cs35l35->reset_gpio, 0);
  159. usleep_range(2000, 2100);
  160. gpiod_set_value_cansleep(cs35l35->reset_gpio, 1);
  161. usleep_range(1000, 1100);
  162. }
  163. static int cs35l35_wait_for_pdn(struct cs35l35_private *cs35l35)
  164. {
  165. int ret;
  166. if (cs35l35->pdata.ext_bst) {
  167. usleep_range(5000, 5500);
  168. return 0;
  169. }
  170. reinit_completion(&cs35l35->pdn_done);
  171. ret = wait_for_completion_timeout(&cs35l35->pdn_done,
  172. msecs_to_jiffies(100));
  173. if (ret == 0) {
  174. dev_err(cs35l35->dev, "PDN_DONE did not complete\n");
  175. return -ETIMEDOUT;
  176. }
  177. return 0;
  178. }
  179. static int cs35l35_sdin_event(struct snd_soc_dapm_widget *w,
  180. struct snd_kcontrol *kcontrol, int event)
  181. {
  182. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  183. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  184. int ret = 0;
  185. switch (event) {
  186. case SND_SOC_DAPM_PRE_PMU:
  187. regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  188. CS35L35_MCLK_DIS_MASK,
  189. 0 << CS35L35_MCLK_DIS_SHIFT);
  190. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  191. CS35L35_DISCHG_FILT_MASK,
  192. 0 << CS35L35_DISCHG_FILT_SHIFT);
  193. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  194. CS35L35_PDN_ALL_MASK, 0);
  195. break;
  196. case SND_SOC_DAPM_POST_PMD:
  197. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  198. CS35L35_DISCHG_FILT_MASK,
  199. 1 << CS35L35_DISCHG_FILT_SHIFT);
  200. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  201. CS35L35_PDN_ALL_MASK, 1);
  202. /* Already muted, so disable volume ramp for faster shutdown */
  203. regmap_update_bits(cs35l35->regmap, CS35L35_AMP_DIG_VOL_CTL,
  204. CS35L35_AMP_DIGSFT_MASK, 0);
  205. ret = cs35l35_wait_for_pdn(cs35l35);
  206. regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  207. CS35L35_MCLK_DIS_MASK,
  208. 1 << CS35L35_MCLK_DIS_SHIFT);
  209. regmap_update_bits(cs35l35->regmap, CS35L35_AMP_DIG_VOL_CTL,
  210. CS35L35_AMP_DIGSFT_MASK,
  211. 1 << CS35L35_AMP_DIGSFT_SHIFT);
  212. break;
  213. default:
  214. dev_err(codec->dev, "Invalid event = 0x%x\n", event);
  215. ret = -EINVAL;
  216. }
  217. return ret;
  218. }
  219. static int cs35l35_main_amp_event(struct snd_soc_dapm_widget *w,
  220. struct snd_kcontrol *kcontrol, int event)
  221. {
  222. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  223. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  224. unsigned int reg[4];
  225. int i;
  226. switch (event) {
  227. case SND_SOC_DAPM_PRE_PMU:
  228. if (cs35l35->pdata.bst_pdn_fet_on)
  229. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  230. CS35L35_PDN_BST_MASK,
  231. 0 << CS35L35_PDN_BST_FETON_SHIFT);
  232. else
  233. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  234. CS35L35_PDN_BST_MASK,
  235. 0 << CS35L35_PDN_BST_FETOFF_SHIFT);
  236. break;
  237. case SND_SOC_DAPM_POST_PMU:
  238. usleep_range(5000, 5100);
  239. /* If in PDM mode we must use VP for Voltage control */
  240. if (cs35l35->pdm_mode)
  241. regmap_update_bits(cs35l35->regmap,
  242. CS35L35_BST_CVTR_V_CTL,
  243. CS35L35_BST_CTL_MASK,
  244. 0 << CS35L35_BST_CTL_SHIFT);
  245. regmap_update_bits(cs35l35->regmap, CS35L35_PROTECT_CTL,
  246. CS35L35_AMP_MUTE_MASK, 0);
  247. for (i = 0; i < 2; i++)
  248. regmap_bulk_read(cs35l35->regmap, CS35L35_INT_STATUS_1,
  249. &reg, ARRAY_SIZE(reg));
  250. break;
  251. case SND_SOC_DAPM_PRE_PMD:
  252. regmap_update_bits(cs35l35->regmap, CS35L35_PROTECT_CTL,
  253. CS35L35_AMP_MUTE_MASK,
  254. 1 << CS35L35_AMP_MUTE_SHIFT);
  255. if (cs35l35->pdata.bst_pdn_fet_on)
  256. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  257. CS35L35_PDN_BST_MASK,
  258. 1 << CS35L35_PDN_BST_FETON_SHIFT);
  259. else
  260. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  261. CS35L35_PDN_BST_MASK,
  262. 1 << CS35L35_PDN_BST_FETOFF_SHIFT);
  263. break;
  264. case SND_SOC_DAPM_POST_PMD:
  265. usleep_range(5000, 5100);
  266. /*
  267. * If PDM mode we should switch back to pdata value
  268. * for Voltage control when we go down
  269. */
  270. if (cs35l35->pdm_mode)
  271. regmap_update_bits(cs35l35->regmap,
  272. CS35L35_BST_CVTR_V_CTL,
  273. CS35L35_BST_CTL_MASK,
  274. cs35l35->pdata.bst_vctl
  275. << CS35L35_BST_CTL_SHIFT);
  276. break;
  277. default:
  278. dev_err(codec->dev, "Invalid event = 0x%x\n", event);
  279. }
  280. return 0;
  281. }
  282. static DECLARE_TLV_DB_SCALE(amp_gain_tlv, 0, 1, 1);
  283. static DECLARE_TLV_DB_SCALE(dig_vol_tlv, -10200, 50, 0);
  284. static const struct snd_kcontrol_new cs35l35_aud_controls[] = {
  285. SOC_SINGLE_SX_TLV("Digital Audio Volume", CS35L35_AMP_DIG_VOL,
  286. 0, 0x34, 0xE4, dig_vol_tlv),
  287. SOC_SINGLE_TLV("Analog Audio Volume", CS35L35_AMP_GAIN_AUD_CTL, 0, 19, 0,
  288. amp_gain_tlv),
  289. SOC_SINGLE_TLV("PDM Volume", CS35L35_AMP_GAIN_PDM_CTL, 0, 19, 0,
  290. amp_gain_tlv),
  291. };
  292. static const struct snd_kcontrol_new cs35l35_adv_controls[] = {
  293. SOC_SINGLE_SX_TLV("Digital Advisory Volume", CS35L35_ADV_DIG_VOL,
  294. 0, 0x34, 0xE4, dig_vol_tlv),
  295. SOC_SINGLE_TLV("Analog Advisory Volume", CS35L35_AMP_GAIN_ADV_CTL, 0, 19, 0,
  296. amp_gain_tlv),
  297. };
  298. static const struct snd_soc_dapm_widget cs35l35_dapm_widgets[] = {
  299. SND_SOC_DAPM_AIF_IN_E("SDIN", NULL, 0, CS35L35_PWRCTL3, 1, 1,
  300. cs35l35_sdin_event, SND_SOC_DAPM_PRE_PMU |
  301. SND_SOC_DAPM_POST_PMD),
  302. SND_SOC_DAPM_AIF_OUT("SDOUT", NULL, 0, CS35L35_PWRCTL3, 2, 1),
  303. SND_SOC_DAPM_OUTPUT("SPK"),
  304. SND_SOC_DAPM_INPUT("VP"),
  305. SND_SOC_DAPM_INPUT("VBST"),
  306. SND_SOC_DAPM_INPUT("ISENSE"),
  307. SND_SOC_DAPM_INPUT("VSENSE"),
  308. SND_SOC_DAPM_ADC("VMON ADC", NULL, CS35L35_PWRCTL2, 7, 1),
  309. SND_SOC_DAPM_ADC("IMON ADC", NULL, CS35L35_PWRCTL2, 6, 1),
  310. SND_SOC_DAPM_ADC("VPMON ADC", NULL, CS35L35_PWRCTL3, 3, 1),
  311. SND_SOC_DAPM_ADC("VBSTMON ADC", NULL, CS35L35_PWRCTL3, 4, 1),
  312. SND_SOC_DAPM_ADC("CLASS H", NULL, CS35L35_PWRCTL2, 5, 1),
  313. SND_SOC_DAPM_OUT_DRV_E("Main AMP", CS35L35_PWRCTL2, 0, 1, NULL, 0,
  314. cs35l35_main_amp_event, SND_SOC_DAPM_PRE_PMU |
  315. SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU |
  316. SND_SOC_DAPM_PRE_PMD),
  317. };
  318. static const struct snd_soc_dapm_route cs35l35_audio_map[] = {
  319. {"VPMON ADC", NULL, "VP"},
  320. {"VBSTMON ADC", NULL, "VBST"},
  321. {"IMON ADC", NULL, "ISENSE"},
  322. {"VMON ADC", NULL, "VSENSE"},
  323. {"SDOUT", NULL, "IMON ADC"},
  324. {"SDOUT", NULL, "VMON ADC"},
  325. {"SDOUT", NULL, "VBSTMON ADC"},
  326. {"SDOUT", NULL, "VPMON ADC"},
  327. {"AMP Capture", NULL, "SDOUT"},
  328. {"SDIN", NULL, "AMP Playback"},
  329. {"CLASS H", NULL, "SDIN"},
  330. {"Main AMP", NULL, "CLASS H"},
  331. {"SPK", NULL, "Main AMP"},
  332. };
  333. static int cs35l35_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  334. {
  335. struct snd_soc_codec *codec = codec_dai->codec;
  336. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  337. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  338. case SND_SOC_DAIFMT_CBM_CFM:
  339. regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  340. CS35L35_MS_MASK, 1 << CS35L35_MS_SHIFT);
  341. cs35l35->slave_mode = false;
  342. break;
  343. case SND_SOC_DAIFMT_CBS_CFS:
  344. regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  345. CS35L35_MS_MASK, 0 << CS35L35_MS_SHIFT);
  346. cs35l35->slave_mode = true;
  347. break;
  348. default:
  349. return -EINVAL;
  350. }
  351. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  352. case SND_SOC_DAIFMT_I2S:
  353. cs35l35->i2s_mode = true;
  354. cs35l35->pdm_mode = false;
  355. break;
  356. case SND_SOC_DAIFMT_PDM:
  357. cs35l35->pdm_mode = true;
  358. cs35l35->i2s_mode = false;
  359. break;
  360. default:
  361. return -EINVAL;
  362. }
  363. return 0;
  364. }
  365. struct cs35l35_sysclk_config {
  366. int sysclk;
  367. int srate;
  368. u8 clk_cfg;
  369. };
  370. static struct cs35l35_sysclk_config cs35l35_clk_ctl[] = {
  371. /* SYSCLK, Sample Rate, Serial Port Cfg */
  372. {5644800, 44100, 0x00},
  373. {5644800, 88200, 0x40},
  374. {6144000, 48000, 0x10},
  375. {6144000, 96000, 0x50},
  376. {11289600, 44100, 0x01},
  377. {11289600, 88200, 0x41},
  378. {11289600, 176400, 0x81},
  379. {12000000, 44100, 0x03},
  380. {12000000, 48000, 0x13},
  381. {12000000, 88200, 0x43},
  382. {12000000, 96000, 0x53},
  383. {12000000, 176400, 0x83},
  384. {12000000, 192000, 0x93},
  385. {12288000, 48000, 0x11},
  386. {12288000, 96000, 0x51},
  387. {12288000, 192000, 0x91},
  388. {13000000, 44100, 0x07},
  389. {13000000, 48000, 0x17},
  390. {13000000, 88200, 0x47},
  391. {13000000, 96000, 0x57},
  392. {13000000, 176400, 0x87},
  393. {13000000, 192000, 0x97},
  394. {22579200, 44100, 0x02},
  395. {22579200, 88200, 0x42},
  396. {22579200, 176400, 0x82},
  397. {24000000, 44100, 0x0B},
  398. {24000000, 48000, 0x1B},
  399. {24000000, 88200, 0x4B},
  400. {24000000, 96000, 0x5B},
  401. {24000000, 176400, 0x8B},
  402. {24000000, 192000, 0x9B},
  403. {24576000, 48000, 0x12},
  404. {24576000, 96000, 0x52},
  405. {24576000, 192000, 0x92},
  406. {26000000, 44100, 0x0F},
  407. {26000000, 48000, 0x1F},
  408. {26000000, 88200, 0x4F},
  409. {26000000, 96000, 0x5F},
  410. {26000000, 176400, 0x8F},
  411. {26000000, 192000, 0x9F},
  412. };
  413. static int cs35l35_get_clk_config(int sysclk, int srate)
  414. {
  415. int i;
  416. for (i = 0; i < ARRAY_SIZE(cs35l35_clk_ctl); i++) {
  417. if (cs35l35_clk_ctl[i].sysclk == sysclk &&
  418. cs35l35_clk_ctl[i].srate == srate)
  419. return cs35l35_clk_ctl[i].clk_cfg;
  420. }
  421. return -EINVAL;
  422. }
  423. static int cs35l35_hw_params(struct snd_pcm_substream *substream,
  424. struct snd_pcm_hw_params *params,
  425. struct snd_soc_dai *dai)
  426. {
  427. struct snd_soc_codec *codec = dai->codec;
  428. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  429. struct classh_cfg *classh = &cs35l35->pdata.classh_algo;
  430. int srate = params_rate(params);
  431. int ret = 0;
  432. u8 sp_sclks;
  433. int audin_format;
  434. int errata_chk;
  435. int clk_ctl = cs35l35_get_clk_config(cs35l35->sysclk, srate);
  436. if (clk_ctl < 0) {
  437. dev_err(codec->dev, "Invalid CLK:Rate %d:%d\n",
  438. cs35l35->sysclk, srate);
  439. return -EINVAL;
  440. }
  441. ret = regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL2,
  442. CS35L35_CLK_CTL2_MASK, clk_ctl);
  443. if (ret != 0) {
  444. dev_err(codec->dev, "Failed to set port config %d\n", ret);
  445. return ret;
  446. }
  447. /*
  448. * Rev A0 Errata
  449. * When configured for the weak-drive detection path (CH_WKFET_DIS = 0)
  450. * the Class H algorithm does not enable weak-drive operation for
  451. * nonzero values of CH_WKFET_DELAY if SP_RATE = 01 or 10
  452. */
  453. errata_chk = clk_ctl & CS35L35_SP_RATE_MASK;
  454. if (classh->classh_wk_fet_disable == 0x00 &&
  455. (errata_chk == 0x01 || errata_chk == 0x03)) {
  456. ret = regmap_update_bits(cs35l35->regmap,
  457. CS35L35_CLASS_H_FET_DRIVE_CTL,
  458. CS35L35_CH_WKFET_DEL_MASK,
  459. 0 << CS35L35_CH_WKFET_DEL_SHIFT);
  460. if (ret != 0) {
  461. dev_err(codec->dev, "Failed to set fet config %d\n",
  462. ret);
  463. return ret;
  464. }
  465. }
  466. /*
  467. * You can pull more Monitor data from the SDOUT pin than going to SDIN
  468. * Just make sure your SCLK is fast enough to fill the frame
  469. */
  470. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  471. switch (params_width(params)) {
  472. case 8:
  473. audin_format = CS35L35_SDIN_DEPTH_8;
  474. break;
  475. case 16:
  476. audin_format = CS35L35_SDIN_DEPTH_16;
  477. break;
  478. case 24:
  479. audin_format = CS35L35_SDIN_DEPTH_24;
  480. break;
  481. default:
  482. dev_err(codec->dev, "Unsupported Width %d\n",
  483. params_width(params));
  484. return -EINVAL;
  485. }
  486. regmap_update_bits(cs35l35->regmap,
  487. CS35L35_AUDIN_DEPTH_CTL,
  488. CS35L35_AUDIN_DEPTH_MASK,
  489. audin_format <<
  490. CS35L35_AUDIN_DEPTH_SHIFT);
  491. if (cs35l35->pdata.stereo) {
  492. regmap_update_bits(cs35l35->regmap,
  493. CS35L35_AUDIN_DEPTH_CTL,
  494. CS35L35_ADVIN_DEPTH_MASK,
  495. audin_format <<
  496. CS35L35_ADVIN_DEPTH_SHIFT);
  497. }
  498. }
  499. if (cs35l35->i2s_mode) {
  500. /* We have to take the SCLK to derive num sclks
  501. * to configure the CLOCK_CTL3 register correctly
  502. */
  503. if ((cs35l35->sclk / srate) % 4) {
  504. dev_err(codec->dev, "Unsupported sclk/fs ratio %d:%d\n",
  505. cs35l35->sclk, srate);
  506. return -EINVAL;
  507. }
  508. sp_sclks = ((cs35l35->sclk / srate) / 4) - 1;
  509. /* Only certain ratios are supported in I2S Slave Mode */
  510. if (cs35l35->slave_mode) {
  511. switch (sp_sclks) {
  512. case CS35L35_SP_SCLKS_32FS:
  513. case CS35L35_SP_SCLKS_48FS:
  514. case CS35L35_SP_SCLKS_64FS:
  515. break;
  516. default:
  517. dev_err(codec->dev, "ratio not supported\n");
  518. return -EINVAL;
  519. }
  520. } else {
  521. /* Only certain ratios supported in I2S MASTER Mode */
  522. switch (sp_sclks) {
  523. case CS35L35_SP_SCLKS_32FS:
  524. case CS35L35_SP_SCLKS_64FS:
  525. break;
  526. default:
  527. dev_err(codec->dev, "ratio not supported\n");
  528. return -EINVAL;
  529. }
  530. }
  531. ret = regmap_update_bits(cs35l35->regmap,
  532. CS35L35_CLK_CTL3,
  533. CS35L35_SP_SCLKS_MASK, sp_sclks <<
  534. CS35L35_SP_SCLKS_SHIFT);
  535. if (ret != 0) {
  536. dev_err(codec->dev, "Failed to set fsclk %d\n", ret);
  537. return ret;
  538. }
  539. }
  540. return ret;
  541. }
  542. static const unsigned int cs35l35_src_rates[] = {
  543. 44100, 48000, 88200, 96000, 176400, 192000
  544. };
  545. static const struct snd_pcm_hw_constraint_list cs35l35_constraints = {
  546. .count = ARRAY_SIZE(cs35l35_src_rates),
  547. .list = cs35l35_src_rates,
  548. };
  549. static int cs35l35_pcm_startup(struct snd_pcm_substream *substream,
  550. struct snd_soc_dai *dai)
  551. {
  552. struct snd_soc_codec *codec = dai->codec;
  553. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  554. if (!substream->runtime)
  555. return 0;
  556. snd_pcm_hw_constraint_list(substream->runtime, 0,
  557. SNDRV_PCM_HW_PARAM_RATE, &cs35l35_constraints);
  558. regmap_update_bits(cs35l35->regmap, CS35L35_AMP_INP_DRV_CTL,
  559. CS35L35_PDM_MODE_MASK,
  560. 0 << CS35L35_PDM_MODE_SHIFT);
  561. return 0;
  562. }
  563. static const unsigned int cs35l35_pdm_rates[] = {
  564. 44100, 48000, 88200, 96000
  565. };
  566. static const struct snd_pcm_hw_constraint_list cs35l35_pdm_constraints = {
  567. .count = ARRAY_SIZE(cs35l35_pdm_rates),
  568. .list = cs35l35_pdm_rates,
  569. };
  570. static int cs35l35_pdm_startup(struct snd_pcm_substream *substream,
  571. struct snd_soc_dai *dai)
  572. {
  573. struct snd_soc_codec *codec = dai->codec;
  574. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  575. if (!substream->runtime)
  576. return 0;
  577. snd_pcm_hw_constraint_list(substream->runtime, 0,
  578. SNDRV_PCM_HW_PARAM_RATE,
  579. &cs35l35_pdm_constraints);
  580. regmap_update_bits(cs35l35->regmap, CS35L35_AMP_INP_DRV_CTL,
  581. CS35L35_PDM_MODE_MASK,
  582. 1 << CS35L35_PDM_MODE_SHIFT);
  583. return 0;
  584. }
  585. static int cs35l35_dai_set_sysclk(struct snd_soc_dai *dai,
  586. int clk_id, unsigned int freq, int dir)
  587. {
  588. struct snd_soc_codec *codec = dai->codec;
  589. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  590. /* Need the SCLK Frequency regardless of sysclk source for I2S */
  591. cs35l35->sclk = freq;
  592. return 0;
  593. }
  594. static const struct snd_soc_dai_ops cs35l35_ops = {
  595. .startup = cs35l35_pcm_startup,
  596. .set_fmt = cs35l35_set_dai_fmt,
  597. .hw_params = cs35l35_hw_params,
  598. .set_sysclk = cs35l35_dai_set_sysclk,
  599. };
  600. static const struct snd_soc_dai_ops cs35l35_pdm_ops = {
  601. .startup = cs35l35_pdm_startup,
  602. .set_fmt = cs35l35_set_dai_fmt,
  603. .hw_params = cs35l35_hw_params,
  604. };
  605. static struct snd_soc_dai_driver cs35l35_dai[] = {
  606. {
  607. .name = "cs35l35-pcm",
  608. .id = 0,
  609. .playback = {
  610. .stream_name = "AMP Playback",
  611. .channels_min = 1,
  612. .channels_max = 8,
  613. .rates = SNDRV_PCM_RATE_KNOT,
  614. .formats = CS35L35_FORMATS,
  615. },
  616. .capture = {
  617. .stream_name = "AMP Capture",
  618. .channels_min = 1,
  619. .channels_max = 8,
  620. .rates = SNDRV_PCM_RATE_KNOT,
  621. .formats = CS35L35_FORMATS,
  622. },
  623. .ops = &cs35l35_ops,
  624. .symmetric_rates = 1,
  625. },
  626. {
  627. .name = "cs35l35-pdm",
  628. .id = 1,
  629. .playback = {
  630. .stream_name = "PDM Playback",
  631. .channels_min = 1,
  632. .channels_max = 2,
  633. .rates = SNDRV_PCM_RATE_KNOT,
  634. .formats = CS35L35_FORMATS,
  635. },
  636. .ops = &cs35l35_pdm_ops,
  637. },
  638. };
  639. static int cs35l35_codec_set_sysclk(struct snd_soc_codec *codec,
  640. int clk_id, int source, unsigned int freq,
  641. int dir)
  642. {
  643. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  644. int clksrc;
  645. int ret = 0;
  646. switch (clk_id) {
  647. case 0:
  648. clksrc = CS35L35_CLK_SOURCE_MCLK;
  649. break;
  650. case 1:
  651. clksrc = CS35L35_CLK_SOURCE_SCLK;
  652. break;
  653. case 2:
  654. clksrc = CS35L35_CLK_SOURCE_PDM;
  655. break;
  656. default:
  657. dev_err(codec->dev, "Invalid CLK Source\n");
  658. return -EINVAL;
  659. }
  660. switch (freq) {
  661. case 5644800:
  662. case 6144000:
  663. case 11289600:
  664. case 12000000:
  665. case 12288000:
  666. case 13000000:
  667. case 22579200:
  668. case 24000000:
  669. case 24576000:
  670. case 26000000:
  671. cs35l35->sysclk = freq;
  672. break;
  673. default:
  674. dev_err(codec->dev, "Invalid CLK Frequency Input : %d\n", freq);
  675. return -EINVAL;
  676. }
  677. ret = regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  678. CS35L35_CLK_SOURCE_MASK,
  679. clksrc << CS35L35_CLK_SOURCE_SHIFT);
  680. if (ret != 0) {
  681. dev_err(codec->dev, "Failed to set sysclk %d\n", ret);
  682. return ret;
  683. }
  684. return ret;
  685. }
  686. static int cs35l35_codec_probe(struct snd_soc_codec *codec)
  687. {
  688. struct cs35l35_private *cs35l35 = snd_soc_codec_get_drvdata(codec);
  689. struct classh_cfg *classh = &cs35l35->pdata.classh_algo;
  690. struct monitor_cfg *monitor_config = &cs35l35->pdata.mon_cfg;
  691. int ret;
  692. /* Set Platform Data */
  693. if (cs35l35->pdata.bst_vctl)
  694. regmap_update_bits(cs35l35->regmap, CS35L35_BST_CVTR_V_CTL,
  695. CS35L35_BST_CTL_MASK,
  696. cs35l35->pdata.bst_vctl);
  697. if (cs35l35->pdata.bst_ipk)
  698. regmap_update_bits(cs35l35->regmap, CS35L35_BST_PEAK_I,
  699. CS35L35_BST_IPK_MASK,
  700. cs35l35->pdata.bst_ipk <<
  701. CS35L35_BST_IPK_SHIFT);
  702. if (cs35l35->pdata.gain_zc)
  703. regmap_update_bits(cs35l35->regmap, CS35L35_PROTECT_CTL,
  704. CS35L35_AMP_GAIN_ZC_MASK,
  705. cs35l35->pdata.gain_zc <<
  706. CS35L35_AMP_GAIN_ZC_SHIFT);
  707. if (cs35l35->pdata.aud_channel)
  708. regmap_update_bits(cs35l35->regmap,
  709. CS35L35_AUDIN_RXLOC_CTL,
  710. CS35L35_AUD_IN_LR_MASK,
  711. cs35l35->pdata.aud_channel <<
  712. CS35L35_AUD_IN_LR_SHIFT);
  713. if (cs35l35->pdata.stereo) {
  714. regmap_update_bits(cs35l35->regmap,
  715. CS35L35_ADVIN_RXLOC_CTL,
  716. CS35L35_ADV_IN_LR_MASK,
  717. cs35l35->pdata.adv_channel <<
  718. CS35L35_ADV_IN_LR_SHIFT);
  719. if (cs35l35->pdata.shared_bst)
  720. regmap_update_bits(cs35l35->regmap, CS35L35_CLASS_H_CTL,
  721. CS35L35_CH_STEREO_MASK,
  722. 1 << CS35L35_CH_STEREO_SHIFT);
  723. ret = snd_soc_add_codec_controls(codec, cs35l35_adv_controls,
  724. ARRAY_SIZE(cs35l35_adv_controls));
  725. if (ret)
  726. return ret;
  727. }
  728. if (cs35l35->pdata.sp_drv_str)
  729. regmap_update_bits(cs35l35->regmap, CS35L35_CLK_CTL1,
  730. CS35L35_SP_DRV_MASK,
  731. cs35l35->pdata.sp_drv_str <<
  732. CS35L35_SP_DRV_SHIFT);
  733. if (cs35l35->pdata.sp_drv_unused)
  734. regmap_update_bits(cs35l35->regmap, CS35L35_SP_FMT_CTL3,
  735. CS35L35_SP_I2S_DRV_MASK,
  736. cs35l35->pdata.sp_drv_unused <<
  737. CS35L35_SP_I2S_DRV_SHIFT);
  738. if (classh->classh_algo_enable) {
  739. if (classh->classh_bst_override)
  740. regmap_update_bits(cs35l35->regmap,
  741. CS35L35_CLASS_H_CTL,
  742. CS35L35_CH_BST_OVR_MASK,
  743. classh->classh_bst_override <<
  744. CS35L35_CH_BST_OVR_SHIFT);
  745. if (classh->classh_bst_max_limit)
  746. regmap_update_bits(cs35l35->regmap,
  747. CS35L35_CLASS_H_CTL,
  748. CS35L35_CH_BST_LIM_MASK,
  749. classh->classh_bst_max_limit <<
  750. CS35L35_CH_BST_LIM_SHIFT);
  751. if (classh->classh_mem_depth)
  752. regmap_update_bits(cs35l35->regmap,
  753. CS35L35_CLASS_H_CTL,
  754. CS35L35_CH_MEM_DEPTH_MASK,
  755. classh->classh_mem_depth <<
  756. CS35L35_CH_MEM_DEPTH_SHIFT);
  757. if (classh->classh_headroom)
  758. regmap_update_bits(cs35l35->regmap,
  759. CS35L35_CLASS_H_HEADRM_CTL,
  760. CS35L35_CH_HDRM_CTL_MASK,
  761. classh->classh_headroom <<
  762. CS35L35_CH_HDRM_CTL_SHIFT);
  763. if (classh->classh_release_rate)
  764. regmap_update_bits(cs35l35->regmap,
  765. CS35L35_CLASS_H_RELEASE_RATE,
  766. CS35L35_CH_REL_RATE_MASK,
  767. classh->classh_release_rate <<
  768. CS35L35_CH_REL_RATE_SHIFT);
  769. if (classh->classh_wk_fet_disable)
  770. regmap_update_bits(cs35l35->regmap,
  771. CS35L35_CLASS_H_FET_DRIVE_CTL,
  772. CS35L35_CH_WKFET_DIS_MASK,
  773. classh->classh_wk_fet_disable <<
  774. CS35L35_CH_WKFET_DIS_SHIFT);
  775. if (classh->classh_wk_fet_delay)
  776. regmap_update_bits(cs35l35->regmap,
  777. CS35L35_CLASS_H_FET_DRIVE_CTL,
  778. CS35L35_CH_WKFET_DEL_MASK,
  779. classh->classh_wk_fet_delay <<
  780. CS35L35_CH_WKFET_DEL_SHIFT);
  781. if (classh->classh_wk_fet_thld)
  782. regmap_update_bits(cs35l35->regmap,
  783. CS35L35_CLASS_H_FET_DRIVE_CTL,
  784. CS35L35_CH_WKFET_THLD_MASK,
  785. classh->classh_wk_fet_thld <<
  786. CS35L35_CH_WKFET_THLD_SHIFT);
  787. if (classh->classh_vpch_auto)
  788. regmap_update_bits(cs35l35->regmap,
  789. CS35L35_CLASS_H_VP_CTL,
  790. CS35L35_CH_VP_AUTO_MASK,
  791. classh->classh_vpch_auto <<
  792. CS35L35_CH_VP_AUTO_SHIFT);
  793. if (classh->classh_vpch_rate)
  794. regmap_update_bits(cs35l35->regmap,
  795. CS35L35_CLASS_H_VP_CTL,
  796. CS35L35_CH_VP_RATE_MASK,
  797. classh->classh_vpch_rate <<
  798. CS35L35_CH_VP_RATE_SHIFT);
  799. if (classh->classh_vpch_man)
  800. regmap_update_bits(cs35l35->regmap,
  801. CS35L35_CLASS_H_VP_CTL,
  802. CS35L35_CH_VP_MAN_MASK,
  803. classh->classh_vpch_man <<
  804. CS35L35_CH_VP_MAN_SHIFT);
  805. }
  806. if (monitor_config->is_present) {
  807. if (monitor_config->vmon_specs) {
  808. regmap_update_bits(cs35l35->regmap,
  809. CS35L35_SPKMON_DEPTH_CTL,
  810. CS35L35_VMON_DEPTH_MASK,
  811. monitor_config->vmon_dpth <<
  812. CS35L35_VMON_DEPTH_SHIFT);
  813. regmap_update_bits(cs35l35->regmap,
  814. CS35L35_VMON_TXLOC_CTL,
  815. CS35L35_MON_TXLOC_MASK,
  816. monitor_config->vmon_loc <<
  817. CS35L35_MON_TXLOC_SHIFT);
  818. regmap_update_bits(cs35l35->regmap,
  819. CS35L35_VMON_TXLOC_CTL,
  820. CS35L35_MON_FRM_MASK,
  821. monitor_config->vmon_frm <<
  822. CS35L35_MON_FRM_SHIFT);
  823. }
  824. if (monitor_config->imon_specs) {
  825. regmap_update_bits(cs35l35->regmap,
  826. CS35L35_SPKMON_DEPTH_CTL,
  827. CS35L35_IMON_DEPTH_MASK,
  828. monitor_config->imon_dpth <<
  829. CS35L35_IMON_DEPTH_SHIFT);
  830. regmap_update_bits(cs35l35->regmap,
  831. CS35L35_IMON_TXLOC_CTL,
  832. CS35L35_MON_TXLOC_MASK,
  833. monitor_config->imon_loc <<
  834. CS35L35_MON_TXLOC_SHIFT);
  835. regmap_update_bits(cs35l35->regmap,
  836. CS35L35_IMON_TXLOC_CTL,
  837. CS35L35_MON_FRM_MASK,
  838. monitor_config->imon_frm <<
  839. CS35L35_MON_FRM_SHIFT);
  840. regmap_update_bits(cs35l35->regmap,
  841. CS35L35_IMON_SCALE_CTL,
  842. CS35L35_IMON_SCALE_MASK,
  843. monitor_config->imon_scale <<
  844. CS35L35_IMON_SCALE_SHIFT);
  845. }
  846. if (monitor_config->vpmon_specs) {
  847. regmap_update_bits(cs35l35->regmap,
  848. CS35L35_SUPMON_DEPTH_CTL,
  849. CS35L35_VPMON_DEPTH_MASK,
  850. monitor_config->vpmon_dpth <<
  851. CS35L35_VPMON_DEPTH_SHIFT);
  852. regmap_update_bits(cs35l35->regmap,
  853. CS35L35_VPMON_TXLOC_CTL,
  854. CS35L35_MON_TXLOC_MASK,
  855. monitor_config->vpmon_loc <<
  856. CS35L35_MON_TXLOC_SHIFT);
  857. regmap_update_bits(cs35l35->regmap,
  858. CS35L35_VPMON_TXLOC_CTL,
  859. CS35L35_MON_FRM_MASK,
  860. monitor_config->vpmon_frm <<
  861. CS35L35_MON_FRM_SHIFT);
  862. }
  863. if (monitor_config->vbstmon_specs) {
  864. regmap_update_bits(cs35l35->regmap,
  865. CS35L35_SUPMON_DEPTH_CTL,
  866. CS35L35_VBSTMON_DEPTH_MASK,
  867. monitor_config->vpmon_dpth <<
  868. CS35L35_VBSTMON_DEPTH_SHIFT);
  869. regmap_update_bits(cs35l35->regmap,
  870. CS35L35_VBSTMON_TXLOC_CTL,
  871. CS35L35_MON_TXLOC_MASK,
  872. monitor_config->vbstmon_loc <<
  873. CS35L35_MON_TXLOC_SHIFT);
  874. regmap_update_bits(cs35l35->regmap,
  875. CS35L35_VBSTMON_TXLOC_CTL,
  876. CS35L35_MON_FRM_MASK,
  877. monitor_config->vbstmon_frm <<
  878. CS35L35_MON_FRM_SHIFT);
  879. }
  880. if (monitor_config->vpbrstat_specs) {
  881. regmap_update_bits(cs35l35->regmap,
  882. CS35L35_SUPMON_DEPTH_CTL,
  883. CS35L35_VPBRSTAT_DEPTH_MASK,
  884. monitor_config->vpbrstat_dpth <<
  885. CS35L35_VPBRSTAT_DEPTH_SHIFT);
  886. regmap_update_bits(cs35l35->regmap,
  887. CS35L35_VPBR_STATUS_TXLOC_CTL,
  888. CS35L35_MON_TXLOC_MASK,
  889. monitor_config->vpbrstat_loc <<
  890. CS35L35_MON_TXLOC_SHIFT);
  891. regmap_update_bits(cs35l35->regmap,
  892. CS35L35_VPBR_STATUS_TXLOC_CTL,
  893. CS35L35_MON_FRM_MASK,
  894. monitor_config->vpbrstat_frm <<
  895. CS35L35_MON_FRM_SHIFT);
  896. }
  897. if (monitor_config->zerofill_specs) {
  898. regmap_update_bits(cs35l35->regmap,
  899. CS35L35_SUPMON_DEPTH_CTL,
  900. CS35L35_ZEROFILL_DEPTH_MASK,
  901. monitor_config->zerofill_dpth <<
  902. CS35L35_ZEROFILL_DEPTH_SHIFT);
  903. regmap_update_bits(cs35l35->regmap,
  904. CS35L35_ZERO_FILL_LOC_CTL,
  905. CS35L35_MON_TXLOC_MASK,
  906. monitor_config->zerofill_loc <<
  907. CS35L35_MON_TXLOC_SHIFT);
  908. regmap_update_bits(cs35l35->regmap,
  909. CS35L35_ZERO_FILL_LOC_CTL,
  910. CS35L35_MON_FRM_MASK,
  911. monitor_config->zerofill_frm <<
  912. CS35L35_MON_FRM_SHIFT);
  913. }
  914. }
  915. return 0;
  916. }
  917. static struct snd_soc_codec_driver soc_codec_dev_cs35l35 = {
  918. .probe = cs35l35_codec_probe,
  919. .set_sysclk = cs35l35_codec_set_sysclk,
  920. .component_driver = {
  921. .dapm_widgets = cs35l35_dapm_widgets,
  922. .num_dapm_widgets = ARRAY_SIZE(cs35l35_dapm_widgets),
  923. .dapm_routes = cs35l35_audio_map,
  924. .num_dapm_routes = ARRAY_SIZE(cs35l35_audio_map),
  925. .controls = cs35l35_aud_controls,
  926. .num_controls = ARRAY_SIZE(cs35l35_aud_controls),
  927. },
  928. };
  929. static struct regmap_config cs35l35_regmap = {
  930. .reg_bits = 8,
  931. .val_bits = 8,
  932. .max_register = CS35L35_MAX_REGISTER,
  933. .reg_defaults = cs35l35_reg,
  934. .num_reg_defaults = ARRAY_SIZE(cs35l35_reg),
  935. .volatile_reg = cs35l35_volatile_register,
  936. .readable_reg = cs35l35_readable_register,
  937. .precious_reg = cs35l35_precious_register,
  938. .cache_type = REGCACHE_RBTREE,
  939. };
  940. static irqreturn_t cs35l35_irq(int irq, void *data)
  941. {
  942. struct cs35l35_private *cs35l35 = data;
  943. unsigned int sticky1, sticky2, sticky3, sticky4;
  944. unsigned int mask1, mask2, mask3, mask4, current1;
  945. /* ack the irq by reading all status registers */
  946. regmap_read(cs35l35->regmap, CS35L35_INT_STATUS_4, &sticky4);
  947. regmap_read(cs35l35->regmap, CS35L35_INT_STATUS_3, &sticky3);
  948. regmap_read(cs35l35->regmap, CS35L35_INT_STATUS_2, &sticky2);
  949. regmap_read(cs35l35->regmap, CS35L35_INT_STATUS_1, &sticky1);
  950. regmap_read(cs35l35->regmap, CS35L35_INT_MASK_4, &mask4);
  951. regmap_read(cs35l35->regmap, CS35L35_INT_MASK_3, &mask3);
  952. regmap_read(cs35l35->regmap, CS35L35_INT_MASK_2, &mask2);
  953. regmap_read(cs35l35->regmap, CS35L35_INT_MASK_1, &mask1);
  954. /* Check to see if unmasked bits are active */
  955. if (!(sticky1 & ~mask1) && !(sticky2 & ~mask2) && !(sticky3 & ~mask3)
  956. && !(sticky4 & ~mask4))
  957. return IRQ_NONE;
  958. if (sticky2 & CS35L35_PDN_DONE)
  959. complete(&cs35l35->pdn_done);
  960. /* read the current values */
  961. regmap_read(cs35l35->regmap, CS35L35_INT_STATUS_1, &current1);
  962. /* handle the interrupts */
  963. if (sticky1 & CS35L35_CAL_ERR) {
  964. dev_crit(cs35l35->dev, "Calibration Error\n");
  965. /* error is no longer asserted; safe to reset */
  966. if (!(current1 & CS35L35_CAL_ERR)) {
  967. pr_debug("%s : Cal error release\n", __func__);
  968. regmap_update_bits(cs35l35->regmap,
  969. CS35L35_PROT_RELEASE_CTL,
  970. CS35L35_CAL_ERR_RLS, 0);
  971. regmap_update_bits(cs35l35->regmap,
  972. CS35L35_PROT_RELEASE_CTL,
  973. CS35L35_CAL_ERR_RLS,
  974. CS35L35_CAL_ERR_RLS);
  975. regmap_update_bits(cs35l35->regmap,
  976. CS35L35_PROT_RELEASE_CTL,
  977. CS35L35_CAL_ERR_RLS, 0);
  978. }
  979. }
  980. if (sticky1 & CS35L35_AMP_SHORT) {
  981. dev_crit(cs35l35->dev, "AMP Short Error\n");
  982. /* error is no longer asserted; safe to reset */
  983. if (!(current1 & CS35L35_AMP_SHORT)) {
  984. dev_dbg(cs35l35->dev, "Amp short error release\n");
  985. regmap_update_bits(cs35l35->regmap,
  986. CS35L35_PROT_RELEASE_CTL,
  987. CS35L35_SHORT_RLS, 0);
  988. regmap_update_bits(cs35l35->regmap,
  989. CS35L35_PROT_RELEASE_CTL,
  990. CS35L35_SHORT_RLS,
  991. CS35L35_SHORT_RLS);
  992. regmap_update_bits(cs35l35->regmap,
  993. CS35L35_PROT_RELEASE_CTL,
  994. CS35L35_SHORT_RLS, 0);
  995. }
  996. }
  997. if (sticky1 & CS35L35_OTW) {
  998. dev_warn(cs35l35->dev, "Over temperature warning\n");
  999. /* error is no longer asserted; safe to reset */
  1000. if (!(current1 & CS35L35_OTW)) {
  1001. dev_dbg(cs35l35->dev, "Over temperature warn release\n");
  1002. regmap_update_bits(cs35l35->regmap,
  1003. CS35L35_PROT_RELEASE_CTL,
  1004. CS35L35_OTW_RLS, 0);
  1005. regmap_update_bits(cs35l35->regmap,
  1006. CS35L35_PROT_RELEASE_CTL,
  1007. CS35L35_OTW_RLS,
  1008. CS35L35_OTW_RLS);
  1009. regmap_update_bits(cs35l35->regmap,
  1010. CS35L35_PROT_RELEASE_CTL,
  1011. CS35L35_OTW_RLS, 0);
  1012. }
  1013. }
  1014. if (sticky1 & CS35L35_OTE) {
  1015. dev_crit(cs35l35->dev, "Over temperature error\n");
  1016. /* error is no longer asserted; safe to reset */
  1017. if (!(current1 & CS35L35_OTE)) {
  1018. dev_dbg(cs35l35->dev, "Over temperature error release\n");
  1019. regmap_update_bits(cs35l35->regmap,
  1020. CS35L35_PROT_RELEASE_CTL,
  1021. CS35L35_OTE_RLS, 0);
  1022. regmap_update_bits(cs35l35->regmap,
  1023. CS35L35_PROT_RELEASE_CTL,
  1024. CS35L35_OTE_RLS,
  1025. CS35L35_OTE_RLS);
  1026. regmap_update_bits(cs35l35->regmap,
  1027. CS35L35_PROT_RELEASE_CTL,
  1028. CS35L35_OTE_RLS, 0);
  1029. }
  1030. }
  1031. if (sticky3 & CS35L35_BST_HIGH) {
  1032. dev_crit(cs35l35->dev, "VBST error: powering off!\n");
  1033. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  1034. CS35L35_PDN_AMP, CS35L35_PDN_AMP);
  1035. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  1036. CS35L35_PDN_ALL, CS35L35_PDN_ALL);
  1037. }
  1038. if (sticky3 & CS35L35_LBST_SHORT) {
  1039. dev_crit(cs35l35->dev, "LBST error: powering off!\n");
  1040. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  1041. CS35L35_PDN_AMP, CS35L35_PDN_AMP);
  1042. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL1,
  1043. CS35L35_PDN_ALL, CS35L35_PDN_ALL);
  1044. }
  1045. if (sticky2 & CS35L35_VPBR_ERR)
  1046. dev_dbg(cs35l35->dev, "Error: Reactive Brownout\n");
  1047. if (sticky4 & CS35L35_VMON_OVFL)
  1048. dev_dbg(cs35l35->dev, "Error: VMON overflow\n");
  1049. if (sticky4 & CS35L35_IMON_OVFL)
  1050. dev_dbg(cs35l35->dev, "Error: IMON overflow\n");
  1051. return IRQ_HANDLED;
  1052. }
  1053. static int cs35l35_handle_of_data(struct i2c_client *i2c_client,
  1054. struct cs35l35_platform_data *pdata)
  1055. {
  1056. struct device_node *np = i2c_client->dev.of_node;
  1057. struct device_node *classh, *signal_format;
  1058. struct classh_cfg *classh_config = &pdata->classh_algo;
  1059. struct monitor_cfg *monitor_config = &pdata->mon_cfg;
  1060. unsigned int val32 = 0;
  1061. u8 monitor_array[4];
  1062. const int imon_array_size = ARRAY_SIZE(monitor_array);
  1063. const int mon_array_size = imon_array_size - 1;
  1064. int ret = 0;
  1065. if (!np)
  1066. return 0;
  1067. pdata->bst_pdn_fet_on = of_property_read_bool(np,
  1068. "cirrus,boost-pdn-fet-on");
  1069. ret = of_property_read_u32(np, "cirrus,boost-ctl-millivolt", &val32);
  1070. if (ret >= 0) {
  1071. if (val32 < 2600 || val32 > 9000) {
  1072. dev_err(&i2c_client->dev,
  1073. "Invalid Boost Voltage %d mV\n", val32);
  1074. return -EINVAL;
  1075. }
  1076. pdata->bst_vctl = ((val32 - 2600) / 100) + 1;
  1077. }
  1078. ret = of_property_read_u32(np, "cirrus,boost-peak-milliamp", &val32);
  1079. if (ret >= 0) {
  1080. if (val32 < 1680 || val32 > 4480) {
  1081. dev_err(&i2c_client->dev,
  1082. "Invalid Boost Peak Current %u mA\n", val32);
  1083. return -EINVAL;
  1084. }
  1085. pdata->bst_ipk = (val32 - 1680) / 110;
  1086. }
  1087. if (of_property_read_u32(np, "cirrus,sp-drv-strength", &val32) >= 0)
  1088. pdata->sp_drv_str = val32;
  1089. if (of_property_read_u32(np, "cirrus,sp-drv-unused", &val32) >= 0)
  1090. pdata->sp_drv_unused = val32 | CS35L35_VALID_PDATA;
  1091. pdata->stereo = of_property_read_bool(np, "cirrus,stereo-config");
  1092. if (pdata->stereo) {
  1093. ret = of_property_read_u32(np, "cirrus,audio-channel", &val32);
  1094. if (ret >= 0)
  1095. pdata->aud_channel = val32;
  1096. ret = of_property_read_u32(np, "cirrus,advisory-channel",
  1097. &val32);
  1098. if (ret >= 0)
  1099. pdata->adv_channel = val32;
  1100. pdata->shared_bst = of_property_read_bool(np,
  1101. "cirrus,shared-boost");
  1102. }
  1103. pdata->ext_bst = of_property_read_bool(np, "cirrus,external-boost");
  1104. pdata->gain_zc = of_property_read_bool(np, "cirrus,amp-gain-zc");
  1105. classh = of_get_child_by_name(np, "cirrus,classh-internal-algo");
  1106. classh_config->classh_algo_enable = classh ? true : false;
  1107. if (classh_config->classh_algo_enable) {
  1108. classh_config->classh_bst_override =
  1109. of_property_read_bool(np, "cirrus,classh-bst-overide");
  1110. ret = of_property_read_u32(classh,
  1111. "cirrus,classh-bst-max-limit",
  1112. &val32);
  1113. if (ret >= 0) {
  1114. val32 |= CS35L35_VALID_PDATA;
  1115. classh_config->classh_bst_max_limit = val32;
  1116. }
  1117. ret = of_property_read_u32(classh,
  1118. "cirrus,classh-bst-max-limit",
  1119. &val32);
  1120. if (ret >= 0) {
  1121. val32 |= CS35L35_VALID_PDATA;
  1122. classh_config->classh_bst_max_limit = val32;
  1123. }
  1124. ret = of_property_read_u32(classh, "cirrus,classh-mem-depth",
  1125. &val32);
  1126. if (ret >= 0) {
  1127. val32 |= CS35L35_VALID_PDATA;
  1128. classh_config->classh_mem_depth = val32;
  1129. }
  1130. ret = of_property_read_u32(classh, "cirrus,classh-release-rate",
  1131. &val32);
  1132. if (ret >= 0)
  1133. classh_config->classh_release_rate = val32;
  1134. ret = of_property_read_u32(classh, "cirrus,classh-headroom",
  1135. &val32);
  1136. if (ret >= 0) {
  1137. val32 |= CS35L35_VALID_PDATA;
  1138. classh_config->classh_headroom = val32;
  1139. }
  1140. ret = of_property_read_u32(classh,
  1141. "cirrus,classh-wk-fet-disable",
  1142. &val32);
  1143. if (ret >= 0)
  1144. classh_config->classh_wk_fet_disable = val32;
  1145. ret = of_property_read_u32(classh, "cirrus,classh-wk-fet-delay",
  1146. &val32);
  1147. if (ret >= 0) {
  1148. val32 |= CS35L35_VALID_PDATA;
  1149. classh_config->classh_wk_fet_delay = val32;
  1150. }
  1151. ret = of_property_read_u32(classh, "cirrus,classh-wk-fet-thld",
  1152. &val32);
  1153. if (ret >= 0)
  1154. classh_config->classh_wk_fet_thld = val32;
  1155. ret = of_property_read_u32(classh, "cirrus,classh-vpch-auto",
  1156. &val32);
  1157. if (ret >= 0) {
  1158. val32 |= CS35L35_VALID_PDATA;
  1159. classh_config->classh_vpch_auto = val32;
  1160. }
  1161. ret = of_property_read_u32(classh, "cirrus,classh-vpch-rate",
  1162. &val32);
  1163. if (ret >= 0) {
  1164. val32 |= CS35L35_VALID_PDATA;
  1165. classh_config->classh_vpch_rate = val32;
  1166. }
  1167. ret = of_property_read_u32(classh, "cirrus,classh-vpch-man",
  1168. &val32);
  1169. if (ret >= 0)
  1170. classh_config->classh_vpch_man = val32;
  1171. }
  1172. of_node_put(classh);
  1173. /* frame depth location */
  1174. signal_format = of_get_child_by_name(np, "cirrus,monitor-signal-format");
  1175. monitor_config->is_present = signal_format ? true : false;
  1176. if (monitor_config->is_present) {
  1177. ret = of_property_read_u8_array(signal_format, "cirrus,imon",
  1178. monitor_array, imon_array_size);
  1179. if (!ret) {
  1180. monitor_config->imon_specs = true;
  1181. monitor_config->imon_dpth = monitor_array[0];
  1182. monitor_config->imon_loc = monitor_array[1];
  1183. monitor_config->imon_frm = monitor_array[2];
  1184. monitor_config->imon_scale = monitor_array[3];
  1185. }
  1186. ret = of_property_read_u8_array(signal_format, "cirrus,vmon",
  1187. monitor_array, mon_array_size);
  1188. if (!ret) {
  1189. monitor_config->vmon_specs = true;
  1190. monitor_config->vmon_dpth = monitor_array[0];
  1191. monitor_config->vmon_loc = monitor_array[1];
  1192. monitor_config->vmon_frm = monitor_array[2];
  1193. }
  1194. ret = of_property_read_u8_array(signal_format, "cirrus,vpmon",
  1195. monitor_array, mon_array_size);
  1196. if (!ret) {
  1197. monitor_config->vpmon_specs = true;
  1198. monitor_config->vpmon_dpth = monitor_array[0];
  1199. monitor_config->vpmon_loc = monitor_array[1];
  1200. monitor_config->vpmon_frm = monitor_array[2];
  1201. }
  1202. ret = of_property_read_u8_array(signal_format, "cirrus,vbstmon",
  1203. monitor_array, mon_array_size);
  1204. if (!ret) {
  1205. monitor_config->vbstmon_specs = true;
  1206. monitor_config->vbstmon_dpth = monitor_array[0];
  1207. monitor_config->vbstmon_loc = monitor_array[1];
  1208. monitor_config->vbstmon_frm = monitor_array[2];
  1209. }
  1210. ret = of_property_read_u8_array(signal_format, "cirrus,vpbrstat",
  1211. monitor_array, mon_array_size);
  1212. if (!ret) {
  1213. monitor_config->vpbrstat_specs = true;
  1214. monitor_config->vpbrstat_dpth = monitor_array[0];
  1215. monitor_config->vpbrstat_loc = monitor_array[1];
  1216. monitor_config->vpbrstat_frm = monitor_array[2];
  1217. }
  1218. ret = of_property_read_u8_array(signal_format, "cirrus,zerofill",
  1219. monitor_array, mon_array_size);
  1220. if (!ret) {
  1221. monitor_config->zerofill_specs = true;
  1222. monitor_config->zerofill_dpth = monitor_array[0];
  1223. monitor_config->zerofill_loc = monitor_array[1];
  1224. monitor_config->zerofill_frm = monitor_array[2];
  1225. }
  1226. }
  1227. of_node_put(signal_format);
  1228. return 0;
  1229. }
  1230. /* Errata Rev A0 */
  1231. static const struct reg_sequence cs35l35_errata_patch[] = {
  1232. { 0x7F, 0x99 },
  1233. { 0x00, 0x99 },
  1234. { 0x52, 0x22 },
  1235. { 0x04, 0x14 },
  1236. { 0x6D, 0x44 },
  1237. { 0x24, 0x10 },
  1238. { 0x58, 0xC4 },
  1239. { 0x00, 0x98 },
  1240. { 0x18, 0x08 },
  1241. { 0x00, 0x00 },
  1242. { 0x7F, 0x00 },
  1243. };
  1244. static int cs35l35_i2c_probe(struct i2c_client *i2c_client,
  1245. const struct i2c_device_id *id)
  1246. {
  1247. struct cs35l35_private *cs35l35;
  1248. struct device *dev = &i2c_client->dev;
  1249. struct cs35l35_platform_data *pdata = dev_get_platdata(dev);
  1250. int i;
  1251. int ret;
  1252. unsigned int devid = 0;
  1253. unsigned int reg;
  1254. cs35l35 = devm_kzalloc(dev, sizeof(struct cs35l35_private), GFP_KERNEL);
  1255. if (!cs35l35)
  1256. return -ENOMEM;
  1257. cs35l35->dev = dev;
  1258. i2c_set_clientdata(i2c_client, cs35l35);
  1259. cs35l35->regmap = devm_regmap_init_i2c(i2c_client, &cs35l35_regmap);
  1260. if (IS_ERR(cs35l35->regmap)) {
  1261. ret = PTR_ERR(cs35l35->regmap);
  1262. dev_err(dev, "regmap_init() failed: %d\n", ret);
  1263. goto err;
  1264. }
  1265. for (i = 0; i < ARRAY_SIZE(cs35l35_supplies); i++)
  1266. cs35l35->supplies[i].supply = cs35l35_supplies[i];
  1267. cs35l35->num_supplies = ARRAY_SIZE(cs35l35_supplies);
  1268. ret = devm_regulator_bulk_get(dev, cs35l35->num_supplies,
  1269. cs35l35->supplies);
  1270. if (ret != 0) {
  1271. dev_err(dev, "Failed to request core supplies: %d\n", ret);
  1272. return ret;
  1273. }
  1274. if (pdata) {
  1275. cs35l35->pdata = *pdata;
  1276. } else {
  1277. pdata = devm_kzalloc(dev, sizeof(struct cs35l35_platform_data),
  1278. GFP_KERNEL);
  1279. if (!pdata)
  1280. return -ENOMEM;
  1281. if (i2c_client->dev.of_node) {
  1282. ret = cs35l35_handle_of_data(i2c_client, pdata);
  1283. if (ret != 0)
  1284. return ret;
  1285. }
  1286. cs35l35->pdata = *pdata;
  1287. }
  1288. ret = regulator_bulk_enable(cs35l35->num_supplies,
  1289. cs35l35->supplies);
  1290. if (ret != 0) {
  1291. dev_err(dev, "Failed to enable core supplies: %d\n", ret);
  1292. return ret;
  1293. }
  1294. /* returning NULL can be valid if in stereo mode */
  1295. cs35l35->reset_gpio = devm_gpiod_get_optional(dev, "reset",
  1296. GPIOD_OUT_LOW);
  1297. if (IS_ERR(cs35l35->reset_gpio)) {
  1298. ret = PTR_ERR(cs35l35->reset_gpio);
  1299. cs35l35->reset_gpio = NULL;
  1300. if (ret == -EBUSY) {
  1301. dev_info(dev,
  1302. "Reset line busy, assuming shared reset\n");
  1303. } else {
  1304. dev_err(dev, "Failed to get reset GPIO: %d\n", ret);
  1305. goto err;
  1306. }
  1307. }
  1308. cs35l35_reset(cs35l35);
  1309. init_completion(&cs35l35->pdn_done);
  1310. ret = devm_request_threaded_irq(dev, i2c_client->irq, NULL, cs35l35_irq,
  1311. IRQF_ONESHOT | IRQF_TRIGGER_LOW |
  1312. IRQF_SHARED, "cs35l35", cs35l35);
  1313. if (ret != 0) {
  1314. dev_err(dev, "Failed to request IRQ: %d\n", ret);
  1315. goto err;
  1316. }
  1317. /* initialize codec */
  1318. ret = regmap_read(cs35l35->regmap, CS35L35_DEVID_AB, &reg);
  1319. devid = (reg & 0xFF) << 12;
  1320. ret = regmap_read(cs35l35->regmap, CS35L35_DEVID_CD, &reg);
  1321. devid |= (reg & 0xFF) << 4;
  1322. ret = regmap_read(cs35l35->regmap, CS35L35_DEVID_E, &reg);
  1323. devid |= (reg & 0xF0) >> 4;
  1324. if (devid != CS35L35_CHIP_ID) {
  1325. dev_err(dev, "CS35L35 Device ID (%X). Expected ID %X\n",
  1326. devid, CS35L35_CHIP_ID);
  1327. ret = -ENODEV;
  1328. goto err;
  1329. }
  1330. ret = regmap_read(cs35l35->regmap, CS35L35_REV_ID, &reg);
  1331. if (ret < 0) {
  1332. dev_err(dev, "Get Revision ID failed: %d\n", ret);
  1333. goto err;
  1334. }
  1335. ret = regmap_register_patch(cs35l35->regmap, cs35l35_errata_patch,
  1336. ARRAY_SIZE(cs35l35_errata_patch));
  1337. if (ret < 0) {
  1338. dev_err(dev, "Failed to apply errata patch: %d\n", ret);
  1339. goto err;
  1340. }
  1341. dev_info(dev, "Cirrus Logic CS35L35 (%x), Revision: %02X\n",
  1342. devid, reg & 0xFF);
  1343. /* Set the INT Masks for critical errors */
  1344. regmap_write(cs35l35->regmap, CS35L35_INT_MASK_1,
  1345. CS35L35_INT1_CRIT_MASK);
  1346. regmap_write(cs35l35->regmap, CS35L35_INT_MASK_2,
  1347. CS35L35_INT2_CRIT_MASK);
  1348. regmap_write(cs35l35->regmap, CS35L35_INT_MASK_3,
  1349. CS35L35_INT3_CRIT_MASK);
  1350. regmap_write(cs35l35->regmap, CS35L35_INT_MASK_4,
  1351. CS35L35_INT4_CRIT_MASK);
  1352. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  1353. CS35L35_PWR2_PDN_MASK,
  1354. CS35L35_PWR2_PDN_MASK);
  1355. if (cs35l35->pdata.bst_pdn_fet_on)
  1356. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  1357. CS35L35_PDN_BST_MASK,
  1358. 1 << CS35L35_PDN_BST_FETON_SHIFT);
  1359. else
  1360. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL2,
  1361. CS35L35_PDN_BST_MASK,
  1362. 1 << CS35L35_PDN_BST_FETOFF_SHIFT);
  1363. regmap_update_bits(cs35l35->regmap, CS35L35_PWRCTL3,
  1364. CS35L35_PWR3_PDN_MASK,
  1365. CS35L35_PWR3_PDN_MASK);
  1366. regmap_update_bits(cs35l35->regmap, CS35L35_PROTECT_CTL,
  1367. CS35L35_AMP_MUTE_MASK, 1 << CS35L35_AMP_MUTE_SHIFT);
  1368. ret = snd_soc_register_codec(dev, &soc_codec_dev_cs35l35, cs35l35_dai,
  1369. ARRAY_SIZE(cs35l35_dai));
  1370. if (ret < 0) {
  1371. dev_err(dev, "Failed to register codec: %d\n", ret);
  1372. goto err;
  1373. }
  1374. return 0;
  1375. err:
  1376. regulator_bulk_disable(cs35l35->num_supplies,
  1377. cs35l35->supplies);
  1378. gpiod_set_value_cansleep(cs35l35->reset_gpio, 0);
  1379. return ret;
  1380. }
  1381. static int cs35l35_i2c_remove(struct i2c_client *client)
  1382. {
  1383. snd_soc_unregister_codec(&client->dev);
  1384. return 0;
  1385. }
  1386. static const struct of_device_id cs35l35_of_match[] = {
  1387. {.compatible = "cirrus,cs35l35"},
  1388. {},
  1389. };
  1390. MODULE_DEVICE_TABLE(of, cs35l35_of_match);
  1391. static const struct i2c_device_id cs35l35_id[] = {
  1392. {"cs35l35", 0},
  1393. {}
  1394. };
  1395. MODULE_DEVICE_TABLE(i2c, cs35l35_id);
  1396. static struct i2c_driver cs35l35_i2c_driver = {
  1397. .driver = {
  1398. .name = "cs35l35",
  1399. .of_match_table = cs35l35_of_match,
  1400. },
  1401. .id_table = cs35l35_id,
  1402. .probe = cs35l35_i2c_probe,
  1403. .remove = cs35l35_i2c_remove,
  1404. };
  1405. module_i2c_driver(cs35l35_i2c_driver);
  1406. MODULE_DESCRIPTION("ASoC CS35L35 driver");
  1407. MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
  1408. MODULE_LICENSE("GPL");